tx39biu.c revision 1.10.8.1 1 1.10.8.1 yamt /* $NetBSD: tx39biu.c,v 1.10.8.1 2006/03/13 09:06:53 yamt Exp $ */
2 1.1 uch
3 1.5 uch /*-
4 1.6 uch * Copyright (c) 1999-2002 The NetBSD Foundation, Inc.
5 1.1 uch * All rights reserved.
6 1.1 uch *
7 1.5 uch * This code is derived from software contributed to The NetBSD Foundation
8 1.5 uch * by UCHIYAMA Yasushi.
9 1.5 uch *
10 1.1 uch * Redistribution and use in source and binary forms, with or without
11 1.1 uch * modification, are permitted provided that the following conditions
12 1.1 uch * are met:
13 1.1 uch * 1. Redistributions of source code must retain the above copyright
14 1.1 uch * notice, this list of conditions and the following disclaimer.
15 1.5 uch * 2. Redistributions in binary form must reproduce the above copyright
16 1.5 uch * notice, this list of conditions and the following disclaimer in the
17 1.5 uch * documentation and/or other materials provided with the distribution.
18 1.5 uch * 3. All advertising materials mentioning features or use of this software
19 1.5 uch * must display the following acknowledgement:
20 1.5 uch * This product includes software developed by the NetBSD
21 1.5 uch * Foundation, Inc. and its contributors.
22 1.5 uch * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.5 uch * contributors may be used to endorse or promote products derived
24 1.5 uch * from this software without specific prior written permission.
25 1.1 uch *
26 1.5 uch * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.5 uch * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.5 uch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.5 uch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.5 uch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.5 uch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.5 uch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.5 uch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.5 uch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.5 uch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.5 uch * POSSIBILITY OF SUCH DAMAGE.
37 1.1 uch */
38 1.9 lukem
39 1.9 lukem #include <sys/cdefs.h>
40 1.10.8.1 yamt __KERNEL_RCSID(0, "$NetBSD: tx39biu.c,v 1.10.8.1 2006/03/13 09:06:53 yamt Exp $");
41 1.5 uch
42 1.1 uch #include "opt_tx39_watchdogtimer.h"
43 1.6 uch #include "opt_tx39biu_debug.h"
44 1.1 uch
45 1.1 uch #include <sys/param.h>
46 1.1 uch #include <sys/systm.h>
47 1.1 uch #include <sys/device.h>
48 1.1 uch
49 1.1 uch #include <machine/bus.h>
50 1.6 uch #include <machine/debug.h>
51 1.1 uch
52 1.1 uch #include <hpcmips/tx/tx39var.h>
53 1.1 uch #include <hpcmips/tx/tx39biureg.h>
54 1.6 uch #include <hpcmips/tx/txcsbusvar.h>
55 1.1 uch
56 1.6 uch #ifdef TX39BIU_DEBUG
57 1.6 uch #define DPRINTF_ENABLE
58 1.6 uch #define DPRINTF_DEBUG tx39biu_debug
59 1.6 uch #endif
60 1.6 uch #include <machine/debug.h>
61 1.1 uch
62 1.6 uch #define ISSETPRINT(r, s, m) dbg_bitmask_print((u_int32_t)(r), \
63 1.6 uch TX39_MEMCONFIG ## s ## _ ##m, #m)
64 1.1 uch
65 1.5 uch int tx39biu_match(struct device *, struct cfdata *, void *);
66 1.5 uch void tx39biu_attach(struct device *, struct device *, void *);
67 1.5 uch void tx39biu_callback(struct device *);
68 1.5 uch int tx39biu_print(void *, const char *);
69 1.5 uch int tx39biu_intr(void *);
70 1.1 uch
71 1.1 uch static void *__sc; /* XXX */
72 1.6 uch #ifdef TX39BIU_DEBUG
73 1.5 uch void tx39biu_dump(tx_chipset_tag_t);
74 1.6 uch #endif
75 1.1 uch
76 1.1 uch struct tx39biu_softc {
77 1.1 uch struct device sc_dev;
78 1.1 uch tx_chipset_tag_t sc_tc;
79 1.1 uch };
80 1.1 uch
81 1.8 thorpej CFATTACH_DECL(tx39biu, sizeof(struct tx39biu_softc),
82 1.8 thorpej tx39biu_match, tx39biu_attach, NULL, NULL);
83 1.1 uch
84 1.1 uch int
85 1.1 uch tx39biu_match(parent, cf, aux)
86 1.1 uch struct device *parent;
87 1.1 uch struct cfdata *cf;
88 1.1 uch void *aux;
89 1.1 uch {
90 1.5 uch return (ATTACH_NORMAL);
91 1.1 uch }
92 1.1 uch
93 1.1 uch void
94 1.1 uch tx39biu_attach(parent, self, aux)
95 1.1 uch struct device *parent;
96 1.1 uch struct device *self;
97 1.1 uch void *aux;
98 1.1 uch {
99 1.1 uch struct txsim_attach_args *ta = aux;
100 1.1 uch struct tx39biu_softc *sc = (void*)self;
101 1.1 uch tx_chipset_tag_t tc;
102 1.1 uch #ifdef TX39_WATCHDOGTIMER
103 1.1 uch txreg_t reg;
104 1.1 uch #endif
105 1.1 uch
106 1.1 uch sc->sc_tc = tc = ta->ta_tc;
107 1.1 uch printf("\n");
108 1.6 uch #ifdef TX39BIU_DEBUG
109 1.1 uch tx39biu_dump(tc);
110 1.1 uch #endif
111 1.1 uch
112 1.1 uch #ifdef TX39_WATCHDOGTIMER
113 1.1 uch /*
114 1.1 uch * CLRWRBUSERRINT Bus error connected CPU HwInt0
115 1.1 uch */
116 1.1 uch reg = tx_conf_read(tc, TX39_MEMCONFIG4_REG);
117 1.1 uch reg |= TX39_MEMCONFIG4_ENWATCH;
118 1.1 uch reg = TX39_MEMCONFIG4_WATCHTIMEVAL_SET(reg, 0xf);
119 1.1 uch tx_conf_write(tc, TX39_MEMCONFIG4_REG, reg);
120 1.1 uch
121 1.1 uch reg = tx_conf_read(tc, TX39_MEMCONFIG4_REG);
122 1.1 uch if (reg & TX39_MEMCONFIG4_ENWATCH) {
123 1.1 uch int i;
124 1.1 uch i = TX39_MEMCONFIG4_WATCHTIMEVAL(reg);
125 1.1 uch i = (1000 * (i + 1) * 64) / 36864;
126 1.1 uch printf("WatchDogTimerRate: %dus\n", i);
127 1.1 uch }
128 1.1 uch #endif
129 1.1 uch __sc = sc;
130 1.1 uch
131 1.1 uch /* Clear watch dog timer interrupt */
132 1.1 uch tx39biu_intr(sc);
133 1.1 uch
134 1.1 uch /*
135 1.1 uch * Chip select virtual bridge
136 1.1 uch */
137 1.1 uch config_defer(self, tx39biu_callback);
138 1.1 uch }
139 1.1 uch
140 1.1 uch void
141 1.1 uch tx39biu_callback(self)
142 1.1 uch struct device *self;
143 1.1 uch {
144 1.1 uch struct tx39biu_softc *sc = (void*)self;
145 1.1 uch struct csbus_attach_args cba;
146 1.1 uch
147 1.1 uch cba.cba_busname = "txcsbus";
148 1.1 uch cba.cba_tc = sc->sc_tc;
149 1.1 uch config_found(self, &cba, tx39biu_print);
150 1.1 uch }
151 1.1 uch
152 1.1 uch int
153 1.1 uch tx39biu_print(aux, pnp)
154 1.1 uch void *aux;
155 1.1 uch const char *pnp;
156 1.1 uch {
157 1.5 uch return (pnp ? QUIET : UNCONF);
158 1.1 uch }
159 1.1 uch
160 1.1 uch int
161 1.1 uch tx39biu_intr(arg)
162 1.1 uch void *arg;
163 1.1 uch {
164 1.1 uch struct tx39biu_softc *sc = __sc;
165 1.1 uch tx_chipset_tag_t tc;
166 1.1 uch txreg_t reg;
167 1.1 uch
168 1.1 uch if (!sc) {
169 1.5 uch return (0);
170 1.1 uch }
171 1.1 uch tc = sc->sc_tc;
172 1.1 uch /* Clear interrupt */
173 1.1 uch reg = tx_conf_read(tc, TX39_MEMCONFIG4_REG);
174 1.1 uch reg |= TX39_MEMCONFIG4_CLRWRBUSERRINT;
175 1.1 uch tx_conf_write(tc, TX39_MEMCONFIG4_REG, reg);
176 1.1 uch reg = tx_conf_read(tc, TX39_MEMCONFIG4_REG);
177 1.1 uch reg &= ~TX39_MEMCONFIG4_CLRWRBUSERRINT;
178 1.1 uch tx_conf_write(tc, TX39_MEMCONFIG4_REG, reg);
179 1.1 uch
180 1.5 uch return (0);
181 1.1 uch }
182 1.1 uch
183 1.6 uch #ifdef TX39BIU_DEBUG
184 1.1 uch void
185 1.2 uch tx39biu_dump(tc)
186 1.1 uch tx_chipset_tag_t tc;
187 1.1 uch {
188 1.3 uch char *rowsel[] = {"18,17:9", "22,18,20,19,17:9", "20,22,21,19,17:9",
189 1.3 uch "22,23,21,19,17:9"};
190 1.3 uch char *colsel[] = {"22,20,18,8:1", "19,18,8:2", "21,20,18,8:2",
191 1.3 uch "23,22,20,18,8:2", "24,22,20,18,8:2",
192 1.3 uch "18,p,X,8:0","22,p,X,21,8:0", "18,p,X,21,8:1",
193 1.3 uch "22,p,X,23,21,8:1", "24,23,21,8:2"};
194 1.1 uch txreg_t reg;
195 1.1 uch int i;
196 1.1 uch /*
197 1.1 uch * Memory config 0 register
198 1.1 uch */
199 1.1 uch reg = tx_conf_read(tc, TX39_MEMCONFIG0_REG);
200 1.1 uch printf(" config0:");
201 1.1 uch ISSETPRINT(reg, 0, ENDCLKOUTTRI);
202 1.1 uch ISSETPRINT(reg, 0, DISDQMINIT);
203 1.1 uch ISSETPRINT(reg, 0, ENSDRAMPD);
204 1.1 uch ISSETPRINT(reg, 0, SHOWDINO);
205 1.1 uch ISSETPRINT(reg, 0, ENRMAP2);
206 1.1 uch ISSETPRINT(reg, 0, ENRMAP1);
207 1.1 uch ISSETPRINT(reg, 0, ENWRINPAGE);
208 1.1 uch ISSETPRINT(reg, 0, ENCS3USER);
209 1.1 uch ISSETPRINT(reg, 0, ENCS2USER);
210 1.1 uch ISSETPRINT(reg, 0, ENCS1USER);
211 1.1 uch ISSETPRINT(reg, 0, ENCS1DRAM);
212 1.1 uch ISSETPRINT(reg, 0, CS3SIZE);
213 1.1 uch ISSETPRINT(reg, 0, CS2SIZE);
214 1.1 uch ISSETPRINT(reg, 0, CS1SIZE);
215 1.1 uch ISSETPRINT(reg, 0, CS0SIZE);
216 1.1 uch printf("\n");
217 1.1 uch for (i = 0; i < 2; i++) {
218 1.1 uch int r, c;
219 1.1 uch printf(" BANK%d: ", i);
220 1.1 uch switch (i ? TX39_MEMCONFIG0_BANK1CONF(reg)
221 1.5 uch : TX39_MEMCONFIG0_BANK0CONF(reg)) {
222 1.1 uch case TX39_MEMCONFIG0_BANKCONF_16BITSDRAM:
223 1.1 uch printf("16bit SDRAM");
224 1.1 uch break;
225 1.1 uch case TX39_MEMCONFIG0_BANKCONF_8BITSDRAM:
226 1.1 uch printf("8bit SDRAM");
227 1.1 uch break;
228 1.1 uch case TX39_MEMCONFIG0_BANKCONF_32BITSDHDRAM:
229 1.1 uch printf("32bit DRAM/HDRAM");
230 1.1 uch break;
231 1.1 uch case TX39_MEMCONFIG0_BANKCONF_16BITSDHDRAM:
232 1.1 uch printf("16bit DRAM/HDRAM");
233 1.1 uch break;
234 1.1 uch }
235 1.1 uch if (i == 1) {
236 1.1 uch r = TX39_MEMCONFIG0_ROWSEL1(reg);
237 1.1 uch c = TX39_MEMCONFIG0_COLSEL1(reg);
238 1.1 uch } else {
239 1.1 uch r = TX39_MEMCONFIG0_ROWSEL0(reg);
240 1.1 uch c = TX39_MEMCONFIG0_COLSEL0(reg);
241 1.1 uch }
242 1.1 uch printf(" ROW %s COL %s\n", rowsel[r], colsel[c]);
243 1.1 uch }
244 1.1 uch
245 1.1 uch /*
246 1.1 uch * Memory config 3 register
247 1.1 uch */
248 1.1 uch printf(" config3:");
249 1.1 uch reg = tx_conf_read(tc, TX39_MEMCONFIG3_REG);
250 1.1 uch #ifdef TX391X
251 1.1 uch ISSETPRINT(reg, 3, ENMCS3PAGE);
252 1.1 uch ISSETPRINT(reg, 3, ENMCS2PAGE);
253 1.1 uch ISSETPRINT(reg, 3, ENMCS1PAGE);
254 1.1 uch ISSETPRINT(reg, 3, ENMCS0PAGE);
255 1.1 uch #endif /* TX391X */
256 1.1 uch ISSETPRINT(reg, 3, ENCS3PAGE);
257 1.1 uch ISSETPRINT(reg, 3, ENCS2PAGE);
258 1.1 uch ISSETPRINT(reg, 3, ENCS1PAGE);
259 1.1 uch ISSETPRINT(reg, 3, ENCS0PAGE);
260 1.1 uch ISSETPRINT(reg, 3, CARD2WAITEN);
261 1.1 uch ISSETPRINT(reg, 3, CARD1WAITEN);
262 1.1 uch ISSETPRINT(reg, 3, CARD2IOEN);
263 1.1 uch ISSETPRINT(reg, 3, CARD1IOEN);
264 1.1 uch #ifdef TX391X
265 1.1 uch ISSETPRINT(reg, 3, PORT8SEL);
266 1.1 uch #endif /* TX391X */
267 1.1 uch #ifdef TX392X
268 1.1 uch ISSETPRINT(reg, 3, CARD2_8SEL);
269 1.1 uch ISSETPRINT(reg, 3, CARD1_8SEL);
270 1.1 uch #endif /* TX392X */
271 1.1 uch
272 1.1 uch printf("\n");
273 1.1 uch
274 1.1 uch /*
275 1.1 uch * Memory config 4 register
276 1.1 uch */
277 1.1 uch reg = tx_conf_read(tc, TX39_MEMCONFIG4_REG);
278 1.1 uch printf(" config4:");
279 1.1 uch ISSETPRINT(reg, 4, ENBANK1HDRAM);
280 1.1 uch ISSETPRINT(reg, 4, ENBANK0HDRAM);
281 1.1 uch ISSETPRINT(reg, 4, ENARB);
282 1.1 uch ISSETPRINT(reg, 4, DISSNOOP);
283 1.1 uch ISSETPRINT(reg, 4, CLRWRBUSERRINT);
284 1.1 uch ISSETPRINT(reg, 4, ENBANK1OPT);
285 1.1 uch ISSETPRINT(reg, 4, ENBANK0OPT);
286 1.1 uch ISSETPRINT(reg, 4, ENWATCH);
287 1.1 uch ISSETPRINT(reg, 4, MEMPOWERDOWN);
288 1.1 uch ISSETPRINT(reg, 4, ENRFSH1);
289 1.1 uch ISSETPRINT(reg, 4, ENRFSH0);
290 1.1 uch if (reg & TX39_MEMCONFIG4_ENWATCH) {
291 1.1 uch i = TX39_MEMCONFIG4_WATCHTIMEVAL(reg);
292 1.1 uch i = (1000 * (i + 1) * 64) / 36864;
293 1.1 uch printf("WatchDogTimerRate: %dus", i);
294 1.1 uch }
295 1.1 uch printf("\n");
296 1.1 uch }
297 1.6 uch #endif /* TX39BIU_DEBUG */
298