Home | History | Annotate | Line # | Download | only in tx
tx39biu.c revision 1.13.8.1
      1  1.13.8.1    skrll /*	$NetBSD: tx39biu.c,v 1.13.8.1 2009/04/28 07:34:05 skrll Exp $ */
      2       1.1      uch 
      3       1.5      uch /*-
      4       1.6      uch  * Copyright (c) 1999-2002 The NetBSD Foundation, Inc.
      5       1.1      uch  * All rights reserved.
      6       1.1      uch  *
      7       1.5      uch  * This code is derived from software contributed to The NetBSD Foundation
      8       1.5      uch  * by UCHIYAMA Yasushi.
      9       1.5      uch  *
     10       1.1      uch  * Redistribution and use in source and binary forms, with or without
     11       1.1      uch  * modification, are permitted provided that the following conditions
     12       1.1      uch  * are met:
     13       1.1      uch  * 1. Redistributions of source code must retain the above copyright
     14       1.1      uch  *    notice, this list of conditions and the following disclaimer.
     15       1.5      uch  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.5      uch  *    notice, this list of conditions and the following disclaimer in the
     17       1.5      uch  *    documentation and/or other materials provided with the distribution.
     18       1.1      uch  *
     19       1.5      uch  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20       1.5      uch  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21       1.5      uch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22       1.5      uch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23       1.5      uch  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24       1.5      uch  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25       1.5      uch  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26       1.5      uch  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27       1.5      uch  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28       1.5      uch  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29       1.5      uch  * POSSIBILITY OF SUCH DAMAGE.
     30       1.1      uch  */
     31       1.9    lukem 
     32       1.9    lukem #include <sys/cdefs.h>
     33  1.13.8.1    skrll __KERNEL_RCSID(0, "$NetBSD: tx39biu.c,v 1.13.8.1 2009/04/28 07:34:05 skrll Exp $");
     34       1.5      uch 
     35       1.1      uch #include "opt_tx39_watchdogtimer.h"
     36       1.6      uch #include "opt_tx39biu_debug.h"
     37       1.1      uch 
     38       1.1      uch #include <sys/param.h>
     39       1.1      uch #include <sys/systm.h>
     40       1.1      uch #include <sys/device.h>
     41       1.1      uch 
     42       1.1      uch #include <machine/bus.h>
     43       1.6      uch #include <machine/debug.h>
     44       1.1      uch 
     45       1.1      uch #include <hpcmips/tx/tx39var.h>
     46       1.1      uch #include <hpcmips/tx/tx39biureg.h>
     47       1.6      uch #include <hpcmips/tx/txcsbusvar.h>
     48       1.1      uch 
     49       1.6      uch #ifdef	TX39BIU_DEBUG
     50       1.6      uch #define DPRINTF_ENABLE
     51       1.6      uch #define DPRINTF_DEBUG	tx39biu_debug
     52       1.6      uch #endif
     53       1.1      uch 
     54       1.6      uch #define ISSETPRINT(r, s, m) dbg_bitmask_print((u_int32_t)(r),		\
     55       1.6      uch 	TX39_MEMCONFIG ## s ## _ ##m, #m)
     56       1.1      uch 
     57       1.5      uch int	tx39biu_match(struct device *, struct cfdata *, void *);
     58       1.5      uch void	tx39biu_attach(struct device *, struct device *, void *);
     59       1.5      uch void	tx39biu_callback(struct device *);
     60       1.5      uch int	tx39biu_print(void *, const char *);
     61       1.5      uch int	tx39biu_intr(void *);
     62       1.1      uch 
     63       1.1      uch static void *__sc; /* XXX */
     64       1.6      uch #ifdef TX39BIU_DEBUG
     65       1.5      uch void	tx39biu_dump(tx_chipset_tag_t);
     66       1.6      uch #endif
     67       1.1      uch 
     68       1.1      uch struct tx39biu_softc {
     69       1.1      uch 	struct	device sc_dev;
     70       1.1      uch 	tx_chipset_tag_t sc_tc;
     71       1.1      uch };
     72       1.1      uch 
     73       1.8  thorpej CFATTACH_DECL(tx39biu, sizeof(struct tx39biu_softc),
     74       1.8  thorpej     tx39biu_match, tx39biu_attach, NULL, NULL);
     75       1.1      uch 
     76       1.1      uch int
     77  1.13.8.1    skrll tx39biu_match(struct device *parent, struct cfdata *cf, void *aux)
     78       1.1      uch {
     79       1.5      uch 	return (ATTACH_NORMAL);
     80       1.1      uch }
     81       1.1      uch 
     82       1.1      uch void
     83  1.13.8.1    skrll tx39biu_attach(struct device *parent, struct device *self, void *aux)
     84       1.1      uch {
     85       1.1      uch 	struct txsim_attach_args *ta = aux;
     86       1.1      uch 	struct tx39biu_softc *sc = (void*)self;
     87       1.1      uch 	tx_chipset_tag_t tc;
     88       1.1      uch #ifdef TX39_WATCHDOGTIMER
     89       1.1      uch 	txreg_t reg;
     90       1.1      uch #endif
     91       1.1      uch 
     92       1.1      uch 	sc->sc_tc = tc = ta->ta_tc;
     93       1.1      uch 	printf("\n");
     94       1.6      uch #ifdef TX39BIU_DEBUG
     95       1.1      uch 	tx39biu_dump(tc);
     96       1.1      uch #endif
     97       1.1      uch 
     98       1.1      uch #ifdef TX39_WATCHDOGTIMER
     99       1.1      uch 	/*
    100       1.1      uch 	 * CLRWRBUSERRINT Bus error connected CPU HwInt0
    101       1.1      uch 	 */
    102       1.1      uch 	reg = tx_conf_read(tc, TX39_MEMCONFIG4_REG);
    103       1.1      uch 	reg |= TX39_MEMCONFIG4_ENWATCH;
    104       1.1      uch 	reg = TX39_MEMCONFIG4_WATCHTIMEVAL_SET(reg, 0xf);
    105       1.1      uch 	tx_conf_write(tc, TX39_MEMCONFIG4_REG, reg);
    106       1.1      uch 
    107       1.1      uch 	reg = tx_conf_read(tc, TX39_MEMCONFIG4_REG);
    108       1.1      uch 	if (reg & TX39_MEMCONFIG4_ENWATCH) {
    109       1.1      uch 		int i;
    110       1.1      uch 		i = TX39_MEMCONFIG4_WATCHTIMEVAL(reg);
    111       1.1      uch 		i = (1000 * (i + 1) * 64) / 36864;
    112       1.1      uch 		printf("WatchDogTimerRate: %dus\n", i);
    113       1.1      uch 	}
    114       1.1      uch #endif
    115       1.1      uch 	__sc = sc;
    116       1.1      uch 
    117       1.1      uch 	/*	Clear watch dog timer interrupt */
    118       1.1      uch 	tx39biu_intr(sc);
    119       1.1      uch 
    120       1.1      uch 	/*
    121       1.1      uch 	 *	Chip select virtual bridge
    122       1.1      uch 	 */
    123       1.1      uch 	config_defer(self, tx39biu_callback);
    124       1.1      uch }
    125       1.1      uch 
    126       1.1      uch void
    127  1.13.8.1    skrll tx39biu_callback(struct device *self)
    128       1.1      uch {
    129       1.1      uch 	struct tx39biu_softc *sc = (void*)self;
    130       1.1      uch 	struct csbus_attach_args cba;
    131       1.1      uch 
    132       1.1      uch 	cba.cba_busname = "txcsbus";
    133       1.1      uch 	cba.cba_tc = sc->sc_tc;
    134       1.1      uch 	config_found(self, &cba, tx39biu_print);
    135       1.1      uch }
    136       1.1      uch 
    137       1.1      uch int
    138  1.13.8.1    skrll tx39biu_print(void *aux, const char *pnp)
    139       1.1      uch {
    140       1.5      uch 	return (pnp ? QUIET : UNCONF);
    141       1.1      uch }
    142       1.1      uch 
    143       1.1      uch int
    144  1.13.8.1    skrll tx39biu_intr(void *arg)
    145       1.1      uch {
    146       1.1      uch 	struct tx39biu_softc *sc = __sc;
    147       1.1      uch 	tx_chipset_tag_t tc;
    148       1.1      uch 	txreg_t reg;
    149       1.1      uch 
    150       1.1      uch 	if (!sc) {
    151       1.5      uch 		return (0);
    152       1.1      uch 	}
    153       1.1      uch 	tc = sc->sc_tc;
    154       1.1      uch 	/* Clear interrupt */
    155       1.1      uch 	reg = tx_conf_read(tc, TX39_MEMCONFIG4_REG);
    156       1.1      uch 	reg |= TX39_MEMCONFIG4_CLRWRBUSERRINT;
    157       1.1      uch 	tx_conf_write(tc, TX39_MEMCONFIG4_REG, reg);
    158       1.1      uch 	reg = tx_conf_read(tc, TX39_MEMCONFIG4_REG);
    159       1.1      uch 	reg &= ~TX39_MEMCONFIG4_CLRWRBUSERRINT;
    160       1.1      uch 	tx_conf_write(tc, TX39_MEMCONFIG4_REG, reg);
    161       1.1      uch 
    162       1.5      uch 	return (0);
    163       1.1      uch }
    164       1.1      uch 
    165       1.6      uch #ifdef TX39BIU_DEBUG
    166       1.1      uch void
    167       1.2      uch tx39biu_dump(tc)
    168       1.1      uch 	tx_chipset_tag_t tc;
    169       1.1      uch {
    170       1.3      uch 	char *rowsel[] = {"18,17:9", "22,18,20,19,17:9", "20,22,21,19,17:9",
    171       1.3      uch 			  "22,23,21,19,17:9"};
    172       1.3      uch 	char *colsel[] = {"22,20,18,8:1", "19,18,8:2", "21,20,18,8:2",
    173       1.3      uch 			  "23,22,20,18,8:2", "24,22,20,18,8:2",
    174       1.3      uch 			  "18,p,X,8:0","22,p,X,21,8:0", "18,p,X,21,8:1",
    175       1.3      uch 			  "22,p,X,23,21,8:1", "24,23,21,8:2"};
    176       1.1      uch 	txreg_t reg;
    177       1.1      uch 	int i;
    178       1.1      uch 	/*
    179       1.1      uch 	 *	Memory config 0 register
    180       1.1      uch 	 */
    181       1.1      uch 	reg = tx_conf_read(tc, TX39_MEMCONFIG0_REG);
    182       1.1      uch 	printf(" config0:");
    183       1.1      uch 	ISSETPRINT(reg, 0, ENDCLKOUTTRI);
    184       1.1      uch 	ISSETPRINT(reg, 0, DISDQMINIT);
    185       1.1      uch 	ISSETPRINT(reg, 0, ENSDRAMPD);
    186       1.1      uch 	ISSETPRINT(reg, 0, SHOWDINO);
    187       1.1      uch 	ISSETPRINT(reg, 0, ENRMAP2);
    188       1.1      uch 	ISSETPRINT(reg, 0, ENRMAP1);
    189       1.1      uch 	ISSETPRINT(reg, 0, ENWRINPAGE);
    190       1.1      uch 	ISSETPRINT(reg, 0, ENCS3USER);
    191       1.1      uch 	ISSETPRINT(reg, 0, ENCS2USER);
    192       1.1      uch 	ISSETPRINT(reg, 0, ENCS1USER);
    193       1.1      uch 	ISSETPRINT(reg, 0, ENCS1DRAM);
    194       1.1      uch 	ISSETPRINT(reg, 0, CS3SIZE);
    195       1.1      uch 	ISSETPRINT(reg, 0, CS2SIZE);
    196       1.1      uch 	ISSETPRINT(reg, 0, CS1SIZE);
    197       1.1      uch 	ISSETPRINT(reg, 0, CS0SIZE);
    198       1.1      uch 	printf("\n");
    199       1.1      uch 	for (i = 0; i < 2; i++) {
    200       1.1      uch 		int r, c;
    201       1.1      uch 		printf(" BANK%d: ", i);
    202       1.1      uch 		switch (i ? TX39_MEMCONFIG0_BANK1CONF(reg)
    203       1.5      uch 		    : TX39_MEMCONFIG0_BANK0CONF(reg)) {
    204       1.1      uch 		case TX39_MEMCONFIG0_BANKCONF_16BITSDRAM:
    205       1.1      uch 			printf("16bit SDRAM");
    206       1.1      uch 			break;
    207       1.1      uch 		case TX39_MEMCONFIG0_BANKCONF_8BITSDRAM:
    208       1.1      uch 			printf("8bit SDRAM");
    209       1.1      uch 			break;
    210       1.1      uch 		case TX39_MEMCONFIG0_BANKCONF_32BITSDHDRAM:
    211       1.1      uch 			printf("32bit DRAM/HDRAM");
    212       1.1      uch 			break;
    213       1.1      uch 		case TX39_MEMCONFIG0_BANKCONF_16BITSDHDRAM:
    214       1.1      uch 			printf("16bit DRAM/HDRAM");
    215       1.1      uch 			break;
    216       1.1      uch 		}
    217       1.1      uch 		if (i == 1) {
    218       1.1      uch 			r = TX39_MEMCONFIG0_ROWSEL1(reg);
    219       1.1      uch 			c = TX39_MEMCONFIG0_COLSEL1(reg);
    220       1.1      uch 		} else {
    221       1.1      uch 			r = TX39_MEMCONFIG0_ROWSEL0(reg);
    222       1.1      uch 			c = TX39_MEMCONFIG0_COLSEL0(reg);
    223       1.1      uch 		}
    224       1.1      uch 		printf(" ROW %s COL %s\n", rowsel[r], colsel[c]);
    225       1.1      uch 	}
    226       1.1      uch 
    227       1.1      uch 	/*
    228       1.1      uch 	 *	Memory config 3 register
    229       1.1      uch 	 */
    230       1.1      uch 	printf(" config3:");
    231       1.1      uch 	reg = tx_conf_read(tc, TX39_MEMCONFIG3_REG);
    232       1.1      uch #ifdef TX391X
    233       1.1      uch 	ISSETPRINT(reg, 3, ENMCS3PAGE);
    234       1.1      uch 	ISSETPRINT(reg, 3, ENMCS2PAGE);
    235       1.1      uch 	ISSETPRINT(reg, 3, ENMCS1PAGE);
    236       1.1      uch 	ISSETPRINT(reg, 3, ENMCS0PAGE);
    237       1.1      uch #endif /* TX391X */
    238       1.1      uch 	ISSETPRINT(reg, 3, ENCS3PAGE);
    239       1.1      uch 	ISSETPRINT(reg, 3, ENCS2PAGE);
    240       1.1      uch 	ISSETPRINT(reg, 3, ENCS1PAGE);
    241       1.1      uch 	ISSETPRINT(reg, 3, ENCS0PAGE);
    242       1.1      uch 	ISSETPRINT(reg, 3, CARD2WAITEN);
    243       1.1      uch 	ISSETPRINT(reg, 3, CARD1WAITEN);
    244       1.1      uch 	ISSETPRINT(reg, 3, CARD2IOEN);
    245       1.1      uch 	ISSETPRINT(reg, 3, CARD1IOEN);
    246       1.1      uch #ifdef TX391X
    247       1.1      uch 	ISSETPRINT(reg, 3, PORT8SEL);
    248       1.1      uch #endif /* TX391X */
    249       1.1      uch #ifdef TX392X
    250       1.1      uch 	ISSETPRINT(reg, 3, CARD2_8SEL);
    251       1.1      uch 	ISSETPRINT(reg, 3, CARD1_8SEL);
    252       1.1      uch #endif /* TX392X */
    253       1.1      uch 
    254       1.1      uch 	printf("\n");
    255       1.1      uch 
    256       1.1      uch 	/*
    257       1.1      uch 	 *	Memory config 4 register
    258       1.1      uch 	 */
    259       1.1      uch 	reg = tx_conf_read(tc, TX39_MEMCONFIG4_REG);
    260       1.1      uch 	printf(" config4:");
    261       1.1      uch 	ISSETPRINT(reg, 4, ENBANK1HDRAM);
    262       1.1      uch 	ISSETPRINT(reg, 4, ENBANK0HDRAM);
    263       1.1      uch 	ISSETPRINT(reg, 4, ENARB);
    264       1.1      uch 	ISSETPRINT(reg, 4, DISSNOOP);
    265       1.1      uch 	ISSETPRINT(reg, 4, CLRWRBUSERRINT);
    266       1.1      uch 	ISSETPRINT(reg, 4, ENBANK1OPT);
    267       1.1      uch 	ISSETPRINT(reg, 4, ENBANK0OPT);
    268       1.1      uch 	ISSETPRINT(reg, 4, ENWATCH);
    269       1.1      uch 	ISSETPRINT(reg, 4, MEMPOWERDOWN);
    270       1.1      uch 	ISSETPRINT(reg, 4, ENRFSH1);
    271       1.1      uch 	ISSETPRINT(reg, 4, ENRFSH0);
    272       1.1      uch 	if (reg & TX39_MEMCONFIG4_ENWATCH) {
    273       1.1      uch 		i = TX39_MEMCONFIG4_WATCHTIMEVAL(reg);
    274       1.1      uch 		i = (1000 * (i + 1) * 64) / 36864;
    275       1.1      uch 		printf("WatchDogTimerRate: %dus", i);
    276       1.1      uch 	}
    277       1.1      uch 	printf("\n");
    278       1.1      uch }
    279       1.6      uch #endif /* TX39BIU_DEBUG */
    280