tx39biu.c revision 1.4.4.1 1 1.4.4.1 nathanw /* $NetBSD: tx39biu.c,v 1.4.4.1 2001/06/21 19:24:25 nathanw Exp $ */
2 1.1 uch
3 1.4.4.1 nathanw /*-
4 1.4.4.1 nathanw * Copyright (c) 1999 The NetBSD Foundation, Inc.
5 1.1 uch * All rights reserved.
6 1.1 uch *
7 1.4.4.1 nathanw * This code is derived from software contributed to The NetBSD Foundation
8 1.4.4.1 nathanw * by UCHIYAMA Yasushi.
9 1.4.4.1 nathanw *
10 1.1 uch * Redistribution and use in source and binary forms, with or without
11 1.1 uch * modification, are permitted provided that the following conditions
12 1.1 uch * are met:
13 1.1 uch * 1. Redistributions of source code must retain the above copyright
14 1.1 uch * notice, this list of conditions and the following disclaimer.
15 1.4.4.1 nathanw * 2. Redistributions in binary form must reproduce the above copyright
16 1.4.4.1 nathanw * notice, this list of conditions and the following disclaimer in the
17 1.4.4.1 nathanw * documentation and/or other materials provided with the distribution.
18 1.4.4.1 nathanw * 3. All advertising materials mentioning features or use of this software
19 1.4.4.1 nathanw * must display the following acknowledgement:
20 1.4.4.1 nathanw * This product includes software developed by the NetBSD
21 1.4.4.1 nathanw * Foundation, Inc. and its contributors.
22 1.4.4.1 nathanw * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.4.4.1 nathanw * contributors may be used to endorse or promote products derived
24 1.4.4.1 nathanw * from this software without specific prior written permission.
25 1.1 uch *
26 1.4.4.1 nathanw * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.4.4.1 nathanw * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.4.4.1 nathanw * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.4.4.1 nathanw * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.4.4.1 nathanw * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.4.4.1 nathanw * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.4.4.1 nathanw * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.4.4.1 nathanw * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.4.4.1 nathanw * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.4.4.1 nathanw * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.4.4.1 nathanw * POSSIBILITY OF SUCH DAMAGE.
37 1.1 uch */
38 1.4.4.1 nathanw
39 1.1 uch #include "opt_tx39_debug.h"
40 1.1 uch #include "opt_tx39_watchdogtimer.h"
41 1.1 uch #include "opt_tx39biudebug.h"
42 1.1 uch
43 1.1 uch #include <sys/param.h>
44 1.1 uch #include <sys/systm.h>
45 1.1 uch #include <sys/device.h>
46 1.1 uch
47 1.1 uch #include <machine/bus.h>
48 1.1 uch
49 1.1 uch #include <hpcmips/tx/tx39var.h>
50 1.1 uch #include <hpcmips/tx/tx39biureg.h>
51 1.1 uch
52 1.1 uch #include <hpcmips/tx/txcsbusvar.h>
53 1.1 uch
54 1.1 uch #define ISSET(x, s) ((x) & (1 << (s)))
55 1.4.4.1 nathanw #define ISSETPRINT(r, s, m) __is_set_print((u_int32_t)(r), \
56 1.1 uch TX39_MEMCONFIG##s##_##m, #m)
57 1.1 uch
58 1.4.4.1 nathanw int tx39biu_match(struct device *, struct cfdata *, void *);
59 1.4.4.1 nathanw void tx39biu_attach(struct device *, struct device *, void *);
60 1.4.4.1 nathanw void tx39biu_callback(struct device *);
61 1.4.4.1 nathanw int tx39biu_print(void *, const char *);
62 1.4.4.1 nathanw int tx39biu_intr(void *);
63 1.1 uch
64 1.1 uch static void *__sc; /* XXX */
65 1.1 uch
66 1.4.4.1 nathanw void tx39biu_dump(tx_chipset_tag_t);
67 1.1 uch
68 1.1 uch struct tx39biu_softc {
69 1.1 uch struct device sc_dev;
70 1.1 uch tx_chipset_tag_t sc_tc;
71 1.1 uch };
72 1.1 uch
73 1.1 uch struct cfattach tx39biu_ca = {
74 1.1 uch sizeof(struct tx39biu_softc), tx39biu_match, tx39biu_attach
75 1.1 uch };
76 1.1 uch
77 1.1 uch int
78 1.1 uch tx39biu_match(parent, cf, aux)
79 1.1 uch struct device *parent;
80 1.1 uch struct cfdata *cf;
81 1.1 uch void *aux;
82 1.1 uch {
83 1.4.4.1 nathanw return (ATTACH_NORMAL);
84 1.1 uch }
85 1.1 uch
86 1.1 uch void
87 1.1 uch tx39biu_attach(parent, self, aux)
88 1.1 uch struct device *parent;
89 1.1 uch struct device *self;
90 1.1 uch void *aux;
91 1.1 uch {
92 1.1 uch struct txsim_attach_args *ta = aux;
93 1.1 uch struct tx39biu_softc *sc = (void*)self;
94 1.1 uch tx_chipset_tag_t tc;
95 1.1 uch #ifdef TX39_WATCHDOGTIMER
96 1.1 uch txreg_t reg;
97 1.1 uch #endif
98 1.1 uch
99 1.1 uch sc->sc_tc = tc = ta->ta_tc;
100 1.1 uch printf("\n");
101 1.1 uch #ifdef TX39BIUDEBUG
102 1.1 uch tx39biu_dump(tc);
103 1.1 uch #endif
104 1.1 uch
105 1.1 uch #ifdef TX39_WATCHDOGTIMER
106 1.1 uch /*
107 1.1 uch * CLRWRBUSERRINT Bus error connected CPU HwInt0
108 1.1 uch */
109 1.1 uch reg = tx_conf_read(tc, TX39_MEMCONFIG4_REG);
110 1.1 uch reg |= TX39_MEMCONFIG4_ENWATCH;
111 1.1 uch reg = TX39_MEMCONFIG4_WATCHTIMEVAL_SET(reg, 0xf);
112 1.1 uch tx_conf_write(tc, TX39_MEMCONFIG4_REG, reg);
113 1.1 uch
114 1.1 uch reg = tx_conf_read(tc, TX39_MEMCONFIG4_REG);
115 1.1 uch if (reg & TX39_MEMCONFIG4_ENWATCH) {
116 1.1 uch int i;
117 1.1 uch i = TX39_MEMCONFIG4_WATCHTIMEVAL(reg);
118 1.1 uch i = (1000 * (i + 1) * 64) / 36864;
119 1.1 uch printf("WatchDogTimerRate: %dus\n", i);
120 1.1 uch }
121 1.1 uch #endif
122 1.1 uch __sc = sc;
123 1.1 uch
124 1.1 uch /* Clear watch dog timer interrupt */
125 1.1 uch tx39biu_intr(sc);
126 1.1 uch
127 1.1 uch /*
128 1.1 uch * Chip select virtual bridge
129 1.1 uch */
130 1.1 uch config_defer(self, tx39biu_callback);
131 1.1 uch }
132 1.1 uch
133 1.1 uch void
134 1.1 uch tx39biu_callback(self)
135 1.1 uch struct device *self;
136 1.1 uch {
137 1.1 uch struct tx39biu_softc *sc = (void*)self;
138 1.1 uch struct csbus_attach_args cba;
139 1.1 uch
140 1.1 uch cba.cba_busname = "txcsbus";
141 1.1 uch cba.cba_tc = sc->sc_tc;
142 1.1 uch config_found(self, &cba, tx39biu_print);
143 1.1 uch }
144 1.1 uch
145 1.1 uch int
146 1.1 uch tx39biu_print(aux, pnp)
147 1.1 uch void *aux;
148 1.1 uch const char *pnp;
149 1.1 uch {
150 1.4.4.1 nathanw return (pnp ? QUIET : UNCONF);
151 1.1 uch }
152 1.1 uch
153 1.1 uch int
154 1.1 uch tx39biu_intr(arg)
155 1.1 uch void *arg;
156 1.1 uch {
157 1.1 uch struct tx39biu_softc *sc = __sc;
158 1.1 uch tx_chipset_tag_t tc;
159 1.1 uch txreg_t reg;
160 1.1 uch
161 1.1 uch if (!sc) {
162 1.4.4.1 nathanw return (0);
163 1.1 uch }
164 1.1 uch tc = sc->sc_tc;
165 1.1 uch /* Clear interrupt */
166 1.1 uch reg = tx_conf_read(tc, TX39_MEMCONFIG4_REG);
167 1.1 uch reg |= TX39_MEMCONFIG4_CLRWRBUSERRINT;
168 1.1 uch tx_conf_write(tc, TX39_MEMCONFIG4_REG, reg);
169 1.1 uch reg = tx_conf_read(tc, TX39_MEMCONFIG4_REG);
170 1.1 uch reg &= ~TX39_MEMCONFIG4_CLRWRBUSERRINT;
171 1.1 uch tx_conf_write(tc, TX39_MEMCONFIG4_REG, reg);
172 1.1 uch
173 1.4.4.1 nathanw return (0);
174 1.1 uch }
175 1.1 uch
176 1.1 uch void
177 1.2 uch tx39biu_dump(tc)
178 1.1 uch tx_chipset_tag_t tc;
179 1.1 uch {
180 1.3 uch char *rowsel[] = {"18,17:9", "22,18,20,19,17:9", "20,22,21,19,17:9",
181 1.3 uch "22,23,21,19,17:9"};
182 1.3 uch char *colsel[] = {"22,20,18,8:1", "19,18,8:2", "21,20,18,8:2",
183 1.3 uch "23,22,20,18,8:2", "24,22,20,18,8:2",
184 1.3 uch "18,p,X,8:0","22,p,X,21,8:0", "18,p,X,21,8:1",
185 1.3 uch "22,p,X,23,21,8:1", "24,23,21,8:2"};
186 1.1 uch txreg_t reg;
187 1.1 uch int i;
188 1.1 uch /*
189 1.1 uch * Memory config 0 register
190 1.1 uch */
191 1.1 uch reg = tx_conf_read(tc, TX39_MEMCONFIG0_REG);
192 1.1 uch printf(" config0:");
193 1.1 uch ISSETPRINT(reg, 0, ENDCLKOUTTRI);
194 1.1 uch ISSETPRINT(reg, 0, DISDQMINIT);
195 1.1 uch ISSETPRINT(reg, 0, ENSDRAMPD);
196 1.1 uch ISSETPRINT(reg, 0, SHOWDINO);
197 1.1 uch ISSETPRINT(reg, 0, ENRMAP2);
198 1.1 uch ISSETPRINT(reg, 0, ENRMAP1);
199 1.1 uch ISSETPRINT(reg, 0, ENWRINPAGE);
200 1.1 uch ISSETPRINT(reg, 0, ENCS3USER);
201 1.1 uch ISSETPRINT(reg, 0, ENCS2USER);
202 1.1 uch ISSETPRINT(reg, 0, ENCS1USER);
203 1.1 uch ISSETPRINT(reg, 0, ENCS1DRAM);
204 1.1 uch ISSETPRINT(reg, 0, CS3SIZE);
205 1.1 uch ISSETPRINT(reg, 0, CS2SIZE);
206 1.1 uch ISSETPRINT(reg, 0, CS1SIZE);
207 1.1 uch ISSETPRINT(reg, 0, CS0SIZE);
208 1.1 uch printf("\n");
209 1.1 uch for (i = 0; i < 2; i++) {
210 1.1 uch int r, c;
211 1.1 uch printf(" BANK%d: ", i);
212 1.1 uch switch (i ? TX39_MEMCONFIG0_BANK1CONF(reg)
213 1.4.4.1 nathanw : TX39_MEMCONFIG0_BANK0CONF(reg)) {
214 1.1 uch case TX39_MEMCONFIG0_BANKCONF_16BITSDRAM:
215 1.1 uch printf("16bit SDRAM");
216 1.1 uch break;
217 1.1 uch case TX39_MEMCONFIG0_BANKCONF_8BITSDRAM:
218 1.1 uch printf("8bit SDRAM");
219 1.1 uch break;
220 1.1 uch case TX39_MEMCONFIG0_BANKCONF_32BITSDHDRAM:
221 1.1 uch printf("32bit DRAM/HDRAM");
222 1.1 uch break;
223 1.1 uch case TX39_MEMCONFIG0_BANKCONF_16BITSDHDRAM:
224 1.1 uch printf("16bit DRAM/HDRAM");
225 1.1 uch break;
226 1.1 uch }
227 1.1 uch if (i == 1) {
228 1.1 uch r = TX39_MEMCONFIG0_ROWSEL1(reg);
229 1.1 uch c = TX39_MEMCONFIG0_COLSEL1(reg);
230 1.1 uch } else {
231 1.1 uch r = TX39_MEMCONFIG0_ROWSEL0(reg);
232 1.1 uch c = TX39_MEMCONFIG0_COLSEL0(reg);
233 1.1 uch }
234 1.1 uch printf(" ROW %s COL %s\n", rowsel[r], colsel[c]);
235 1.1 uch }
236 1.1 uch
237 1.1 uch /*
238 1.1 uch * Memory config 3 register
239 1.1 uch */
240 1.1 uch printf(" config3:");
241 1.1 uch reg = tx_conf_read(tc, TX39_MEMCONFIG3_REG);
242 1.1 uch #ifdef TX391X
243 1.1 uch ISSETPRINT(reg, 3, ENMCS3PAGE);
244 1.1 uch ISSETPRINT(reg, 3, ENMCS2PAGE);
245 1.1 uch ISSETPRINT(reg, 3, ENMCS1PAGE);
246 1.1 uch ISSETPRINT(reg, 3, ENMCS0PAGE);
247 1.1 uch #endif /* TX391X */
248 1.1 uch ISSETPRINT(reg, 3, ENCS3PAGE);
249 1.1 uch ISSETPRINT(reg, 3, ENCS2PAGE);
250 1.1 uch ISSETPRINT(reg, 3, ENCS1PAGE);
251 1.1 uch ISSETPRINT(reg, 3, ENCS0PAGE);
252 1.1 uch ISSETPRINT(reg, 3, CARD2WAITEN);
253 1.1 uch ISSETPRINT(reg, 3, CARD1WAITEN);
254 1.1 uch ISSETPRINT(reg, 3, CARD2IOEN);
255 1.1 uch ISSETPRINT(reg, 3, CARD1IOEN);
256 1.1 uch #ifdef TX391X
257 1.1 uch ISSETPRINT(reg, 3, PORT8SEL);
258 1.1 uch #endif /* TX391X */
259 1.1 uch #ifdef TX392X
260 1.1 uch ISSETPRINT(reg, 3, CARD2_8SEL);
261 1.1 uch ISSETPRINT(reg, 3, CARD1_8SEL);
262 1.1 uch #endif /* TX392X */
263 1.1 uch
264 1.1 uch printf("\n");
265 1.1 uch
266 1.1 uch /*
267 1.1 uch * Memory config 4 register
268 1.1 uch */
269 1.1 uch reg = tx_conf_read(tc, TX39_MEMCONFIG4_REG);
270 1.1 uch printf(" config4:");
271 1.1 uch ISSETPRINT(reg, 4, ENBANK1HDRAM);
272 1.1 uch ISSETPRINT(reg, 4, ENBANK0HDRAM);
273 1.1 uch ISSETPRINT(reg, 4, ENARB);
274 1.1 uch ISSETPRINT(reg, 4, DISSNOOP);
275 1.1 uch ISSETPRINT(reg, 4, CLRWRBUSERRINT);
276 1.1 uch ISSETPRINT(reg, 4, ENBANK1OPT);
277 1.1 uch ISSETPRINT(reg, 4, ENBANK0OPT);
278 1.1 uch ISSETPRINT(reg, 4, ENWATCH);
279 1.1 uch ISSETPRINT(reg, 4, MEMPOWERDOWN);
280 1.1 uch ISSETPRINT(reg, 4, ENRFSH1);
281 1.1 uch ISSETPRINT(reg, 4, ENRFSH0);
282 1.1 uch if (reg & TX39_MEMCONFIG4_ENWATCH) {
283 1.1 uch i = TX39_MEMCONFIG4_WATCHTIMEVAL(reg);
284 1.1 uch i = (1000 * (i + 1) * 64) / 36864;
285 1.1 uch printf("WatchDogTimerRate: %dus", i);
286 1.1 uch }
287 1.1 uch printf("\n");
288 1.1 uch }
289