tx39icu.c revision 1.12 1 1.12 uch /* $NetBSD: tx39icu.c,v 1.12 2001/06/14 11:09:55 uch Exp $ */
2 1.1 uch
3 1.9 uch /*-
4 1.9 uch * Copyright (c) 1999, 2000 The NetBSD Foundation, Inc.
5 1.1 uch * All rights reserved.
6 1.1 uch *
7 1.9 uch * This code is derived from software contributed to The NetBSD Foundation
8 1.9 uch * by UCHIYAMA Yasushi.
9 1.9 uch *
10 1.1 uch * Redistribution and use in source and binary forms, with or without
11 1.1 uch * modification, are permitted provided that the following conditions
12 1.1 uch * are met:
13 1.1 uch * 1. Redistributions of source code must retain the above copyright
14 1.1 uch * notice, this list of conditions and the following disclaimer.
15 1.9 uch * 2. Redistributions in binary form must reproduce the above copyright
16 1.9 uch * notice, this list of conditions and the following disclaimer in the
17 1.9 uch * documentation and/or other materials provided with the distribution.
18 1.9 uch * 3. All advertising materials mentioning features or use of this software
19 1.9 uch * must display the following acknowledgement:
20 1.9 uch * This product includes software developed by the NetBSD
21 1.9 uch * Foundation, Inc. and its contributors.
22 1.9 uch * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.9 uch * contributors may be used to endorse or promote products derived
24 1.9 uch * from this software without specific prior written permission.
25 1.1 uch *
26 1.9 uch * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.9 uch * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.9 uch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.9 uch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.9 uch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.9 uch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.9 uch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.9 uch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.9 uch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.9 uch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.9 uch * POSSIBILITY OF SUCH DAMAGE.
37 1.1 uch */
38 1.9 uch
39 1.1 uch #include "opt_tx39_debug.h"
40 1.1 uch #include "opt_use_poll.h"
41 1.1 uch #include "opt_tx39icudebug.h"
42 1.1 uch #include "opt_tx39_watchdogtimer.h"
43 1.1 uch
44 1.1 uch #include <sys/param.h>
45 1.1 uch #include <sys/systm.h>
46 1.1 uch #include <sys/device.h>
47 1.1 uch #include <sys/malloc.h>
48 1.1 uch #include <sys/queue.h>
49 1.1 uch
50 1.1 uch #include <mips/cpuregs.h>
51 1.1 uch #include <machine/bus.h>
52 1.1 uch
53 1.1 uch #include <hpcmips/tx/tx39var.h>
54 1.1 uch #include <hpcmips/tx/tx39icureg.h>
55 1.5 uch #include <hpcmips/tx/tx39clockvar.h>
56 1.1 uch
57 1.1 uch #include <machine/clock_machdep.h>
58 1.1 uch #include <machine/cpu.h>
59 1.1 uch #include <dev/dec/clockvar.h>
60 1.1 uch
61 1.1 uch #undef TX39ICUDEBUG_PRINT_PENDING_INTERRUPT /* For explorer. good luck! */
62 1.1 uch
63 1.1 uch #ifdef TX39ICUDEBUG
64 1.1 uch #define DPRINTF(arg) printf arg
65 1.1 uch #else
66 1.1 uch #define DPRINTF(arg)
67 1.1 uch #endif
68 1.6 uch u_int32_t tx39intrvec;
69 1.1 uch
70 1.1 uch /* IRQHIGH lines list */
71 1.4 uch static const struct irqhigh_list {
72 1.1 uch int qh_pri; /* IRQHIGH priority */
73 1.1 uch int qh_set; /* Register set */
74 1.1 uch int qh_bit; /* bit offset in the register set */
75 1.1 uch } irqhigh_list[] = {
76 1.1 uch {15, 5, 25}, /* POSPWROKINT */
77 1.1 uch {15, 5, 24}, /* NEGPWROKINT */
78 1.1 uch {14, 5, 30}, /* ALARMINT*/
79 1.1 uch {13, 5, 29}, /* PERINT */
80 1.1 uch #ifdef TX391X
81 1.1 uch {12, 2, 3}, /* MBUSPOSINT */
82 1.1 uch {12, 2, 2}, /* MBUSNEGINT */
83 1.1 uch {11, 2, 31}, /* UARTARXINT */
84 1.1 uch {10, 2, 21}, /* UARTBRXINT */
85 1.1 uch {9, 3, 19}, /* MFIOPOSINT19 */
86 1.1 uch {9, 3, 18}, /* MFIOPOSINT18 */
87 1.1 uch {9, 3, 17}, /* MFIOPOSINT17 */
88 1.1 uch {9, 3, 16}, /* MFIOPOSINT16 */
89 1.1 uch {8, 3, 1}, /* MFIOPOSINT1 */
90 1.1 uch {8, 3, 0}, /* MFIOPOSINT0 */
91 1.1 uch {8, 5, 13}, /* IOPOSINT6 */
92 1.1 uch {8, 5, 12}, /* IOPOSINT5 */
93 1.1 uch {7, 4, 19}, /* MFIONEGINT19 */
94 1.1 uch {7, 4, 18}, /* MFIONEGINT18 */
95 1.1 uch {7, 4, 17}, /* MFIONEGINT17 */
96 1.1 uch {7, 4, 16}, /* MFIONEGINT16 */
97 1.1 uch {6, 4, 1}, /* MFIONEGINT1 */
98 1.1 uch {6, 4, 0}, /* MFIONEGINT0 */
99 1.1 uch {6, 5, 6}, /* IONEGINT6 */
100 1.1 uch {6, 5, 5}, /* IONEGINT5 */
101 1.1 uch {5, 2, 5}, /* MBUSDMAFULLINT */
102 1.1 uch #endif /* TX391X */
103 1.1 uch #ifdef TX392X
104 1.1 uch {12, 2, 31}, /* UARTARXINT */
105 1.1 uch {12, 2, 21}, /* UARTBRXINT */
106 1.1 uch {11, 3, 19}, /* MFIOPOSINT19 */
107 1.1 uch {11, 3, 18}, /* MFIOPOSINT18 */
108 1.1 uch {11, 3, 17}, /* MFIOPOSINT17 */
109 1.1 uch {11, 3, 16}, /* MFIOPOSINT16 */
110 1.1 uch {10, 3, 1}, /* MFIOPOSINT1 */
111 1.1 uch {10, 3, 0}, /* MFIOPOSINT0 */
112 1.1 uch {10, 5, 13}, /* IOPOSINT6 */
113 1.1 uch {10, 5, 12}, /* IOPOSINT5 */
114 1.1 uch {9, 4, 19}, /* MFIONEGINT19 */
115 1.1 uch {9, 4, 18}, /* MFIONEGINT18 */
116 1.1 uch {9, 4, 17}, /* MFIONEGINT17 */
117 1.1 uch {9, 4, 16}, /* MFIONEGINT16 */
118 1.1 uch {8, 4, 1}, /* MFIONEGINT1 */
119 1.1 uch {8, 4, 0}, /* MFIONEGINT0 */
120 1.1 uch {8, 5, 6}, /* IONEGINT6 */
121 1.1 uch {8, 5, 5}, /* IONEGINT5 */
122 1.1 uch {5, 7, 19}, /* IRRXCINT */
123 1.1 uch {5, 7, 17}, /* IRRXEINT */
124 1.1 uch #endif /* TX392X */
125 1.1 uch {4, 1, 18}, /* SNDDMACNTINT */
126 1.1 uch {3, 1, 17}, /* TELDMACNTINT */
127 1.1 uch {2, 1, 27}, /* CHIDMACNTINT */
128 1.1 uch {1, 5, 7}, /* IOPOSINT0 */
129 1.1 uch {1, 5, 0} /* IONEGINT0 */
130 1.1 uch };
131 1.1 uch
132 1.1 uch struct txintr_high_entry {
133 1.1 uch int he_set;
134 1.1 uch txreg_t he_mask;
135 1.12 uch int (*he_fun)(void *);
136 1.1 uch void *he_arg;
137 1.1 uch TAILQ_ENTRY(txintr_high_entry) he_link;
138 1.1 uch };
139 1.1 uch
140 1.1 uch #ifdef USE_POLL
141 1.1 uch struct txpoll_entry{
142 1.1 uch int p_cnt; /* dispatch interval */
143 1.1 uch int p_desc;
144 1.12 uch int (*p_fun)(void *);
145 1.1 uch void *p_arg;
146 1.1 uch TAILQ_ENTRY(txpoll_entry) p_link;
147 1.1 uch };
148 1.12 uch int tx39_poll_intr(void *);
149 1.1 uch #endif /* USE_POLL */
150 1.1 uch
151 1.1 uch struct tx39icu_softc {
152 1.1 uch struct device sc_dev;
153 1.1 uch tx_chipset_tag_t sc_tc;
154 1.1 uch /* IRQLOW */
155 1.1 uch txreg_t sc_le_mask[TX39_INTRSET_MAX + 1];
156 1.12 uch int (*sc_le_fun[TX39_INTRSET_MAX + 1][32])(void *);
157 1.1 uch void *sc_le_arg[TX39_INTRSET_MAX + 1][32];
158 1.1 uch /* IRQHIGH */
159 1.1 uch TAILQ_HEAD(, txintr_high_entry) sc_he_head[TX39_IRQHIGH_MAX];
160 1.1 uch /* Register */
161 1.1 uch txreg_t sc_regs[TX39_INTRSET_MAX + 1];
162 1.1 uch #ifdef USE_POLL
163 1.1 uch unsigned sc_pollcnt;
164 1.1 uch int sc_polling;
165 1.1 uch void *sc_poll_ih;
166 1.1 uch TAILQ_HEAD(, txpoll_entry) sc_p_head;
167 1.1 uch #endif /* USE_POLL */
168 1.1 uch };
169 1.1 uch
170 1.12 uch int tx39icu_match(struct device *, struct cfdata *, void *);
171 1.12 uch void tx39icu_attach(struct device *, struct device *, void *);
172 1.12 uch int tx39icu_intr(u_int32_t, u_int32_t, u_int32_t, u_int32_t);
173 1.12 uch
174 1.12 uch void tx39_intr_dump(struct tx39icu_softc *);
175 1.12 uch void tx39_intr_decode(int, int *, int *);
176 1.12 uch void tx39_irqhigh_disestablish(tx_chipset_tag_t, int, int, int);
177 1.12 uch void tx39_irqhigh_establish(tx_chipset_tag_t, int, int, int,
178 1.12 uch int (*)(void *), void *);
179 1.12 uch void tx39_irqhigh_intr(u_int32_t, u_int32_t, u_int32_t, u_int32_t);
180 1.12 uch int tx39_irqhigh(int, int);
181 1.1 uch
182 1.1 uch struct cfattach tx39icu_ca = {
183 1.12 uch sizeof(struct tx39icu_softc), tx39icu_match, tx39icu_attach
184 1.1 uch };
185 1.1 uch
186 1.1 uch int
187 1.12 uch tx39icu_match(struct device *parent, struct cfdata *cf, void *aux)
188 1.1 uch {
189 1.12 uch return (ATTACH_FIRST);
190 1.1 uch }
191 1.1 uch
192 1.1 uch void
193 1.12 uch tx39icu_attach(struct device *parent, struct device *self, void *aux)
194 1.1 uch {
195 1.1 uch struct txsim_attach_args *ta = aux;
196 1.12 uch struct tx39icu_softc *sc = (void *)self;
197 1.1 uch tx_chipset_tag_t tc = ta->ta_tc;
198 1.9 uch txreg_t reg, *regs;
199 1.1 uch int i;
200 1.1 uch
201 1.1 uch printf("\n");
202 1.1 uch sc->sc_tc = ta->ta_tc;
203 1.1 uch
204 1.9 uch regs = sc->sc_regs;
205 1.9 uch regs[0] = tx_conf_read(tc, TX39_INTRSTATUS6_REG);
206 1.9 uch regs[1] = tx_conf_read(tc, TX39_INTRSTATUS1_REG);
207 1.9 uch regs[2] = tx_conf_read(tc, TX39_INTRSTATUS2_REG);
208 1.9 uch regs[3] = tx_conf_read(tc, TX39_INTRSTATUS3_REG);
209 1.9 uch regs[4] = tx_conf_read(tc, TX39_INTRSTATUS4_REG);
210 1.9 uch regs[5] = tx_conf_read(tc, TX39_INTRSTATUS5_REG);
211 1.1 uch #ifdef TX392X
212 1.9 uch regs[7] = tx_conf_read(tc, TX39_INTRSTATUS7_REG);
213 1.9 uch regs[8] = tx_conf_read(tc, TX39_INTRSTATUS8_REG);
214 1.1 uch #endif
215 1.2 uch #ifdef TX39ICUDEBUG
216 1.2 uch printf("\t[Windows CE setting]\n");
217 1.1 uch tx39_intr_dump(sc);
218 1.2 uch #endif /* TX39ICUDEBUG */
219 1.2 uch
220 1.1 uch #ifdef WINCE_DEFAULT_SETTING
221 1.1 uch #warning WINCE_DEFAULT_SETTING
222 1.1 uch #else /* WINCE_DEFAULT_SETTING */
223 1.1 uch /* Disable IRQLOW */
224 1.1 uch tx_conf_write(tc, TX39_INTRENABLE1_REG, 0);
225 1.1 uch tx_conf_write(tc, TX39_INTRENABLE2_REG, 0);
226 1.1 uch tx_conf_write(tc, TX39_INTRENABLE3_REG, 0);
227 1.1 uch tx_conf_write(tc, TX39_INTRENABLE4_REG, 0);
228 1.1 uch tx_conf_write(tc, TX39_INTRENABLE5_REG, 0);
229 1.1 uch #ifdef TX392X
230 1.1 uch tx_conf_write(tc, TX39_INTRENABLE7_REG, 0);
231 1.1 uch tx_conf_write(tc, TX39_INTRENABLE8_REG, 0);
232 1.1 uch #endif /* TX392X */
233 1.1 uch
234 1.1 uch /* Disable IRQHIGH */
235 1.1 uch reg = tx_conf_read(tc, TX39_INTRENABLE6_REG);
236 1.1 uch reg &= ~TX39_INTRENABLE6_PRIORITYMASK_MASK;
237 1.1 uch tx_conf_write(tc, TX39_INTRENABLE6_REG, reg);
238 1.1 uch #endif /* WINCE_DEFAULT_SETTING */
239 1.1 uch
240 1.1 uch /* Clear all pending interrupts */
241 1.4 uch tx_conf_write(tc, TX39_INTRCLEAR1_REG,
242 1.12 uch tx_conf_read(tc, TX39_INTRSTATUS1_REG));
243 1.4 uch tx_conf_write(tc, TX39_INTRCLEAR2_REG,
244 1.12 uch tx_conf_read(tc, TX39_INTRSTATUS2_REG));
245 1.4 uch tx_conf_write(tc, TX39_INTRCLEAR3_REG,
246 1.12 uch tx_conf_read(tc, TX39_INTRSTATUS3_REG));
247 1.4 uch tx_conf_write(tc, TX39_INTRCLEAR4_REG,
248 1.12 uch tx_conf_read(tc, TX39_INTRSTATUS4_REG));
249 1.4 uch tx_conf_write(tc, TX39_INTRCLEAR5_REG,
250 1.12 uch tx_conf_read(tc, TX39_INTRSTATUS5_REG));
251 1.1 uch #ifdef TX392X
252 1.4 uch tx_conf_write(tc, TX39_INTRCLEAR7_REG,
253 1.12 uch tx_conf_read(tc, TX39_INTRSTATUS7_REG));
254 1.4 uch tx_conf_write(tc, TX39_INTRCLEAR8_REG,
255 1.12 uch tx_conf_read(tc, TX39_INTRSTATUS8_REG));
256 1.1 uch #endif /* TX392X */
257 1.1 uch
258 1.1 uch /* Enable global interrupts */
259 1.1 uch reg = tx_conf_read(tc, TX39_INTRENABLE6_REG);
260 1.1 uch reg |= TX39_INTRENABLE6_GLOBALEN;
261 1.1 uch tx_conf_write(tc, TX39_INTRENABLE6_REG, reg);
262 1.1 uch
263 1.1 uch /* Initialize IRQHIGH interrupt handler holder*/
264 1.1 uch for (i = 0; i < TX39_IRQHIGH_MAX; i++) {
265 1.1 uch TAILQ_INIT(&sc->sc_he_head[i]);
266 1.1 uch }
267 1.1 uch #ifdef USE_POLL
268 1.1 uch /* Initialize polling handler holder */
269 1.1 uch TAILQ_INIT(&sc->sc_p_head);
270 1.1 uch #endif /* USE_POLL */
271 1.1 uch
272 1.1 uch /* Register interrupt module myself */
273 1.1 uch tx_conf_register_intr(tc, self);
274 1.1 uch }
275 1.1 uch
276 1.1 uch int
277 1.12 uch tx39icu_intr(u_int32_t status, u_int32_t cause, u_int32_t pc,
278 1.12 uch u_int32_t ipending)
279 1.1 uch {
280 1.1 uch struct tx39icu_softc *sc;
281 1.1 uch tx_chipset_tag_t tc;
282 1.9 uch txreg_t reg, pend, *regs;
283 1.1 uch int i, j;
284 1.1 uch
285 1.1 uch tc = tx_conf_get_tag();
286 1.1 uch sc = tc->tc_intrt;
287 1.1 uch /*
288 1.1 uch * Read regsiter ASAP
289 1.1 uch */
290 1.9 uch regs = sc->sc_regs;
291 1.9 uch regs[0] = tx_conf_read(tc, TX39_INTRSTATUS6_REG);
292 1.9 uch regs[1] = tx_conf_read(tc, TX39_INTRSTATUS1_REG);
293 1.9 uch regs[2] = tx_conf_read(tc, TX39_INTRSTATUS2_REG);
294 1.9 uch regs[3] = tx_conf_read(tc, TX39_INTRSTATUS3_REG);
295 1.9 uch regs[4] = tx_conf_read(tc, TX39_INTRSTATUS4_REG);
296 1.9 uch regs[5] = tx_conf_read(tc, TX39_INTRSTATUS5_REG);
297 1.1 uch #ifdef TX392X
298 1.9 uch regs[7] = tx_conf_read(tc, TX39_INTRSTATUS7_REG);
299 1.9 uch regs[8] = tx_conf_read(tc, TX39_INTRSTATUS8_REG);
300 1.1 uch #endif
301 1.1 uch
302 1.1 uch #ifdef TX39ICUDEBUG
303 1.7 uch if (!(ipending & MIPS_INT_MASK_4) && !(ipending & MIPS_INT_MASK_2)) {
304 1.7 uch bitdisp(ipending);
305 1.1 uch panic("bogus HwInt");
306 1.1 uch }
307 1.1 uch #ifdef TX39_DEBUG
308 1.1 uch if (tx39debugflag) {
309 1.1 uch tx39_intr_dump(sc);
310 1.1 uch }
311 1.1 uch #endif
312 1.1 uch #endif /* TX39ICUDEBUG */
313 1.1 uch
314 1.1 uch /* IRQHIGH */
315 1.7 uch if (ipending & MIPS_INT_MASK_4) {
316 1.7 uch tx39_irqhigh_intr(ipending, pc, status, cause);
317 1.3 uch
318 1.12 uch return (0);
319 1.1 uch }
320 1.1 uch
321 1.1 uch /* IRQLOW */
322 1.7 uch if (ipending & MIPS_INT_MASK_2) {
323 1.1 uch for (i = 1; i <= TX39_INTRSET_MAX; i++) {
324 1.1 uch int ofs;
325 1.1 uch #ifdef TX392X
326 1.1 uch if (i == 6)
327 1.1 uch continue;
328 1.1 uch #endif /* TX392X */
329 1.1 uch ofs = TX39_INTRSTATUS_REG(i);
330 1.1 uch pend = sc->sc_regs[i];
331 1.1 uch reg = sc->sc_le_mask[i] & pend;
332 1.1 uch /* Clear interrupts */
333 1.1 uch tx_conf_write(tc, ofs, reg);
334 1.1 uch /* Dispatch handler */
335 1.1 uch for (j = 0 ; j < 32; j++) {
336 1.1 uch if ((reg & (1 << j)) &&
337 1.1 uch sc->sc_le_fun[i][j]) {
338 1.1 uch #ifdef TX39_DEBUG
339 1.1 uch tx39intrvec = (i << 16) | j;
340 1.1 uch if (tx39debugflag) {
341 1.1 uch DPRINTF(("IRQLOW %d:%d\n",
342 1.12 uch i, j));
343 1.1 uch }
344 1.1 uch #endif /* TX39_DEBUG */
345 1.1 uch (*sc->sc_le_fun[i][j])
346 1.12 uch (sc->sc_le_arg[i][j]);
347 1.1 uch
348 1.1 uch }
349 1.1 uch }
350 1.1 uch #ifdef TX39ICUDEBUG_PRINT_PENDING_INTERRUPT
351 1.1 uch pend &= ~reg;
352 1.1 uch if (pend) {
353 1.1 uch printf("%d pending:", i);
354 1.1 uch __bitdisp(pend, 0, 31, 0, 1);
355 1.1 uch }
356 1.1 uch #endif
357 1.1 uch
358 1.1 uch }
359 1.1 uch }
360 1.1 uch #ifdef TX39_WATCHDOGTIMER
361 1.6 uch {
362 1.12 uch extern int tx39biu_intr(void *);
363 1.6 uch /* Bus error (If watch dog timer is enabled)*/
364 1.7 uch if (ipending & MIPS_INT_MASK_1) {
365 1.6 uch tx39biu_intr(0); /* Clear bus error */
366 1.6 uch }
367 1.1 uch }
368 1.1 uch #endif
369 1.6 uch #if 0
370 1.6 uch /* reset priority mask */
371 1.6 uch reg = tx_conf_read(tc, TX39_INTRENABLE6_REG);
372 1.6 uch reg = TX39_INTRENABLE6_PRIORITYMASK_SET(reg, 0xffff);
373 1.6 uch tx_conf_write(tc, TX39_INTRENABLE6_REG, reg);
374 1.6 uch #endif
375 1.1 uch return (MIPS_SR_INT_IE | (status & ~cause & MIPS_HARD_INT_MASK));
376 1.1 uch }
377 1.1 uch
378 1.1 uch int
379 1.12 uch tx39_irqhigh(int set, int bit)
380 1.1 uch {
381 1.1 uch int i, n;
382 1.1 uch
383 1.1 uch n = sizeof irqhigh_list / sizeof (struct irqhigh_list);
384 1.1 uch for (i = 0; i < n; i++) {
385 1.1 uch if (irqhigh_list[i].qh_set == set &&
386 1.1 uch irqhigh_list[i].qh_bit == bit)
387 1.12 uch return (irqhigh_list[i].qh_pri);
388 1.1 uch }
389 1.1 uch
390 1.12 uch return (0);
391 1.1 uch }
392 1.1 uch
393 1.1 uch void
394 1.12 uch tx39_irqhigh_intr(u_int32_t ipending, u_int32_t pc, u_int32_t status,
395 1.12 uch u_int32_t cause)
396 1.1 uch {
397 1.1 uch struct txintr_high_entry *he;
398 1.1 uch struct tx39icu_softc *sc;
399 1.1 uch struct clockframe cf;
400 1.1 uch tx_chipset_tag_t tc;
401 1.1 uch int i, pri, ofs, set;
402 1.1 uch txreg_t he_mask;
403 1.1 uch
404 1.1 uch tc = tx_conf_get_tag();
405 1.1 uch sc = tc->tc_intrt;
406 1.1 uch pri = TX39_INTRSTATUS6_INTVECT(sc->sc_regs[0]);
407 1.1 uch
408 1.1 uch if (pri == TX39_INTRPRI13_TIMER_PERIODIC) {
409 1.3 uch tx_conf_write(tc, TX39_INTRCLEAR5_REG,
410 1.12 uch TX39_INTRSTATUS5_PERINT);
411 1.1 uch cf.pc = pc;
412 1.1 uch cf.sr = status;
413 1.1 uch hardclock(&cf);
414 1.3 uch intrcnt[HARDCLOCK]++;
415 1.3 uch
416 1.3 uch return;
417 1.1 uch }
418 1.3 uch
419 1.1 uch /* Handle all pending IRQHIGH interrupts */
420 1.1 uch for (i = pri; i > 0; i--) {
421 1.1 uch TAILQ_FOREACH(he, &sc->sc_he_head[i], he_link) {
422 1.1 uch set = he->he_set;
423 1.1 uch he_mask = he->he_mask;
424 1.1 uch if (he_mask & (sc->sc_regs[set])) {
425 1.1 uch ofs = TX39_INTRSTATUS_REG(set);
426 1.1 uch /* Clear interrupt */
427 1.1 uch tx_conf_write(tc, ofs, he_mask);
428 1.1 uch #ifdef TX39_DEBUG
429 1.1 uch tx39intrvec = (set << 16) |
430 1.12 uch (ffs(he_mask) - 1);
431 1.1 uch if (tx39debugflag) {
432 1.1 uch DPRINTF(("IRQHIGH: %d:%d\n",
433 1.12 uch set, ffs(he_mask) - 1));
434 1.1 uch }
435 1.1 uch #endif /* TX39_DEBUG */
436 1.1 uch /* Dispatch handler */
437 1.1 uch (*he->he_fun)(he->he_arg);
438 1.1 uch }
439 1.1 uch }
440 1.1 uch }
441 1.1 uch }
442 1.1 uch
443 1.1 uch void
444 1.12 uch tx39_intr_decode(int intr, int *set, int *bit)
445 1.1 uch {
446 1.1 uch if (!intr || intr >= (TX39_INTRSET_MAX + 1) * 32
447 1.1 uch #ifdef TX392X
448 1.1 uch || intr == 6
449 1.1 uch #endif /* TX392X */
450 1.12 uch ) {
451 1.1 uch panic("tx39icu_decode: bogus intrrupt line. %d", intr);
452 1.1 uch }
453 1.1 uch *set = intr / 32;
454 1.1 uch *bit = intr % 32;
455 1.1 uch }
456 1.1 uch
457 1.1 uch void
458 1.12 uch tx39_irqhigh_establish(tx_chipset_tag_t tc, int set, int bit, int pri,
459 1.12 uch int (*ih_fun)(void *), void *ih_arg)
460 1.1 uch {
461 1.1 uch struct tx39icu_softc *sc;
462 1.1 uch struct txintr_high_entry *he;
463 1.1 uch txreg_t reg;
464 1.1 uch
465 1.1 uch sc = tc->tc_intrt;
466 1.1 uch /*
467 1.6 uch * Add new entry to `pri' priority
468 1.1 uch */
469 1.1 uch if (!(he = malloc(sizeof(struct txintr_high_entry),
470 1.12 uch M_DEVBUF, M_NOWAIT))) {
471 1.1 uch panic ("tx39_irqhigh_establish: no memory.");
472 1.1 uch }
473 1.1 uch memset(he, 0, sizeof(struct txintr_high_entry));
474 1.1 uch he->he_set = set;
475 1.1 uch he->he_mask= (1 << bit);
476 1.1 uch he->he_fun = ih_fun;
477 1.1 uch he->he_arg = ih_arg;
478 1.1 uch TAILQ_INSERT_TAIL(&sc->sc_he_head[pri], he, he_link);
479 1.1 uch /*
480 1.1 uch * Enable interrupt on this priority.
481 1.1 uch */
482 1.1 uch reg = tx_conf_read(tc, TX39_INTRENABLE6_REG);
483 1.1 uch reg = TX39_INTRENABLE6_PRIORITYMASK_SET(reg, (1 << pri));
484 1.1 uch tx_conf_write(tc, TX39_INTRENABLE6_REG, reg);
485 1.1 uch }
486 1.1 uch
487 1.1 uch void
488 1.12 uch tx39_irqhigh_disestablish(tx_chipset_tag_t tc, int set, int bit, int pri)
489 1.1 uch {
490 1.1 uch struct tx39icu_softc *sc;
491 1.1 uch struct txintr_high_entry *he;
492 1.1 uch txreg_t reg;
493 1.1 uch
494 1.1 uch sc = tc->tc_intrt;
495 1.1 uch TAILQ_FOREACH(he, &sc->sc_he_head[pri], he_link) {
496 1.1 uch if (he->he_set == set && he->he_mask == (1 << bit)) {
497 1.1 uch TAILQ_REMOVE(&sc->sc_he_head[pri], he, he_link);
498 1.1 uch free(he, M_DEVBUF);
499 1.1 uch break;
500 1.1 uch }
501 1.1 uch }
502 1.1 uch
503 1.1 uch if (TAILQ_EMPTY(&sc->sc_he_head[pri])) {
504 1.1 uch reg = tx_conf_read(tc, TX39_INTRENABLE6_REG);
505 1.1 uch reg &= ~(1 << pri);
506 1.1 uch tx_conf_write(tc, TX39_INTRENABLE6_REG, reg);
507 1.1 uch }
508 1.1 uch }
509 1.1 uch
510 1.1 uch
511 1.12 uch void *
512 1.12 uch tx_intr_establish(tx_chipset_tag_t tc, int line, int mode, int level,
513 1.12 uch int (*ih_fun)(void *), void *ih_arg)
514 1.1 uch {
515 1.1 uch struct tx39icu_softc *sc;
516 1.1 uch txreg_t reg;
517 1.1 uch int bit, set, highpri, ofs;
518 1.1 uch
519 1.1 uch sc = tc->tc_intrt;
520 1.1 uch
521 1.1 uch tx39_intr_decode(line, &set, &bit);
522 1.1 uch
523 1.1 uch sc->sc_le_fun[set][bit] = ih_fun;
524 1.1 uch sc->sc_le_arg[set][bit] = ih_arg;
525 1.1 uch DPRINTF(("tx_intr_establish: %d:%d", set, bit));
526 1.1 uch
527 1.1 uch if ((highpri = tx39_irqhigh(set, bit))) {
528 1.1 uch tx39_irqhigh_establish(tc, set, bit, highpri,
529 1.12 uch ih_fun, ih_arg);
530 1.1 uch DPRINTF(("(high)\n"));
531 1.1 uch } else {
532 1.1 uch /* Set mask for acknowledge. */
533 1.1 uch sc->sc_le_mask[set] |= (1 << bit);
534 1.1 uch /* Enable interrupt */
535 1.1 uch ofs = TX39_INTRENABLE_REG(set);
536 1.1 uch reg = tx_conf_read(tc, ofs);
537 1.1 uch reg |= (1 << bit);
538 1.1 uch tx_conf_write(tc, ofs, reg);
539 1.1 uch DPRINTF(("(low)\n"));
540 1.1 uch }
541 1.1 uch
542 1.12 uch return ((void *)line);
543 1.1 uch }
544 1.1 uch
545 1.1 uch void
546 1.12 uch tx_intr_disestablish(tx_chipset_tag_t tc, void *arg)
547 1.1 uch {
548 1.1 uch struct tx39icu_softc *sc;
549 1.1 uch int set, bit, highpri, ofs;
550 1.1 uch txreg_t reg;
551 1.1 uch
552 1.1 uch sc = tc->tc_intrt;
553 1.1 uch
554 1.1 uch tx39_intr_decode((int)arg, &set, &bit);
555 1.1 uch DPRINTF(("tx_intr_disestablish: %d:%d", set, bit));
556 1.1 uch
557 1.1 uch if ((highpri = tx39_irqhigh(set, bit))) {
558 1.1 uch tx39_irqhigh_disestablish(tc, set, bit, highpri);
559 1.1 uch DPRINTF(("(high)\n"));
560 1.1 uch } else {
561 1.1 uch sc->sc_le_fun[set][bit] = 0;
562 1.1 uch sc->sc_le_arg[set][bit] = 0;
563 1.1 uch sc->sc_le_mask[set] &= ~(1 << bit);
564 1.1 uch ofs = TX39_INTRENABLE_REG(set);
565 1.1 uch reg = tx_conf_read(tc, ofs);
566 1.1 uch reg &= ~(1 << bit);
567 1.1 uch tx_conf_write(tc, ofs, reg);
568 1.1 uch DPRINTF(("(low)\n"));
569 1.1 uch }
570 1.1 uch }
571 1.1 uch
572 1.6 uch u_int32_t
573 1.12 uch tx_intr_status(tx_chipset_tag_t tc, int r)
574 1.1 uch {
575 1.6 uch struct tx39icu_softc *sc = tc->tc_intrt;
576 1.6 uch
577 1.6 uch if (r < 0 || r >= TX39_INTRSET_MAX + 1)
578 1.6 uch panic("tx_intr_status: invalid index %d", r);
579 1.6 uch
580 1.6 uch return (u_int32_t)(sc->sc_regs[r]);
581 1.1 uch }
582 1.1 uch
583 1.1 uch #ifdef USE_POLL
584 1.12 uch void *
585 1.12 uch tx39_poll_establish(tx_chipset_tag_t tc, int interval, int level,
586 1.12 uch int (*ih_fun)(void *), void *ih_arg)
587 1.1 uch {
588 1.1 uch struct tx39icu_softc *sc;
589 1.1 uch struct txpoll_entry *p;
590 1.5 uch int s;
591 1.5 uch void *ret;
592 1.5 uch
593 1.5 uch s = splhigh();
594 1.1 uch sc = tc->tc_intrt;
595 1.1 uch
596 1.1 uch if (!(p = malloc(sizeof(struct txpoll_entry),
597 1.12 uch M_DEVBUF, M_NOWAIT))) {
598 1.1 uch panic ("tx39_poll_establish: no memory.");
599 1.1 uch }
600 1.1 uch memset(p, 0, sizeof(struct txpoll_entry));
601 1.1 uch
602 1.1 uch p->p_fun = ih_fun;
603 1.1 uch p->p_arg = ih_arg;
604 1.1 uch p->p_cnt = interval;
605 1.5 uch
606 1.1 uch if (!sc->sc_polling) {
607 1.5 uch tx39clock_alarm_set(tc, 33); /* 33 msec */
608 1.5 uch
609 1.1 uch if (!(sc->sc_poll_ih =
610 1.12 uch tx_intr_establish(
611 1.12 uch tc, MAKEINTR(5, TX39_INTRSTATUS5_ALARMINT),
612 1.12 uch IST_EDGE, level, tx39_poll_intr, sc))) {
613 1.1 uch printf("tx39_poll_establish: can't hook\n");
614 1.5 uch
615 1.5 uch splx(s);
616 1.12 uch return (0);
617 1.1 uch }
618 1.1 uch }
619 1.5 uch
620 1.1 uch sc->sc_polling++;
621 1.1 uch p->p_desc = sc->sc_polling;
622 1.1 uch TAILQ_INSERT_TAIL(&sc->sc_p_head, p, p_link);
623 1.12 uch ret = (void *)p->p_desc;
624 1.1 uch
625 1.5 uch splx(s);
626 1.12 uch return (ret);
627 1.1 uch }
628 1.1 uch
629 1.1 uch void
630 1.12 uch tx39_poll_disestablish(tx_chipset_tag_t tc, void *arg)
631 1.1 uch {
632 1.1 uch struct tx39icu_softc *sc;
633 1.1 uch struct txpoll_entry *p;
634 1.5 uch int s, desc;
635 1.5 uch
636 1.5 uch s = splhigh();
637 1.1 uch sc = tc->tc_intrt;
638 1.1 uch
639 1.1 uch desc = (int)arg;
640 1.1 uch TAILQ_FOREACH(p, &sc->sc_p_head, p_link) {
641 1.1 uch if (p->p_desc == desc) {
642 1.1 uch TAILQ_REMOVE(&sc->sc_p_head, p, p_link);
643 1.1 uch free(p, M_DEVBUF);
644 1.1 uch break;
645 1.1 uch }
646 1.1 uch }
647 1.5 uch
648 1.1 uch if (TAILQ_EMPTY(&sc->sc_p_head)) {
649 1.1 uch sc->sc_polling = 0;
650 1.1 uch tx_intr_disestablish(tc, sc->sc_poll_ih);
651 1.1 uch }
652 1.5 uch
653 1.5 uch splx(s);
654 1.5 uch return;
655 1.1 uch }
656 1.1 uch
657 1.1 uch int
658 1.12 uch tx39_poll_intr(void *arg)
659 1.1 uch {
660 1.1 uch struct tx39icu_softc *sc = arg;
661 1.1 uch struct txpoll_entry *p;
662 1.1 uch
663 1.5 uch tx39clock_alarm_refill(sc->sc_tc);
664 1.5 uch
665 1.1 uch if (!sc->sc_polling) {
666 1.12 uch return (0);
667 1.1 uch }
668 1.1 uch sc->sc_pollcnt++;
669 1.1 uch TAILQ_FOREACH(p, &sc->sc_p_head, p_link) {
670 1.1 uch if (sc->sc_pollcnt % p->p_cnt == 0) {
671 1.5 uch if ((*p->p_fun)(p->p_arg) == POLL_END)
672 1.5 uch goto disestablish;
673 1.1 uch }
674 1.1 uch }
675 1.5 uch
676 1.12 uch return (0);
677 1.5 uch
678 1.5 uch disestablish:
679 1.5 uch TAILQ_REMOVE(&sc->sc_p_head, p, p_link);
680 1.5 uch free(p, M_DEVBUF);
681 1.5 uch if (TAILQ_EMPTY(&sc->sc_p_head)) {
682 1.5 uch sc->sc_polling = 0;
683 1.5 uch tx_intr_disestablish(sc->sc_tc, sc->sc_poll_ih);
684 1.5 uch }
685 1.5 uch
686 1.12 uch return (0);
687 1.1 uch }
688 1.1 uch #endif /* USE_POLL */
689 1.6 uch
690 1.6 uch void
691 1.12 uch tx39_intr_dump(struct tx39icu_softc *sc)
692 1.6 uch {
693 1.6 uch tx_chipset_tag_t tc = sc->sc_tc;
694 1.6 uch int i, j, ofs;
695 1.6 uch txreg_t reg;
696 1.6 uch char msg[16];
697 1.6 uch
698 1.6 uch for (i = 1; i <= TX39_INTRSET_MAX; i++) {
699 1.6 uch #ifdef TX392X
700 1.6 uch if (i == 6)
701 1.6 uch continue;
702 1.6 uch #endif /* TX392X */
703 1.6 uch for (reg = j = 0; j < 32; j++) {
704 1.6 uch if (tx39_irqhigh(i, j)) {
705 1.6 uch reg |= (1 << j);
706 1.6 uch }
707 1.6 uch }
708 1.6 uch sprintf(msg, "%d high", i);
709 1.6 uch __bitdisp(reg, 32, 0, msg, 1);
710 1.6 uch sprintf(msg, "%d status", i);
711 1.6 uch __bitdisp(sc->sc_regs[i], 0, 31, msg, 1);
712 1.6 uch ofs = TX39_INTRENABLE_REG(i);
713 1.6 uch reg = tx_conf_read(tc, ofs);
714 1.6 uch sprintf(msg, "%d enable", i);
715 1.6 uch __bitdisp(reg, 0, 31, msg, 1);
716 1.6 uch }
717 1.6 uch reg = sc->sc_regs[0];
718 1.6 uch printf("<%s><%s> vector=%2d\t\t[6 status]\n",
719 1.12 uch reg & TX39_INTRSTATUS6_IRQHIGH ? "HI" : "--",
720 1.12 uch reg & TX39_INTRSTATUS6_IRQLOW ? "LO" : "--",
721 1.12 uch TX39_INTRSTATUS6_INTVECT(reg));
722 1.6 uch reg = tx_conf_read(tc, TX39_INTRENABLE6_REG);
723 1.6 uch __bitdisp(reg, 0, 18, "6 enable", 1);
724 1.6 uch
725 1.6 uch }
726