tx39icu.c revision 1.9 1 1.9 uch /* $NetBSD: tx39icu.c,v 1.9 2000/10/04 13:53:55 uch Exp $ */
2 1.1 uch
3 1.9 uch /*-
4 1.9 uch * Copyright (c) 1999, 2000 The NetBSD Foundation, Inc.
5 1.1 uch * All rights reserved.
6 1.1 uch *
7 1.9 uch * This code is derived from software contributed to The NetBSD Foundation
8 1.9 uch * by UCHIYAMA Yasushi.
9 1.9 uch *
10 1.1 uch * Redistribution and use in source and binary forms, with or without
11 1.1 uch * modification, are permitted provided that the following conditions
12 1.1 uch * are met:
13 1.1 uch * 1. Redistributions of source code must retain the above copyright
14 1.1 uch * notice, this list of conditions and the following disclaimer.
15 1.9 uch * 2. Redistributions in binary form must reproduce the above copyright
16 1.9 uch * notice, this list of conditions and the following disclaimer in the
17 1.9 uch * documentation and/or other materials provided with the distribution.
18 1.9 uch * 3. All advertising materials mentioning features or use of this software
19 1.9 uch * must display the following acknowledgement:
20 1.9 uch * This product includes software developed by the NetBSD
21 1.9 uch * Foundation, Inc. and its contributors.
22 1.9 uch * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.9 uch * contributors may be used to endorse or promote products derived
24 1.9 uch * from this software without specific prior written permission.
25 1.1 uch *
26 1.9 uch * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.9 uch * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.9 uch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.9 uch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.9 uch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.9 uch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.9 uch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.9 uch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.9 uch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.9 uch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.9 uch * POSSIBILITY OF SUCH DAMAGE.
37 1.1 uch */
38 1.9 uch
39 1.1 uch #include "opt_tx39_debug.h"
40 1.1 uch #include "opt_use_poll.h"
41 1.1 uch #include "opt_tx39icudebug.h"
42 1.1 uch #include "opt_tx39_watchdogtimer.h"
43 1.1 uch
44 1.1 uch #include <sys/param.h>
45 1.1 uch #include <sys/systm.h>
46 1.1 uch #include <sys/device.h>
47 1.1 uch #include <sys/malloc.h>
48 1.1 uch #include <sys/queue.h>
49 1.1 uch #define TAILQ_EMPTY(head) ((head)->tqh_first == NULL)
50 1.1 uch
51 1.1 uch #include <mips/cpuregs.h>
52 1.1 uch #include <machine/bus.h>
53 1.1 uch
54 1.1 uch #include <hpcmips/tx/tx39var.h>
55 1.1 uch #include <hpcmips/tx/tx39icureg.h>
56 1.5 uch #include <hpcmips/tx/tx39clockvar.h>
57 1.1 uch
58 1.1 uch #include <machine/clock_machdep.h>
59 1.1 uch #include <machine/cpu.h>
60 1.1 uch #include <dev/dec/clockvar.h>
61 1.1 uch
62 1.1 uch #undef TX39ICUDEBUG_PRINT_PENDING_INTERRUPT /* For explorer. good luck! */
63 1.1 uch
64 1.1 uch #ifdef TX39ICUDEBUG
65 1.1 uch #define DPRINTF(arg) printf arg
66 1.1 uch #else
67 1.1 uch #define DPRINTF(arg)
68 1.1 uch #endif
69 1.6 uch u_int32_t tx39intrvec;
70 1.1 uch
71 1.1 uch /* IRQHIGH lines list */
72 1.4 uch static const struct irqhigh_list {
73 1.1 uch int qh_pri; /* IRQHIGH priority */
74 1.1 uch int qh_set; /* Register set */
75 1.1 uch int qh_bit; /* bit offset in the register set */
76 1.1 uch } irqhigh_list[] = {
77 1.1 uch {15, 5, 25}, /* POSPWROKINT */
78 1.1 uch {15, 5, 24}, /* NEGPWROKINT */
79 1.1 uch {14, 5, 30}, /* ALARMINT*/
80 1.1 uch {13, 5, 29}, /* PERINT */
81 1.1 uch #ifdef TX391X
82 1.1 uch {12, 2, 3}, /* MBUSPOSINT */
83 1.1 uch {12, 2, 2}, /* MBUSNEGINT */
84 1.1 uch {11, 2, 31}, /* UARTARXINT */
85 1.1 uch {10, 2, 21}, /* UARTBRXINT */
86 1.1 uch {9, 3, 19}, /* MFIOPOSINT19 */
87 1.1 uch {9, 3, 18}, /* MFIOPOSINT18 */
88 1.1 uch {9, 3, 17}, /* MFIOPOSINT17 */
89 1.1 uch {9, 3, 16}, /* MFIOPOSINT16 */
90 1.1 uch {8, 3, 1}, /* MFIOPOSINT1 */
91 1.1 uch {8, 3, 0}, /* MFIOPOSINT0 */
92 1.1 uch {8, 5, 13}, /* IOPOSINT6 */
93 1.1 uch {8, 5, 12}, /* IOPOSINT5 */
94 1.1 uch {7, 4, 19}, /* MFIONEGINT19 */
95 1.1 uch {7, 4, 18}, /* MFIONEGINT18 */
96 1.1 uch {7, 4, 17}, /* MFIONEGINT17 */
97 1.1 uch {7, 4, 16}, /* MFIONEGINT16 */
98 1.1 uch {6, 4, 1}, /* MFIONEGINT1 */
99 1.1 uch {6, 4, 0}, /* MFIONEGINT0 */
100 1.1 uch {6, 5, 6}, /* IONEGINT6 */
101 1.1 uch {6, 5, 5}, /* IONEGINT5 */
102 1.1 uch {5, 2, 5}, /* MBUSDMAFULLINT */
103 1.1 uch #endif /* TX391X */
104 1.1 uch #ifdef TX392X
105 1.1 uch {12, 2, 31}, /* UARTARXINT */
106 1.1 uch {12, 2, 21}, /* UARTBRXINT */
107 1.1 uch {11, 3, 19}, /* MFIOPOSINT19 */
108 1.1 uch {11, 3, 18}, /* MFIOPOSINT18 */
109 1.1 uch {11, 3, 17}, /* MFIOPOSINT17 */
110 1.1 uch {11, 3, 16}, /* MFIOPOSINT16 */
111 1.1 uch {10, 3, 1}, /* MFIOPOSINT1 */
112 1.1 uch {10, 3, 0}, /* MFIOPOSINT0 */
113 1.1 uch {10, 5, 13}, /* IOPOSINT6 */
114 1.1 uch {10, 5, 12}, /* IOPOSINT5 */
115 1.1 uch {9, 4, 19}, /* MFIONEGINT19 */
116 1.1 uch {9, 4, 18}, /* MFIONEGINT18 */
117 1.1 uch {9, 4, 17}, /* MFIONEGINT17 */
118 1.1 uch {9, 4, 16}, /* MFIONEGINT16 */
119 1.1 uch {8, 4, 1}, /* MFIONEGINT1 */
120 1.1 uch {8, 4, 0}, /* MFIONEGINT0 */
121 1.1 uch {8, 5, 6}, /* IONEGINT6 */
122 1.1 uch {8, 5, 5}, /* IONEGINT5 */
123 1.1 uch {5, 7, 19}, /* IRRXCINT */
124 1.1 uch {5, 7, 17}, /* IRRXEINT */
125 1.1 uch #endif /* TX392X */
126 1.1 uch {4, 1, 18}, /* SNDDMACNTINT */
127 1.1 uch {3, 1, 17}, /* TELDMACNTINT */
128 1.1 uch {2, 1, 27}, /* CHIDMACNTINT */
129 1.1 uch {1, 5, 7}, /* IOPOSINT0 */
130 1.1 uch {1, 5, 0} /* IONEGINT0 */
131 1.1 uch };
132 1.1 uch
133 1.1 uch struct txintr_high_entry {
134 1.1 uch int he_set;
135 1.1 uch txreg_t he_mask;
136 1.1 uch int (*he_fun) __P((void*));
137 1.1 uch void *he_arg;
138 1.1 uch TAILQ_ENTRY(txintr_high_entry) he_link;
139 1.1 uch };
140 1.1 uch
141 1.1 uch #ifdef USE_POLL
142 1.1 uch struct txpoll_entry{
143 1.1 uch int p_cnt; /* dispatch interval */
144 1.1 uch int p_desc;
145 1.1 uch int (*p_fun) __P((void*));
146 1.1 uch void *p_arg;
147 1.1 uch TAILQ_ENTRY(txpoll_entry) p_link;
148 1.1 uch };
149 1.1 uch int tx39_poll_intr __P((void*));
150 1.1 uch #endif /* USE_POLL */
151 1.1 uch
152 1.1 uch struct tx39icu_softc {
153 1.1 uch struct device sc_dev;
154 1.1 uch tx_chipset_tag_t sc_tc;
155 1.1 uch /* IRQLOW */
156 1.1 uch txreg_t sc_le_mask[TX39_INTRSET_MAX + 1];
157 1.1 uch int (*sc_le_fun[TX39_INTRSET_MAX + 1][32]) __P((void*));
158 1.1 uch void *sc_le_arg[TX39_INTRSET_MAX + 1][32];
159 1.1 uch /* IRQHIGH */
160 1.1 uch TAILQ_HEAD(, txintr_high_entry) sc_he_head[TX39_IRQHIGH_MAX];
161 1.1 uch /* Register */
162 1.1 uch txreg_t sc_regs[TX39_INTRSET_MAX + 1];
163 1.1 uch #ifdef USE_POLL
164 1.1 uch unsigned sc_pollcnt;
165 1.1 uch int sc_polling;
166 1.1 uch void *sc_poll_ih;
167 1.1 uch TAILQ_HEAD(, txpoll_entry) sc_p_head;
168 1.1 uch #endif /* USE_POLL */
169 1.1 uch };
170 1.1 uch
171 1.1 uch int tx39icu_match __P((struct device*, struct cfdata*, void*));
172 1.1 uch void tx39icu_attach __P((struct device*, struct device*, void*));
173 1.1 uch int tx39icu_intr __P((u_int32_t, u_int32_t, u_int32_t, u_int32_t));
174 1.1 uch
175 1.1 uch void tx39_intr_dump __P((struct tx39icu_softc*));
176 1.1 uch void tx39_intr_decode __P((int, int*, int*));
177 1.1 uch void tx39_irqhigh_disestablish __P((tx_chipset_tag_t, int, int, int));
178 1.4 uch void tx39_irqhigh_establish __P((tx_chipset_tag_t, int, int, int,
179 1.4 uch int (*) __P((void*)), void*));
180 1.1 uch void tx39_irqhigh_intr __P((u_int32_t, u_int32_t, u_int32_t, u_int32_t));
181 1.1 uch int tx39_irqhigh __P((int, int));
182 1.1 uch
183 1.1 uch struct cfattach tx39icu_ca = {
184 1.1 uch sizeof(struct tx39icu_softc), tx39icu_match, tx39icu_attach
185 1.1 uch };
186 1.1 uch
187 1.1 uch int
188 1.1 uch tx39icu_match(parent, cf, aux)
189 1.1 uch struct device *parent;
190 1.1 uch struct cfdata *cf;
191 1.1 uch void *aux;
192 1.1 uch {
193 1.1 uch return 2; /* 1st attach group of txsim */
194 1.1 uch }
195 1.1 uch
196 1.1 uch void
197 1.1 uch tx39icu_attach(parent, self, aux)
198 1.1 uch struct device *parent;
199 1.1 uch struct device *self;
200 1.1 uch void *aux;
201 1.1 uch {
202 1.1 uch struct txsim_attach_args *ta = aux;
203 1.1 uch struct tx39icu_softc *sc = (void*)self;
204 1.1 uch tx_chipset_tag_t tc = ta->ta_tc;
205 1.9 uch txreg_t reg, *regs;
206 1.1 uch int i;
207 1.1 uch
208 1.1 uch printf("\n");
209 1.1 uch sc->sc_tc = ta->ta_tc;
210 1.1 uch
211 1.9 uch regs = sc->sc_regs;
212 1.9 uch regs[0] = tx_conf_read(tc, TX39_INTRSTATUS6_REG);
213 1.9 uch regs[1] = tx_conf_read(tc, TX39_INTRSTATUS1_REG);
214 1.9 uch regs[2] = tx_conf_read(tc, TX39_INTRSTATUS2_REG);
215 1.9 uch regs[3] = tx_conf_read(tc, TX39_INTRSTATUS3_REG);
216 1.9 uch regs[4] = tx_conf_read(tc, TX39_INTRSTATUS4_REG);
217 1.9 uch regs[5] = tx_conf_read(tc, TX39_INTRSTATUS5_REG);
218 1.1 uch #ifdef TX392X
219 1.9 uch regs[7] = tx_conf_read(tc, TX39_INTRSTATUS7_REG);
220 1.9 uch regs[8] = tx_conf_read(tc, TX39_INTRSTATUS8_REG);
221 1.1 uch #endif
222 1.2 uch #ifdef TX39ICUDEBUG
223 1.2 uch printf("\t[Windows CE setting]\n");
224 1.1 uch tx39_intr_dump(sc);
225 1.2 uch #endif /* TX39ICUDEBUG */
226 1.2 uch
227 1.1 uch #ifdef WINCE_DEFAULT_SETTING
228 1.1 uch #warning WINCE_DEFAULT_SETTING
229 1.1 uch #else /* WINCE_DEFAULT_SETTING */
230 1.1 uch /* Disable IRQLOW */
231 1.1 uch tx_conf_write(tc, TX39_INTRENABLE1_REG, 0);
232 1.1 uch tx_conf_write(tc, TX39_INTRENABLE2_REG, 0);
233 1.1 uch tx_conf_write(tc, TX39_INTRENABLE3_REG, 0);
234 1.1 uch tx_conf_write(tc, TX39_INTRENABLE4_REG, 0);
235 1.1 uch tx_conf_write(tc, TX39_INTRENABLE5_REG, 0);
236 1.1 uch #ifdef TX392X
237 1.1 uch tx_conf_write(tc, TX39_INTRENABLE7_REG, 0);
238 1.1 uch tx_conf_write(tc, TX39_INTRENABLE8_REG, 0);
239 1.1 uch #endif /* TX392X */
240 1.1 uch
241 1.1 uch /* Disable IRQHIGH */
242 1.1 uch reg = tx_conf_read(tc, TX39_INTRENABLE6_REG);
243 1.1 uch reg &= ~TX39_INTRENABLE6_PRIORITYMASK_MASK;
244 1.1 uch tx_conf_write(tc, TX39_INTRENABLE6_REG, reg);
245 1.1 uch #endif /* WINCE_DEFAULT_SETTING */
246 1.1 uch
247 1.1 uch /* Clear all pending interrupts */
248 1.4 uch tx_conf_write(tc, TX39_INTRCLEAR1_REG,
249 1.4 uch tx_conf_read(tc, TX39_INTRSTATUS1_REG));
250 1.4 uch tx_conf_write(tc, TX39_INTRCLEAR2_REG,
251 1.4 uch tx_conf_read(tc, TX39_INTRSTATUS2_REG));
252 1.4 uch tx_conf_write(tc, TX39_INTRCLEAR3_REG,
253 1.4 uch tx_conf_read(tc, TX39_INTRSTATUS3_REG));
254 1.4 uch tx_conf_write(tc, TX39_INTRCLEAR4_REG,
255 1.4 uch tx_conf_read(tc, TX39_INTRSTATUS4_REG));
256 1.4 uch tx_conf_write(tc, TX39_INTRCLEAR5_REG,
257 1.4 uch tx_conf_read(tc, TX39_INTRSTATUS5_REG));
258 1.1 uch #ifdef TX392X
259 1.4 uch tx_conf_write(tc, TX39_INTRCLEAR7_REG,
260 1.4 uch tx_conf_read(tc, TX39_INTRSTATUS7_REG));
261 1.4 uch tx_conf_write(tc, TX39_INTRCLEAR8_REG,
262 1.4 uch tx_conf_read(tc, TX39_INTRSTATUS8_REG));
263 1.1 uch #endif /* TX392X */
264 1.1 uch
265 1.1 uch /* Enable global interrupts */
266 1.1 uch reg = tx_conf_read(tc, TX39_INTRENABLE6_REG);
267 1.1 uch reg |= TX39_INTRENABLE6_GLOBALEN;
268 1.1 uch tx_conf_write(tc, TX39_INTRENABLE6_REG, reg);
269 1.1 uch
270 1.1 uch /* Initialize IRQHIGH interrupt handler holder*/
271 1.1 uch for (i = 0; i < TX39_IRQHIGH_MAX; i++) {
272 1.1 uch TAILQ_INIT(&sc->sc_he_head[i]);
273 1.1 uch }
274 1.1 uch #ifdef USE_POLL
275 1.1 uch /* Initialize polling handler holder */
276 1.1 uch TAILQ_INIT(&sc->sc_p_head);
277 1.1 uch #endif /* USE_POLL */
278 1.1 uch
279 1.1 uch /* Register interrupt module myself */
280 1.1 uch tx_conf_register_intr(tc, self);
281 1.1 uch }
282 1.1 uch
283 1.1 uch int
284 1.7 uch tx39icu_intr(status, cause, pc, ipending)
285 1.7 uch u_int32_t status, cause, pc, ipending;
286 1.1 uch {
287 1.1 uch struct tx39icu_softc *sc;
288 1.1 uch tx_chipset_tag_t tc;
289 1.9 uch txreg_t reg, pend, *regs;
290 1.1 uch int i, j;
291 1.1 uch
292 1.1 uch tc = tx_conf_get_tag();
293 1.1 uch sc = tc->tc_intrt;
294 1.1 uch /*
295 1.1 uch * Read regsiter ASAP
296 1.1 uch */
297 1.9 uch regs = sc->sc_regs;
298 1.9 uch regs[0] = tx_conf_read(tc, TX39_INTRSTATUS6_REG);
299 1.9 uch regs[1] = tx_conf_read(tc, TX39_INTRSTATUS1_REG);
300 1.9 uch regs[2] = tx_conf_read(tc, TX39_INTRSTATUS2_REG);
301 1.9 uch regs[3] = tx_conf_read(tc, TX39_INTRSTATUS3_REG);
302 1.9 uch regs[4] = tx_conf_read(tc, TX39_INTRSTATUS4_REG);
303 1.9 uch regs[5] = tx_conf_read(tc, TX39_INTRSTATUS5_REG);
304 1.1 uch #ifdef TX392X
305 1.9 uch regs[7] = tx_conf_read(tc, TX39_INTRSTATUS7_REG);
306 1.9 uch regs[8] = tx_conf_read(tc, TX39_INTRSTATUS8_REG);
307 1.1 uch #endif
308 1.1 uch
309 1.1 uch #ifdef TX39ICUDEBUG
310 1.7 uch if (!(ipending & MIPS_INT_MASK_4) && !(ipending & MIPS_INT_MASK_2)) {
311 1.7 uch bitdisp(ipending);
312 1.1 uch panic("bogus HwInt");
313 1.1 uch }
314 1.1 uch #ifdef TX39_DEBUG
315 1.1 uch if (tx39debugflag) {
316 1.1 uch tx39_intr_dump(sc);
317 1.1 uch }
318 1.1 uch #endif
319 1.1 uch #endif /* TX39ICUDEBUG */
320 1.1 uch
321 1.1 uch /* IRQHIGH */
322 1.7 uch if (ipending & MIPS_INT_MASK_4) {
323 1.7 uch tx39_irqhigh_intr(ipending, pc, status, cause);
324 1.3 uch
325 1.3 uch return 0;
326 1.1 uch }
327 1.1 uch
328 1.1 uch /* IRQLOW */
329 1.7 uch if (ipending & MIPS_INT_MASK_2) {
330 1.1 uch for (i = 1; i <= TX39_INTRSET_MAX; i++) {
331 1.1 uch int ofs;
332 1.1 uch #ifdef TX392X
333 1.1 uch if (i == 6)
334 1.1 uch continue;
335 1.1 uch #endif /* TX392X */
336 1.1 uch ofs = TX39_INTRSTATUS_REG(i);
337 1.1 uch pend = sc->sc_regs[i];
338 1.1 uch reg = sc->sc_le_mask[i] & pend;
339 1.1 uch /* Clear interrupts */
340 1.1 uch tx_conf_write(tc, ofs, reg);
341 1.1 uch /* Dispatch handler */
342 1.1 uch for (j = 0 ; j < 32; j++) {
343 1.1 uch if ((reg & (1 << j)) &&
344 1.1 uch sc->sc_le_fun[i][j]) {
345 1.1 uch #ifdef TX39_DEBUG
346 1.1 uch tx39intrvec = (i << 16) | j;
347 1.1 uch if (tx39debugflag) {
348 1.1 uch DPRINTF(("IRQLOW %d:%d\n",
349 1.1 uch i, j));
350 1.1 uch }
351 1.1 uch #endif /* TX39_DEBUG */
352 1.1 uch (*sc->sc_le_fun[i][j])
353 1.1 uch (sc->sc_le_arg[i][j]);
354 1.1 uch
355 1.1 uch }
356 1.1 uch }
357 1.1 uch #ifdef TX39ICUDEBUG_PRINT_PENDING_INTERRUPT
358 1.1 uch pend &= ~reg;
359 1.1 uch if (pend) {
360 1.1 uch printf("%d pending:", i);
361 1.1 uch __bitdisp(pend, 0, 31, 0, 1);
362 1.1 uch }
363 1.1 uch #endif
364 1.1 uch
365 1.1 uch }
366 1.1 uch }
367 1.1 uch #ifdef TX39_WATCHDOGTIMER
368 1.6 uch {
369 1.6 uch extern int tx39biu_intr __P((void*));
370 1.6 uch /* Bus error (If watch dog timer is enabled)*/
371 1.7 uch if (ipending & MIPS_INT_MASK_1) {
372 1.6 uch tx39biu_intr(0); /* Clear bus error */
373 1.6 uch }
374 1.1 uch }
375 1.1 uch #endif
376 1.6 uch #if 0
377 1.6 uch /* reset priority mask */
378 1.6 uch reg = tx_conf_read(tc, TX39_INTRENABLE6_REG);
379 1.6 uch reg = TX39_INTRENABLE6_PRIORITYMASK_SET(reg, 0xffff);
380 1.6 uch tx_conf_write(tc, TX39_INTRENABLE6_REG, reg);
381 1.6 uch #endif
382 1.1 uch return (MIPS_SR_INT_IE | (status & ~cause & MIPS_HARD_INT_MASK));
383 1.1 uch }
384 1.1 uch
385 1.1 uch int
386 1.1 uch tx39_irqhigh(set, bit)
387 1.1 uch int set, bit;
388 1.1 uch {
389 1.1 uch int i, n;
390 1.1 uch
391 1.1 uch n = sizeof irqhigh_list / sizeof (struct irqhigh_list);
392 1.1 uch for (i = 0; i < n; i++) {
393 1.1 uch if (irqhigh_list[i].qh_set == set &&
394 1.1 uch irqhigh_list[i].qh_bit == bit)
395 1.1 uch return irqhigh_list[i].qh_pri;
396 1.1 uch }
397 1.1 uch
398 1.1 uch return 0;
399 1.1 uch }
400 1.1 uch
401 1.1 uch void
402 1.7 uch tx39_irqhigh_intr(ipending, pc, status, cause)
403 1.7 uch u_int32_t ipending;
404 1.1 uch u_int32_t pc;
405 1.1 uch u_int32_t status;
406 1.1 uch u_int32_t cause;
407 1.1 uch {
408 1.1 uch struct txintr_high_entry *he;
409 1.1 uch struct tx39icu_softc *sc;
410 1.1 uch struct clockframe cf;
411 1.1 uch tx_chipset_tag_t tc;
412 1.1 uch int i, pri, ofs, set;
413 1.1 uch txreg_t he_mask;
414 1.1 uch
415 1.1 uch tc = tx_conf_get_tag();
416 1.1 uch sc = tc->tc_intrt;
417 1.1 uch pri = TX39_INTRSTATUS6_INTVECT(sc->sc_regs[0]);
418 1.1 uch
419 1.1 uch if (pri == TX39_INTRPRI13_TIMER_PERIODIC) {
420 1.3 uch tx_conf_write(tc, TX39_INTRCLEAR5_REG,
421 1.3 uch TX39_INTRSTATUS5_PERINT);
422 1.1 uch cf.pc = pc;
423 1.1 uch cf.sr = status;
424 1.1 uch hardclock(&cf);
425 1.3 uch intrcnt[HARDCLOCK]++;
426 1.3 uch
427 1.3 uch return;
428 1.1 uch }
429 1.3 uch
430 1.1 uch /* Handle all pending IRQHIGH interrupts */
431 1.1 uch for (i = pri; i > 0; i--) {
432 1.1 uch TAILQ_FOREACH(he, &sc->sc_he_head[i], he_link) {
433 1.1 uch set = he->he_set;
434 1.1 uch he_mask = he->he_mask;
435 1.1 uch if (he_mask & (sc->sc_regs[set])) {
436 1.1 uch ofs = TX39_INTRSTATUS_REG(set);
437 1.1 uch /* Clear interrupt */
438 1.1 uch tx_conf_write(tc, ofs, he_mask);
439 1.1 uch #ifdef TX39_DEBUG
440 1.1 uch tx39intrvec = (set << 16) |
441 1.1 uch (ffs(he_mask) - 1);
442 1.1 uch if (tx39debugflag) {
443 1.1 uch DPRINTF(("IRQHIGH: %d:%d\n",
444 1.1 uch set, ffs(he_mask) - 1));
445 1.1 uch }
446 1.1 uch #endif /* TX39_DEBUG */
447 1.1 uch /* Dispatch handler */
448 1.1 uch (*he->he_fun)(he->he_arg);
449 1.1 uch }
450 1.1 uch }
451 1.1 uch }
452 1.1 uch }
453 1.1 uch
454 1.1 uch void
455 1.1 uch tx39_intr_decode(intr, set, bit)
456 1.1 uch int intr;
457 1.1 uch int *set;
458 1.1 uch int *bit;
459 1.1 uch {
460 1.1 uch if (!intr || intr >= (TX39_INTRSET_MAX + 1) * 32
461 1.1 uch #ifdef TX392X
462 1.1 uch || intr == 6
463 1.1 uch #endif /* TX392X */
464 1.1 uch ) {
465 1.1 uch panic("tx39icu_decode: bogus intrrupt line. %d", intr);
466 1.1 uch }
467 1.1 uch *set = intr / 32;
468 1.1 uch *bit = intr % 32;
469 1.1 uch }
470 1.1 uch
471 1.1 uch void
472 1.1 uch tx39_irqhigh_establish(tc, set, bit, pri, ih_fun, ih_arg)
473 1.1 uch tx_chipset_tag_t tc;
474 1.1 uch int set;
475 1.1 uch int bit;
476 1.1 uch int pri;
477 1.1 uch int (*ih_fun) __P((void*));
478 1.1 uch void *ih_arg;
479 1.1 uch {
480 1.1 uch struct tx39icu_softc *sc;
481 1.1 uch struct txintr_high_entry *he;
482 1.1 uch txreg_t reg;
483 1.1 uch
484 1.1 uch sc = tc->tc_intrt;
485 1.1 uch /*
486 1.6 uch * Add new entry to `pri' priority
487 1.1 uch */
488 1.1 uch if (!(he = malloc(sizeof(struct txintr_high_entry),
489 1.1 uch M_DEVBUF, M_NOWAIT))) {
490 1.1 uch panic ("tx39_irqhigh_establish: no memory.");
491 1.1 uch }
492 1.1 uch memset(he, 0, sizeof(struct txintr_high_entry));
493 1.1 uch he->he_set = set;
494 1.1 uch he->he_mask= (1 << bit);
495 1.1 uch he->he_fun = ih_fun;
496 1.1 uch he->he_arg = ih_arg;
497 1.1 uch TAILQ_INSERT_TAIL(&sc->sc_he_head[pri], he, he_link);
498 1.1 uch /*
499 1.1 uch * Enable interrupt on this priority.
500 1.1 uch */
501 1.1 uch reg = tx_conf_read(tc, TX39_INTRENABLE6_REG);
502 1.1 uch reg = TX39_INTRENABLE6_PRIORITYMASK_SET(reg, (1 << pri));
503 1.1 uch tx_conf_write(tc, TX39_INTRENABLE6_REG, reg);
504 1.1 uch }
505 1.1 uch
506 1.1 uch void
507 1.1 uch tx39_irqhigh_disestablish(tc, set, bit, pri)
508 1.1 uch tx_chipset_tag_t tc;
509 1.1 uch int set, bit, pri;
510 1.1 uch {
511 1.1 uch struct tx39icu_softc *sc;
512 1.1 uch struct txintr_high_entry *he;
513 1.1 uch txreg_t reg;
514 1.1 uch
515 1.1 uch sc = tc->tc_intrt;
516 1.1 uch TAILQ_FOREACH(he, &sc->sc_he_head[pri], he_link) {
517 1.1 uch if (he->he_set == set && he->he_mask == (1 << bit)) {
518 1.1 uch TAILQ_REMOVE(&sc->sc_he_head[pri], he, he_link);
519 1.1 uch free(he, M_DEVBUF);
520 1.1 uch break;
521 1.1 uch }
522 1.1 uch }
523 1.1 uch
524 1.1 uch if (TAILQ_EMPTY(&sc->sc_he_head[pri])) {
525 1.1 uch reg = tx_conf_read(tc, TX39_INTRENABLE6_REG);
526 1.1 uch reg &= ~(1 << pri);
527 1.1 uch tx_conf_write(tc, TX39_INTRENABLE6_REG, reg);
528 1.1 uch }
529 1.1 uch }
530 1.1 uch
531 1.1 uch
532 1.1 uch void*
533 1.1 uch tx_intr_establish(tc, line, mode, level, ih_fun, ih_arg)
534 1.1 uch tx_chipset_tag_t tc;
535 1.1 uch int line;
536 1.1 uch int mode; /* Trigger setting. but TX39 handles edge only. */
537 1.1 uch int level; /* XXX not yet */
538 1.1 uch int (*ih_fun) __P((void*));
539 1.1 uch void *ih_arg;
540 1.1 uch {
541 1.1 uch struct tx39icu_softc *sc;
542 1.1 uch txreg_t reg;
543 1.1 uch int bit, set, highpri, ofs;
544 1.1 uch
545 1.1 uch sc = tc->tc_intrt;
546 1.1 uch
547 1.1 uch tx39_intr_decode(line, &set, &bit);
548 1.1 uch
549 1.1 uch sc->sc_le_fun[set][bit] = ih_fun;
550 1.1 uch sc->sc_le_arg[set][bit] = ih_arg;
551 1.1 uch DPRINTF(("tx_intr_establish: %d:%d", set, bit));
552 1.1 uch
553 1.1 uch if ((highpri = tx39_irqhigh(set, bit))) {
554 1.1 uch tx39_irqhigh_establish(tc, set, bit, highpri,
555 1.1 uch ih_fun, ih_arg);
556 1.1 uch DPRINTF(("(high)\n"));
557 1.1 uch } else {
558 1.1 uch /* Set mask for acknowledge. */
559 1.1 uch sc->sc_le_mask[set] |= (1 << bit);
560 1.1 uch /* Enable interrupt */
561 1.1 uch ofs = TX39_INTRENABLE_REG(set);
562 1.1 uch reg = tx_conf_read(tc, ofs);
563 1.1 uch reg |= (1 << bit);
564 1.1 uch tx_conf_write(tc, ofs, reg);
565 1.1 uch DPRINTF(("(low)\n"));
566 1.1 uch }
567 1.1 uch
568 1.1 uch return (void*)line;
569 1.1 uch }
570 1.1 uch
571 1.1 uch void
572 1.1 uch tx_intr_disestablish(tc, arg)
573 1.1 uch tx_chipset_tag_t tc;
574 1.1 uch void *arg;
575 1.1 uch {
576 1.1 uch struct tx39icu_softc *sc;
577 1.1 uch int set, bit, highpri, ofs;
578 1.1 uch txreg_t reg;
579 1.1 uch
580 1.1 uch sc = tc->tc_intrt;
581 1.1 uch
582 1.1 uch tx39_intr_decode((int)arg, &set, &bit);
583 1.1 uch DPRINTF(("tx_intr_disestablish: %d:%d", set, bit));
584 1.1 uch
585 1.1 uch if ((highpri = tx39_irqhigh(set, bit))) {
586 1.1 uch tx39_irqhigh_disestablish(tc, set, bit, highpri);
587 1.1 uch DPRINTF(("(high)\n"));
588 1.1 uch } else {
589 1.1 uch sc->sc_le_fun[set][bit] = 0;
590 1.1 uch sc->sc_le_arg[set][bit] = 0;
591 1.1 uch sc->sc_le_mask[set] &= ~(1 << bit);
592 1.1 uch ofs = TX39_INTRENABLE_REG(set);
593 1.1 uch reg = tx_conf_read(tc, ofs);
594 1.1 uch reg &= ~(1 << bit);
595 1.1 uch tx_conf_write(tc, ofs, reg);
596 1.1 uch DPRINTF(("(low)\n"));
597 1.1 uch }
598 1.1 uch }
599 1.1 uch
600 1.6 uch u_int32_t
601 1.6 uch tx_intr_status(tc, r)
602 1.6 uch tx_chipset_tag_t tc;
603 1.6 uch int r;
604 1.1 uch {
605 1.6 uch struct tx39icu_softc *sc = tc->tc_intrt;
606 1.6 uch
607 1.6 uch if (r < 0 || r >= TX39_INTRSET_MAX + 1)
608 1.6 uch panic("tx_intr_status: invalid index %d", r);
609 1.6 uch
610 1.6 uch return (u_int32_t)(sc->sc_regs[r]);
611 1.1 uch }
612 1.1 uch
613 1.1 uch #ifdef USE_POLL
614 1.1 uch void*
615 1.5 uch tx39_poll_establish(tc, interval, level, ih_fun, ih_arg)
616 1.1 uch tx_chipset_tag_t tc;
617 1.1 uch int interval;
618 1.1 uch int level; /* XXX not yet */
619 1.1 uch int (*ih_fun) __P((void*));
620 1.1 uch void *ih_arg;
621 1.1 uch {
622 1.1 uch struct tx39icu_softc *sc;
623 1.1 uch struct txpoll_entry *p;
624 1.5 uch int s;
625 1.5 uch void *ret;
626 1.5 uch
627 1.5 uch s = splhigh();
628 1.1 uch sc = tc->tc_intrt;
629 1.1 uch
630 1.1 uch if (!(p = malloc(sizeof(struct txpoll_entry),
631 1.1 uch M_DEVBUF, M_NOWAIT))) {
632 1.1 uch panic ("tx39_poll_establish: no memory.");
633 1.1 uch }
634 1.1 uch memset(p, 0, sizeof(struct txpoll_entry));
635 1.1 uch
636 1.1 uch p->p_fun = ih_fun;
637 1.1 uch p->p_arg = ih_arg;
638 1.1 uch p->p_cnt = interval;
639 1.5 uch
640 1.1 uch if (!sc->sc_polling) {
641 1.5 uch tx39clock_alarm_set(tc, 33); /* 33 msec */
642 1.5 uch
643 1.1 uch if (!(sc->sc_poll_ih =
644 1.1 uch tx_intr_establish(
645 1.5 uch tc, MAKEINTR(5, TX39_INTRSTATUS5_ALARMINT),
646 1.5 uch IST_EDGE, level, tx39_poll_intr, sc))) {
647 1.1 uch printf("tx39_poll_establish: can't hook\n");
648 1.5 uch
649 1.5 uch splx(s);
650 1.1 uch return 0;
651 1.1 uch }
652 1.1 uch }
653 1.5 uch
654 1.1 uch sc->sc_polling++;
655 1.1 uch p->p_desc = sc->sc_polling;
656 1.1 uch TAILQ_INSERT_TAIL(&sc->sc_p_head, p, p_link);
657 1.5 uch ret = (void*)p->p_desc;
658 1.1 uch
659 1.5 uch splx(s);
660 1.5 uch return ret;
661 1.1 uch }
662 1.1 uch
663 1.1 uch void
664 1.1 uch tx39_poll_disestablish(tc, arg)
665 1.1 uch tx_chipset_tag_t tc;
666 1.1 uch void *arg;
667 1.1 uch {
668 1.1 uch struct tx39icu_softc *sc;
669 1.1 uch struct txpoll_entry *p;
670 1.5 uch int s, desc;
671 1.5 uch
672 1.5 uch s = splhigh();
673 1.1 uch sc = tc->tc_intrt;
674 1.1 uch
675 1.1 uch desc = (int)arg;
676 1.1 uch TAILQ_FOREACH(p, &sc->sc_p_head, p_link) {
677 1.1 uch if (p->p_desc == desc) {
678 1.1 uch TAILQ_REMOVE(&sc->sc_p_head, p, p_link);
679 1.1 uch free(p, M_DEVBUF);
680 1.1 uch break;
681 1.1 uch }
682 1.1 uch }
683 1.5 uch
684 1.1 uch if (TAILQ_EMPTY(&sc->sc_p_head)) {
685 1.1 uch sc->sc_polling = 0;
686 1.1 uch tx_intr_disestablish(tc, sc->sc_poll_ih);
687 1.1 uch }
688 1.5 uch
689 1.5 uch splx(s);
690 1.5 uch return;
691 1.1 uch }
692 1.1 uch
693 1.1 uch int
694 1.1 uch tx39_poll_intr(arg)
695 1.1 uch void *arg;
696 1.1 uch {
697 1.1 uch struct tx39icu_softc *sc = arg;
698 1.1 uch struct txpoll_entry *p;
699 1.1 uch
700 1.5 uch tx39clock_alarm_refill(sc->sc_tc);
701 1.5 uch
702 1.1 uch if (!sc->sc_polling) {
703 1.1 uch return 0;
704 1.1 uch }
705 1.1 uch sc->sc_pollcnt++;
706 1.1 uch TAILQ_FOREACH(p, &sc->sc_p_head, p_link) {
707 1.1 uch if (sc->sc_pollcnt % p->p_cnt == 0) {
708 1.5 uch if ((*p->p_fun)(p->p_arg) == POLL_END)
709 1.5 uch goto disestablish;
710 1.1 uch }
711 1.1 uch }
712 1.5 uch
713 1.5 uch return 0;
714 1.5 uch
715 1.5 uch disestablish:
716 1.5 uch TAILQ_REMOVE(&sc->sc_p_head, p, p_link);
717 1.5 uch free(p, M_DEVBUF);
718 1.5 uch if (TAILQ_EMPTY(&sc->sc_p_head)) {
719 1.5 uch sc->sc_polling = 0;
720 1.5 uch tx_intr_disestablish(sc->sc_tc, sc->sc_poll_ih);
721 1.5 uch }
722 1.5 uch
723 1.1 uch return 0;
724 1.1 uch }
725 1.1 uch #endif /* USE_POLL */
726 1.6 uch
727 1.6 uch void
728 1.6 uch tx39_intr_dump(sc)
729 1.6 uch struct tx39icu_softc *sc;
730 1.6 uch {
731 1.6 uch tx_chipset_tag_t tc = sc->sc_tc;
732 1.6 uch int i, j, ofs;
733 1.6 uch txreg_t reg;
734 1.6 uch char msg[16];
735 1.6 uch
736 1.6 uch for (i = 1; i <= TX39_INTRSET_MAX; i++) {
737 1.6 uch #ifdef TX392X
738 1.6 uch if (i == 6)
739 1.6 uch continue;
740 1.6 uch #endif /* TX392X */
741 1.6 uch for (reg = j = 0; j < 32; j++) {
742 1.6 uch if (tx39_irqhigh(i, j)) {
743 1.6 uch reg |= (1 << j);
744 1.6 uch }
745 1.6 uch }
746 1.6 uch sprintf(msg, "%d high", i);
747 1.6 uch __bitdisp(reg, 32, 0, msg, 1);
748 1.6 uch sprintf(msg, "%d status", i);
749 1.6 uch __bitdisp(sc->sc_regs[i], 0, 31, msg, 1);
750 1.6 uch ofs = TX39_INTRENABLE_REG(i);
751 1.6 uch reg = tx_conf_read(tc, ofs);
752 1.6 uch sprintf(msg, "%d enable", i);
753 1.6 uch __bitdisp(reg, 0, 31, msg, 1);
754 1.6 uch }
755 1.6 uch reg = sc->sc_regs[0];
756 1.6 uch printf("<%s><%s> vector=%2d\t\t[6 status]\n",
757 1.6 uch reg & TX39_INTRSTATUS6_IRQHIGH ? "HI" : "--",
758 1.6 uch reg & TX39_INTRSTATUS6_IRQLOW ? "LO" : "--",
759 1.6 uch TX39_INTRSTATUS6_INTVECT(reg));
760 1.6 uch reg = tx_conf_read(tc, TX39_INTRENABLE6_REG);
761 1.6 uch __bitdisp(reg, 0, 18, "6 enable", 1);
762 1.6 uch
763 1.6 uch }
764