tx39ir.c revision 1.5 1 1.5 thorpej /* $NetBSD: tx39ir.c,v 1.5 2002/09/27 20:32:25 thorpej Exp $ */
2 1.1 uch
3 1.2 uch /*-
4 1.2 uch * Copyright (c) 2000 The NetBSD Foundation, Inc.
5 1.1 uch * All rights reserved.
6 1.1 uch *
7 1.2 uch * This code is derived from software contributed to The NetBSD Foundation
8 1.2 uch * by UCHIYAMA Yasushi.
9 1.2 uch *
10 1.1 uch * Redistribution and use in source and binary forms, with or without
11 1.1 uch * modification, are permitted provided that the following conditions
12 1.1 uch * are met:
13 1.1 uch * 1. Redistributions of source code must retain the above copyright
14 1.1 uch * notice, this list of conditions and the following disclaimer.
15 1.2 uch * 2. Redistributions in binary form must reproduce the above copyright
16 1.2 uch * notice, this list of conditions and the following disclaimer in the
17 1.2 uch * documentation and/or other materials provided with the distribution.
18 1.2 uch * 3. All advertising materials mentioning features or use of this software
19 1.2 uch * must display the following acknowledgement:
20 1.2 uch * This product includes software developed by the NetBSD
21 1.2 uch * Foundation, Inc. and its contributors.
22 1.2 uch * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.2 uch * contributors may be used to endorse or promote products derived
24 1.2 uch * from this software without specific prior written permission.
25 1.1 uch *
26 1.2 uch * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.2 uch * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.2 uch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.2 uch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.2 uch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.2 uch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.2 uch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.2 uch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.2 uch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.2 uch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.2 uch * POSSIBILITY OF SUCH DAMAGE.
37 1.1 uch */
38 1.1 uch
39 1.1 uch /*
40 1.1 uch * TX39 IR module (connected to UARTB)
41 1.1 uch */
42 1.1 uch #undef TX39IRDEBUG
43 1.1 uch
44 1.1 uch #include <sys/param.h>
45 1.1 uch #include <sys/systm.h>
46 1.1 uch #include <sys/device.h>
47 1.1 uch
48 1.1 uch #include <machine/bus.h>
49 1.1 uch #include <machine/intr.h>
50 1.1 uch
51 1.1 uch #include <hpcmips/tx/tx39var.h>
52 1.1 uch #include <hpcmips/tx/tx39icureg.h>
53 1.1 uch #include <hpcmips/tx/tx39irvar.h>
54 1.1 uch #include <hpcmips/tx/tx39irreg.h>
55 1.1 uch
56 1.1 uch #include <hpcmips/tx/tx39clockreg.h> /* XXX */
57 1.1 uch
58 1.1 uch #ifdef TX39IRDEBUG
59 1.1 uch int tx39ir_debug = 1;
60 1.1 uch #define DPRINTF(arg) if (vrpiu_debug) printf arg;
61 1.1 uch #else
62 1.1 uch #define DPRINTF(arg)
63 1.1 uch #endif
64 1.1 uch
65 1.2 uch int tx39ir_match(struct device *, struct cfdata *, void *);
66 1.2 uch void tx39ir_attach(struct device *, struct device *, void *);
67 1.1 uch
68 1.1 uch struct tx39ir_softc {
69 1.1 uch struct device sc_dev;
70 1.1 uch struct device *sc_parent;
71 1.1 uch tx_chipset_tag_t sc_tc;
72 1.1 uch };
73 1.1 uch
74 1.3 shin #ifdef TX39IRDEBUG
75 1.2 uch static void tx39ir_dump(struct tx39ir_softc *);
76 1.3 shin #endif
77 1.3 shin #if not_required_yet
78 1.2 uch static int tx39ir_intr(void *);
79 1.3 shin #endif
80 1.1 uch
81 1.5 thorpej const struct cfattach tx39ir_ca = {
82 1.1 uch sizeof(struct tx39ir_softc), tx39ir_match, tx39ir_attach
83 1.1 uch };
84 1.1 uch
85 1.1 uch int
86 1.2 uch tx39ir_match(struct device *parent, struct cfdata *cf, void *aux)
87 1.1 uch {
88 1.2 uch return (ATTACH_NORMAL);
89 1.1 uch }
90 1.1 uch
91 1.1 uch void
92 1.2 uch tx39ir_attach(struct device *parent, struct device *self, void *aux)
93 1.1 uch {
94 1.1 uch struct txcom_attach_args *tca = aux;
95 1.1 uch struct tx39ir_softc *sc = (void*)self;
96 1.1 uch tx_chipset_tag_t tc;
97 1.1 uch txreg_t reg;
98 1.1 uch
99 1.1 uch sc->sc_tc = tc = tca->tca_tc;
100 1.1 uch sc->sc_parent = tca->tca_parent;
101 1.1 uch
102 1.1 uch printf("\n");
103 1.1 uch
104 1.1 uch /* setup IR module */
105 1.1 uch reg = tx_conf_read(tc, TX39_IRCTRL1_REG);
106 1.1 uch reg |= TX39_IRCTRL1_RXPWR;
107 1.1 uch tx_conf_write(tc, TX39_IRCTRL1_REG, reg);
108 1.1 uch
109 1.1 uch /* power up IR module */
110 1.1 uch reg = tx_conf_read(tc, TX39_CLOCKCTRL_REG);
111 1.1 uch reg |= TX39_CLOCK_ENIRCLK | TX39_CLOCK_ENUARTBCLK;
112 1.1 uch tx_conf_write(tc, TX39_CLOCKCTRL_REG, reg);
113 1.1 uch
114 1.1 uch /* turn to pulse mode UARTB */
115 1.1 uch txcom_pulse_mode(sc->sc_parent);
116 1.1 uch
117 1.1 uch #if not_required_yet
118 1.1 uch tx_intr_establish(tc, MAKEINTR(5, TX39_INTRSTATUS5_CARSTINT),
119 1.2 uch IST_EDGE, IPL_TTY, tx39ir_intr, sc);
120 1.1 uch tx_intr_establish(tc, MAKEINTR(5, TX39_INTRSTATUS5_POSCARINT),
121 1.2 uch IST_EDGE, IPL_TTY, tx39ir_intr, sc);
122 1.1 uch tx_intr_establish(tc, MAKEINTR(5, TX39_INTRSTATUS5_NEGCARINT),
123 1.2 uch IST_EDGE, IPL_TTY, tx39ir_intr, sc);
124 1.1 uch #endif
125 1.1 uch
126 1.1 uch #ifdef TX39IRDEBUG
127 1.1 uch tx39ir_dump(sc);
128 1.1 uch #endif
129 1.1 uch }
130 1.1 uch
131 1.3 shin #ifdef TX39IRDEBUG
132 1.1 uch void
133 1.2 uch tx39ir_dump(struct tx39ir_softc *sc)
134 1.1 uch {
135 1.1 uch tx_chipset_tag_t tc = sc->sc_tc;
136 1.1 uch txreg_t reg;
137 1.1 uch
138 1.1 uch reg = tx_conf_read(tc, TX39_IRCTRL1_REG);
139 1.4 uch #define ISSETPRINT(r, m) dbg_bitmask_print((u_int32_t)(r), \
140 1.2 uch TX39_IRCTRL1_##m, #m)
141 1.1 uch ISSETPRINT(reg, CARDET);
142 1.1 uch ISSETPRINT(reg, TESTIR);
143 1.1 uch ISSETPRINT(reg, DTINVERT);
144 1.1 uch ISSETPRINT(reg, RXPWR);
145 1.1 uch ISSETPRINT(reg, ENSTATE);
146 1.1 uch ISSETPRINT(reg, ENCOMSM);
147 1.2 uch #undef ISSETPRINT
148 1.1 uch printf("baudval %d\n", TX39_IRCTRL1_BAUDVAL(reg));
149 1.1 uch }
150 1.3 shin #endif
151 1.1 uch
152 1.3 shin #if not_required_yet
153 1.1 uch int
154 1.2 uch tx39ir_intr(void *arg)
155 1.1 uch {
156 1.2 uch return (0);
157 1.1 uch }
158 1.3 shin #endif
159