Home | History | Annotate | Line # | Download | only in tx
tx39sib.c revision 1.20
      1  1.20    martin /*	$NetBSD: tx39sib.c,v 1.20 2008/04/28 20:23:22 martin Exp $ */
      2   1.1       uch 
      3   1.8       uch /*-
      4   1.8       uch  * Copyright (c) 2000 The NetBSD Foundation, Inc.
      5   1.1       uch  * All rights reserved.
      6   1.1       uch  *
      7   1.8       uch  * This code is derived from software contributed to The NetBSD Foundation
      8   1.8       uch  * by UCHIYAMA Yasushi.
      9   1.8       uch  *
     10   1.1       uch  * Redistribution and use in source and binary forms, with or without
     11   1.1       uch  * modification, are permitted provided that the following conditions
     12   1.1       uch  * are met:
     13   1.1       uch  * 1. Redistributions of source code must retain the above copyright
     14   1.1       uch  *    notice, this list of conditions and the following disclaimer.
     15   1.8       uch  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.8       uch  *    notice, this list of conditions and the following disclaimer in the
     17   1.8       uch  *    documentation and/or other materials provided with the distribution.
     18   1.1       uch  *
     19   1.8       uch  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20   1.8       uch  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21   1.8       uch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22   1.8       uch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23   1.8       uch  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24   1.8       uch  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25   1.8       uch  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26   1.8       uch  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27   1.8       uch  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28   1.8       uch  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.8       uch  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1       uch  */
     31   1.1       uch 
     32   1.1       uch /*
     33   1.1       uch  * TX39 SIB (Serial Interface Bus) module.
     34   1.1       uch  */
     35  1.14     lukem 
     36  1.14     lukem #include <sys/cdefs.h>
     37  1.20    martin __KERNEL_RCSID(0, "$NetBSD: tx39sib.c,v 1.20 2008/04/28 20:23:22 martin Exp $");
     38  1.14     lukem 
     39   1.2       uch #undef TX39SIBDEBUG
     40   1.1       uch 
     41   1.1       uch #include <sys/param.h>
     42   1.1       uch #include <sys/systm.h>
     43   1.1       uch #include <sys/device.h>
     44   1.1       uch 
     45   1.1       uch #include <machine/bus.h>
     46   1.1       uch #include <machine/intr.h>
     47   1.1       uch 
     48   1.1       uch #include <hpcmips/tx/tx39var.h>
     49   1.1       uch #include <hpcmips/tx/tx39icureg.h>
     50   1.1       uch #include <hpcmips/tx/tx39sibvar.h>
     51   1.1       uch #include <hpcmips/tx/tx39sibreg.h>
     52   1.1       uch 
     53   1.1       uch #include "locators.h"
     54   1.1       uch 
     55   1.1       uch #ifdef TX39SIBDEBUG
     56   1.4       uch int	tx39sibdebug = 0;
     57   1.4       uch #define	DPRINTF(arg) if (tx39sibdebug) printf arg;
     58   1.1       uch #else
     59   1.1       uch #define	DPRINTF(arg)
     60   1.1       uch #endif
     61   1.1       uch 
     62   1.8       uch int	tx39sib_match(struct device *, struct cfdata *, void *);
     63   1.8       uch void	tx39sib_attach(struct device *, struct device *, void *);
     64   1.8       uch int	tx39sib_print(void *, const char *);
     65  1.15  drochner int	tx39sib_search(struct device *, struct cfdata *,
     66  1.16  drochner 		       const int *, void *);
     67   1.1       uch 
     68   1.2       uch #define TX39_CLK2X	18432000
     69   1.2       uch const int sibsclk_divide_table[8] = {
     70   1.2       uch 	2, 3, 4, 5, 6, 8, 10, 12
     71   1.2       uch };
     72   1.2       uch 
     73   1.2       uch struct tx39sib_param {
     74   1.2       uch 	/* SIB clock rate */
     75   1.2       uch 	int sp_clock;
     76   1.2       uch /*
     77   1.2       uch  *	SIBMCLK = 18.432MHz = (CLK2X /4)
     78   1.2       uch  *	SIBSCLK = SIBMCLK / sp_clock
     79   1.2       uch  *	sp_clock	start	end	divide module
     80   1.2       uch  *	0		7	8	2
     81   1.2       uch  *	1		6	8	3
     82   1.2       uch  *	2		6	9	4
     83   1.2       uch  *	3		5	9	5
     84   1.2       uch  *	4		5	10	6
     85   1.2       uch  *	5		4	11	8
     86   1.2       uch  *	6		3	12	10
     87   1.2       uch  *	7		2	13	12
     88   1.2       uch  */
     89   1.2       uch 	/* sampling rate */
     90   1.2       uch 	int sp_snd_rate; /* SNDFSDIV + 1 */
     91   1.2       uch 	int sp_tel_rate; /* TELFSDIV + 1 */
     92   1.2       uch /*
     93   1.4       uch  *	Fs = (SIBSCLK * 2) / ((FSDIV + 1) * 64)
     94   1.2       uch  *	FSDIV + 1	sampling rate
     95   1.2       uch  *	15		19.2k		(1.6% error vs. CD-XA)
     96   1.2       uch  *	13		22.154k		(0.47% error vs. CD-Audio)
     97   1.2       uch  *	22		7.85k		(1.8% error vs. 8k)
     98   1.2       uch  */
     99   1.2       uch 	/* data format 16/8bit */
    100   1.2       uch 	int sp_sf0sndmode;
    101   1.2       uch 	int sp_sf0telmode;
    102   1.2       uch };
    103   1.2       uch 
    104   1.4       uch struct tx39sib_param tx39sib_param_default_3912 = {
    105   1.5       uch 	0,			/* SIBSCLK = 9.216MHz (div2) */
    106   1.4       uch #if 0 /* setting sample */
    107   1.4       uch 	40,			/* audio: 7.2kHz */
    108   1.4       uch 	26,			/* audio: CD-Audio(/4) 11.077kHz*/
    109   1.4       uch 	6,			/* audio: 48kHz */
    110   1.4       uch #endif
    111   1.4       uch 	13,			/* audio: CD-Audio(/2 = 22.050) 22.154kHz*/
    112   1.4       uch 	40,			/* telecom: 7.2kHz */
    113   1.4       uch 	TX39_SIBCTRL_SND16,	/* Audio 16bit mono */
    114   1.4       uch 	TX39_SIBCTRL_TEL16	/* Telecom 16bit mono */
    115   1.4       uch };
    116   1.4       uch 
    117   1.4       uch struct tx39sib_param tx39sib_param_default_3922 = {
    118   1.5       uch 	7,			/* SIBSCLK = 9.216MHz (div1) */
    119   1.5       uch 	13,			/* audio: CD-Audio(/2 = 22.050) 22.154kHz*/
    120   1.2       uch 	40,			/* telecom: 7.2kHz */
    121   1.2       uch 	TX39_SIBCTRL_SND16,	/* Audio 16bit mono */
    122   1.2       uch 	TX39_SIBCTRL_TEL16	/* Telecom 16bit mono */
    123   1.2       uch };
    124   1.2       uch 
    125   1.1       uch struct tx39sib_softc {
    126   1.1       uch 	struct	device sc_dev;
    127   1.1       uch 	tx_chipset_tag_t sc_tc;
    128   1.1       uch 
    129   1.2       uch 	struct tx39sib_param sc_param;
    130   1.1       uch 	int sc_attached;
    131   1.1       uch };
    132   1.1       uch 
    133  1.18     perry inline int	__txsibsf0_ready(tx_chipset_tag_t);
    134   1.4       uch #ifdef TX39SIBDEBUG
    135   1.8       uch void	tx39sib_dump(struct tx39sib_softc *);
    136   1.4       uch #endif
    137   1.1       uch 
    138  1.12   thorpej CFATTACH_DECL(tx39sib, sizeof(struct tx39sib_softc),
    139  1.12   thorpej     tx39sib_match, tx39sib_attach, NULL, NULL);
    140   1.1       uch 
    141   1.1       uch int
    142   1.8       uch tx39sib_match(struct device *parent, struct cfdata *cf, void *aux)
    143   1.1       uch {
    144   1.8       uch 	return (ATTACH_FIRST);
    145   1.1       uch }
    146   1.1       uch 
    147   1.1       uch void
    148   1.8       uch tx39sib_attach(struct device *parent, struct device *self, void *aux)
    149   1.1       uch {
    150   1.1       uch 	struct txsim_attach_args *ta = aux;
    151   1.1       uch 	struct tx39sib_softc *sc = (void*)self;
    152   1.1       uch 	tx_chipset_tag_t tc;
    153   1.2       uch 
    154   1.1       uch 	sc->sc_tc = tc = ta->ta_tc;
    155   1.1       uch 
    156   1.2       uch 	/* set default param */
    157   1.4       uch #ifdef TX391X
    158   1.4       uch 	sc->sc_param = tx39sib_param_default_3912;
    159   1.4       uch #endif /* TX391X */
    160   1.4       uch #ifdef TX392X
    161   1.4       uch 	sc->sc_param = tx39sib_param_default_3922;
    162   1.4       uch #endif /* TX392X */
    163   1.4       uch 
    164   1.2       uch #define MHZ(a) ((a) / 1000000), (((a) % 1000000) / 1000)
    165   1.2       uch 	printf(": %d.%03d MHz", MHZ(tx39sib_clock(self)));
    166   1.2       uch 
    167   1.1       uch 	printf("\n");
    168   1.1       uch #ifdef TX39SIBDEBUG
    169   1.4       uch 	if (tx39sibdebug)
    170   1.4       uch 		tx39sib_dump(sc);
    171   1.1       uch #endif
    172   1.2       uch 	/* enable subframe0 */
    173   1.2       uch 	tx39sib_enable1(self);
    174   1.2       uch 	/* enable SIB */
    175   1.2       uch 	tx39sib_enable2(self);
    176   1.2       uch 
    177   1.2       uch #ifdef TX39SIBDEBUG
    178   1.4       uch 	if (tx39sibdebug)
    179   1.4       uch 		tx39sib_dump(sc);
    180   1.2       uch #endif
    181   1.2       uch 
    182  1.15  drochner 	config_search_ia(tx39sib_search, self, "txsibif", tx39sib_print);
    183   1.2       uch }
    184   1.2       uch 
    185   1.2       uch void
    186   1.8       uch tx39sib_enable1(struct device *dev)
    187   1.2       uch {
    188   1.2       uch 	struct tx39sib_softc *sc = (void*)dev;
    189   1.2       uch 	struct tx39sib_param *param = &sc->sc_param;
    190   1.2       uch 	tx_chipset_tag_t tc = sc->sc_tc;
    191   1.2       uch 
    192   1.2       uch 	txreg_t reg;
    193   1.2       uch 
    194   1.2       uch 	/* disable SIB */
    195   1.2       uch 	tx39sib_disable(dev);
    196   1.2       uch 
    197   1.2       uch 	/* setup */
    198   1.2       uch 	reg = 0;
    199   1.2       uch 	/*  SIB clock rate */
    200   1.2       uch 	reg = TX39_SIBCTRL_SCLKDIV_SET(reg, param->sp_clock);
    201   1.2       uch 	/*  sampling rate (sound) */
    202   1.2       uch 	reg = TX39_SIBCTRL_SNDFSDIV_SET(reg, param->sp_snd_rate - 1);
    203   1.2       uch 	/*  sampling rate (telecom) */
    204   1.2       uch 	reg = TX39_SIBCTRL_TELFSDIV_SET(reg, param->sp_tel_rate - 1);
    205   1.2       uch 	/*  data format (8/16bit) */
    206   1.2       uch 	reg |= param->sp_sf0sndmode;
    207   1.2       uch 	reg |= param->sp_sf0telmode;
    208   1.2       uch 	tx_conf_write(tc, TX39_SIBCTRL_REG, reg);
    209   1.2       uch 
    210   1.2       uch 	/* DMA */
    211   1.2       uch 	reg = tx_conf_read(tc, TX39_SIBDMACTRL_REG);
    212   1.2       uch 	reg &= ~(TX39_SIBDMACTRL_ENDMARXSND |
    213   1.8       uch 	    TX39_SIBDMACTRL_ENDMATXSND |
    214   1.8       uch 	    TX39_SIBDMACTRL_ENDMARXTEL |
    215   1.8       uch 	    TX39_SIBDMACTRL_ENDMATXTEL);
    216   1.2       uch 	tx_conf_write(tc, TX39_SIBDMACTRL_REG, reg);
    217   1.2       uch 
    218   1.1       uch 	/*
    219   1.2       uch 	 * Enable subframe0 (BETTY)
    220   1.1       uch 	 */
    221   1.1       uch 	reg = tx_conf_read(tc, TX39_SIBCTRL_REG);
    222   1.1       uch 	reg |= TX39_SIBCTRL_ENSF0;
    223   1.1       uch 	tx_conf_write(tc, TX39_SIBCTRL_REG, reg);
    224   1.2       uch }
    225   1.2       uch 
    226   1.2       uch void
    227   1.8       uch tx39sib_enable2(struct device *dev)
    228   1.2       uch {
    229   1.2       uch 	struct tx39sib_softc *sc = (void*)dev;
    230   1.2       uch 	tx_chipset_tag_t tc = sc->sc_tc;
    231   1.2       uch 	txreg_t reg;
    232   1.2       uch 
    233   1.2       uch 	reg = tx_conf_read(tc, TX39_SIBCTRL_REG);
    234   1.2       uch 	reg |= TX39_SIBCTRL_ENSIB;
    235   1.2       uch 	tx_conf_write(tc, TX39_SIBCTRL_REG, reg);
    236   1.2       uch }
    237   1.1       uch 
    238   1.2       uch void
    239   1.8       uch tx39sib_disable(struct device *dev)
    240   1.2       uch {
    241   1.2       uch 	struct tx39sib_softc *sc = (void*)dev;
    242   1.2       uch 	tx_chipset_tag_t tc = sc->sc_tc;
    243   1.2       uch 	txreg_t reg;
    244   1.2       uch 	/* disable codec side */
    245   1.2       uch 	/* notyet */
    246   1.2       uch 
    247   1.2       uch 	/* disable TX39 side */
    248   1.1       uch 	reg = tx_conf_read(tc, TX39_SIBCTRL_REG);
    249   1.2       uch 	reg &= ~(TX39_SIBCTRL_ENTEL | TX39_SIBCTRL_ENSND);
    250   1.1       uch 	tx_conf_write(tc, TX39_SIBCTRL_REG, reg);
    251   1.1       uch 
    252   1.2       uch 	/*
    253   1.2       uch 	 * Disable subframe0/1 (BETTY/external codec)
    254   1.1       uch 	 */
    255   1.1       uch 	reg = tx_conf_read(tc, TX39_SIBCTRL_REG);
    256   1.2       uch 	reg &= ~TX39_SIBCTRL_ENSF0;
    257   1.2       uch 	reg &= ~(TX39_SIBCTRL_ENSF1 | TX39_SIBCTRL_SELTELSF1 |
    258   1.8       uch 	    TX39_SIBCTRL_SELSNDSF1);
    259   1.1       uch 	tx_conf_write(tc, TX39_SIBCTRL_REG, reg);
    260   1.1       uch 
    261   1.2       uch 	/* disable TX39SIB module */
    262   1.2       uch 	reg &= ~TX39_SIBCTRL_ENSIB;
    263   1.2       uch 	tx_conf_write(tc, TX39_SIBCTRL_REG, reg);
    264   1.1       uch }
    265   1.1       uch 
    266   1.2       uch int
    267   1.8       uch tx39sib_clock(struct device *dev)
    268   1.2       uch {
    269   1.2       uch 	struct tx39sib_softc *sc = (void*)dev;
    270   1.2       uch 
    271   1.8       uch 	return (TX39_CLK2X / sibsclk_divide_table[sc->sc_param.sp_clock]);
    272   1.2       uch }
    273   1.1       uch 
    274   1.1       uch int
    275  1.15  drochner tx39sib_search(struct device *parent, struct cfdata *cf,
    276  1.16  drochner 	       const int *ldesc, void *aux)
    277   1.1       uch {
    278   1.1       uch 	struct tx39sib_softc *sc = (void*)parent;
    279   1.1       uch 	struct txsib_attach_args sa;
    280   1.1       uch 
    281   1.1       uch 	sa.sa_tc	= sc->sc_tc;
    282   1.1       uch 	sa.sa_slot	= cf->cf_loc[TXSIBIFCF_SLOT];
    283   1.2       uch 	sa.sa_snd_rate	= sc->sc_param.sp_snd_rate;
    284   1.2       uch 	sa.sa_tel_rate	= sc->sc_param.sp_tel_rate;
    285   1.1       uch 
    286   1.1       uch 	if (sa.sa_slot == TXSIBIFCF_SLOT_DEFAULT) {
    287   1.1       uch 		printf("tx39sib_search: wildcarded slot, skipping\n");
    288   1.8       uch 		return (0);
    289   1.1       uch 	}
    290   1.1       uch 
    291   1.1       uch 	if (!(sc->sc_attached & (1 << sa.sa_slot)) &&/* not attached slot */
    292  1.10   thorpej 	    config_match(parent, cf, &sa)) {
    293   1.1       uch 		config_attach(parent, cf, &sa, tx39sib_print);
    294   1.1       uch 		sc->sc_attached |= (1 << sa.sa_slot);
    295   1.1       uch 	}
    296   1.1       uch 
    297   1.8       uch 	return (0);
    298   1.1       uch }
    299   1.1       uch 
    300   1.1       uch int
    301   1.8       uch tx39sib_print(void *aux, const char *pnp)
    302   1.1       uch {
    303   1.1       uch 	struct txsib_attach_args *sa = aux;
    304   1.1       uch 
    305  1.13   thorpej 	aprint_normal(" slot %d", sa->sa_slot);
    306   1.1       uch 
    307   1.8       uch 	return (QUIET);
    308   1.1       uch }
    309   1.1       uch 
    310   1.1       uch /*
    311   1.1       uch  * sync access method. don't use runtime.
    312   1.1       uch  */
    313   1.1       uch 
    314  1.19     perry inline int
    315   1.8       uch __txsibsf0_ready(tx_chipset_tag_t tc)
    316   1.1       uch {
    317   1.1       uch 	int i;
    318   1.1       uch 
    319   1.1       uch 	tx_conf_write(tc, TX39_INTRSTATUS1_REG, TX39_INTRSTATUS1_SIBSF0INT);
    320   1.1       uch 	for (i = 0; (!(tx_conf_read(tc, TX39_INTRSTATUS1_REG) &
    321   1.8       uch 	    TX39_INTRSTATUS1_SIBSF0INT)) && i < 1000; i++) {
    322   1.6       uch 		if (i > 100 && !(i % 100)) {
    323   1.6       uch 			printf("sf0 busy loop: retry count %d\n", i);
    324   1.6       uch 		}
    325   1.6       uch 	}
    326   1.6       uch 
    327   1.6       uch 	if (i >= 1000) {
    328   1.1       uch 		printf("sf0 busy\n");
    329   1.8       uch 		return (0);
    330   1.1       uch 	}
    331   1.1       uch 
    332   1.8       uch 	return (1);
    333   1.1       uch }
    334   1.1       uch 
    335   1.1       uch void
    336   1.8       uch txsibsf0_reg_write(tx_chipset_tag_t tc, int addr, u_int16_t val)
    337   1.1       uch {
    338   1.1       uch 	txreg_t reg;
    339   1.1       uch 
    340   1.1       uch 	reg = txsibsf0_read(tc, addr);
    341   1.1       uch 	reg |= TX39_SIBSF0_WRITE;
    342   1.1       uch 	TX39_SIBSF0_REGDATA_CLR(reg);
    343   1.1       uch 	reg = TX39_SIBSF0_REGDATA_SET(reg, val);
    344   1.1       uch 
    345   1.1       uch 	__txsibsf0_ready(tc);
    346   1.1       uch 	tx_conf_write(tc, TX39_SIBSF0CTRL_REG, reg);
    347   1.1       uch }
    348   1.1       uch 
    349   1.1       uch u_int16_t
    350   1.8       uch txsibsf0_reg_read(tx_chipset_tag_t tc, int addr)
    351   1.1       uch {
    352   1.8       uch 	return (TX39_SIBSF0_REGDATA(txsibsf0_read(tc, addr)));
    353   1.1       uch }
    354   1.1       uch 
    355   1.1       uch u_int32_t
    356   1.8       uch txsibsf0_read(tx_chipset_tag_t tc, int addr)
    357   1.1       uch {
    358   1.1       uch 	txreg_t reg;
    359   1.1       uch 	int retry = 3;
    360   1.1       uch 
    361   1.1       uch 	do {
    362   1.1       uch 		reg = TX39_SIBSF0_REGADDR_SET(0, addr);
    363   1.1       uch 		__txsibsf0_ready(tc);
    364   1.1       uch 		tx_conf_write(tc, TX39_SIBSF0CTRL_REG, reg);
    365   1.1       uch 
    366   1.1       uch 		__txsibsf0_ready(tc);
    367   1.1       uch 		reg = tx_conf_read(tc, TX39_SIBSF0STAT_REG);
    368   1.1       uch 
    369   1.1       uch 	} while ((TX39_SIBSF0_REGADDR(reg) != addr) && --retry > 0);
    370   1.1       uch 
    371   1.1       uch 	if (retry <= 0)
    372   1.1       uch 		printf("txsibsf0_read: command failed\n");
    373   1.1       uch 
    374   1.8       uch 	return (reg);
    375   1.1       uch }
    376   1.1       uch 
    377   1.4       uch #ifdef TX39SIBDEBUG
    378   1.8       uch #define ISSETPRINT_CTRL(r, m)						\
    379   1.9       uch 	dbg_bitmask_print(r, TX39_SIBCTRL_##m, #m)
    380   1.8       uch #define ISSETPRINT_DMACTRL(r, m)					\
    381   1.9       uch 	dbg_bitmask_print(r, TX39_SIBDMACTRL_##m, #m)
    382   1.1       uch 
    383   1.1       uch void
    384   1.8       uch tx39sib_dump(struct tx39sib_softc *sc)
    385   1.1       uch {
    386   1.1       uch 	tx_chipset_tag_t tc = sc->sc_tc;
    387   1.1       uch 	txreg_t reg;
    388   1.1       uch 
    389   1.1       uch 	reg = tx_conf_read(tc, TX39_SIBCTRL_REG);
    390   1.1       uch 	ISSETPRINT_CTRL(reg, SIBIRQ);
    391   1.1       uch 	ISSETPRINT_CTRL(reg, ENCNTTEST);
    392   1.1       uch 	ISSETPRINT_CTRL(reg, ENDMATEST);
    393   1.1       uch 	ISSETPRINT_CTRL(reg, SNDMONO);
    394   1.1       uch 	ISSETPRINT_CTRL(reg, RMONOSNDIN);
    395   1.1       uch 	ISSETPRINT_CTRL(reg, TEL16);
    396   1.1       uch 	ISSETPRINT_CTRL(reg, SND16);
    397   1.1       uch 	ISSETPRINT_CTRL(reg, SELTELSF1);
    398   1.1       uch 	ISSETPRINT_CTRL(reg, SELSNDSF1);
    399   1.1       uch 	ISSETPRINT_CTRL(reg, ENTEL);
    400   1.1       uch 	ISSETPRINT_CTRL(reg, ENSND);
    401   1.1       uch 	ISSETPRINT_CTRL(reg, SIBLOOP);
    402   1.1       uch 	ISSETPRINT_CTRL(reg, ENSF1);
    403   1.1       uch 	ISSETPRINT_CTRL(reg, ENSF0);
    404   1.1       uch 	ISSETPRINT_CTRL(reg, ENSIB);
    405   1.1       uch 	printf("\n");
    406   1.1       uch 	printf("SCLKDIV %d\n", TX39_SIBCTRL_SCLKDIV(reg));
    407   1.1       uch 	printf("TELFSDIV %d\n", TX39_SIBCTRL_TELFSDIV(reg));
    408   1.1       uch 	printf("SNDFSDIV %d\n", TX39_SIBCTRL_SNDFSDIV(reg));
    409   1.1       uch 
    410   1.1       uch 	reg = tx_conf_read(tc, TX39_SIBDMACTRL_REG);
    411   1.1       uch 	ISSETPRINT_DMACTRL(reg, SNDBUFF1TIME);
    412   1.1       uch 	ISSETPRINT_DMACTRL(reg, SNDDMALOOP);
    413   1.1       uch 	ISSETPRINT_DMACTRL(reg, ENDMARXSND);
    414   1.1       uch 	ISSETPRINT_DMACTRL(reg, ENDMATXSND);
    415   1.1       uch 	ISSETPRINT_DMACTRL(reg, TELBUFF1TIME);
    416   1.1       uch 	ISSETPRINT_DMACTRL(reg, TELDMALOOP);
    417   1.1       uch 	ISSETPRINT_DMACTRL(reg, ENDMARXTEL);
    418   1.1       uch 	ISSETPRINT_DMACTRL(reg, ENDMATXTEL);
    419   1.1       uch 	printf("\n");
    420   1.1       uch 	printf("SNDDMAPTR %d\n", TX39_SIBDMACTRL_TELDMAPTR(reg));
    421   1.1       uch 	printf("TELDMAPTR %d\n", TX39_SIBDMACTRL_SNDDMAPTR(reg));
    422   1.1       uch 
    423   1.1       uch }
    424   1.4       uch #endif /* TX39SIBDEBUG */
    425