1 1.4 martin /* $NetBSD: tx39sibreg.h,v 1.4 2008/04/28 20:23:22 martin Exp $ */ 2 1.1 uch 3 1.3 uch /*- 4 1.3 uch * Copyright (c) 2000 The NetBSD Foundation, Inc. 5 1.1 uch * All rights reserved. 6 1.1 uch * 7 1.3 uch * This code is derived from software contributed to The NetBSD Foundation 8 1.3 uch * by UCHIYAMA Yasushi. 9 1.3 uch * 10 1.1 uch * Redistribution and use in source and binary forms, with or without 11 1.1 uch * modification, are permitted provided that the following conditions 12 1.1 uch * are met: 13 1.1 uch * 1. Redistributions of source code must retain the above copyright 14 1.1 uch * notice, this list of conditions and the following disclaimer. 15 1.3 uch * 2. Redistributions in binary form must reproduce the above copyright 16 1.3 uch * notice, this list of conditions and the following disclaimer in the 17 1.3 uch * documentation and/or other materials provided with the distribution. 18 1.1 uch * 19 1.3 uch * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 20 1.3 uch * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 21 1.3 uch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 22 1.3 uch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 23 1.3 uch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 24 1.3 uch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 25 1.3 uch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 26 1.3 uch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 27 1.3 uch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 28 1.3 uch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29 1.3 uch * POSSIBILITY OF SUCH DAMAGE. 30 1.1 uch */ 31 1.1 uch /* 32 1.1 uch * Toshiba TX3912 SIB module 33 1.1 uch */ 34 1.1 uch 35 1.1 uch #define TX39_SIBSIZE_REG 0x060 /* W */ 36 1.1 uch #define TX39_SIBSNDRXSTART_REG 0x064 /* W */ 37 1.1 uch #define TX39_SIBSNDTXSTART_REG 0x068 /* W */ 38 1.1 uch #define TX39_SIBTELRXSTART_REG 0x06c /* W */ 39 1.1 uch #define TX39_SIBTELTXSTART_REG 0x070 /* W */ 40 1.1 uch #define TX39_SIBCTRL_REG 0x074 /* R/W */ 41 1.1 uch #define TX39_SIBSNDHOLD_REG 0x078 /* R/W */ 42 1.1 uch #define TX39_SIBTELHOLD_REG 0x07c /* R/W */ 43 1.1 uch #define TX39_SIBSF0CTRL_REG 0x080 /* R/W */ 44 1.1 uch #define TX39_SIBSF1CTRL_REG 0x084 /* R/W */ 45 1.1 uch #define TX39_SIBSF0STAT_REG 0x088 /* R */ 46 1.1 uch #define TX39_SIBSF1STAT_REG 0x08c /* R */ 47 1.1 uch #define TX39_SIBDMACTRL_REG 0x090 /* R/W */ 48 1.1 uch 49 1.1 uch /* 50 1.2 uch * SIB DMA 51 1.2 uch */ 52 1.2 uch #define TX39_SIBDMA_SIZE 16384 53 1.2 uch 54 1.2 uch /* 55 1.1 uch * SIB Size Register 56 1.1 uch */ 57 1.1 uch #define TX39_SIBSIZE_SND_SHIFT 18 58 1.1 uch #define TX39_SIBSIZE_TEL_SHIFT 2 59 1.1 uch #define TX39_SIBSIZE_MASK 0xfff 60 1.1 uch 61 1.2 uch #define TX39_SIBSIZE_SNDSIZE_SET(cr, val) \ 62 1.2 uch ((cr) | (((((val) >> 2) - 1) << TX39_SIBSIZE_SND_SHIFT) & \ 63 1.2 uch (TX39_SIBSIZE_MASK << TX39_SIBSIZE_SND_SHIFT))) 64 1.2 uch #define TX39_SIBSIZE_TELSIZE_SET(cr, val) \ 65 1.2 uch ((cr) | (((((val) >> 2) - 1) << TX39_SIBSIZE_TEL_SHIFT) & \ 66 1.2 uch (TX39_SIBSIZE_MASK << TX39_SIBSIZE_TEL_SHIFT))) 67 1.1 uch 68 1.1 uch /* 69 1.1 uch * SIB Sound RX Start Register 70 1.1 uch * [1:0] reserved 71 1.1 uch */ 72 1.1 uch /* 73 1.1 uch * SIB Sound TX Start Register 74 1.1 uch * [1:0] reserved 75 1.1 uch */ 76 1.1 uch /* 77 1.1 uch * SIB Telecom RX Start Register 78 1.1 uch * [1:0] reserved 79 1.1 uch */ 80 1.1 uch /* 81 1.1 uch * SIB Telecom TX Start Register 82 1.1 uch * [1:0] reserved 83 1.1 uch */ 84 1.1 uch /* 85 1.1 uch * SIB Control Register 86 1.1 uch */ 87 1.1 uch #define TX39_SIBCTRL_SIBIRQ 0x80000000 88 1.1 uch #define TX39_SIBCTRL_ENCNTTEST 0x40000000 /* Don't set */ 89 1.1 uch #define TX39_SIBCTRL_ENDMATEST 0x20000000 /* Don't set */ 90 1.1 uch #define TX39_SIBCTRL_SNDMONO 0x10000000 91 1.1 uch #define TX39_SIBCTRL_RMONOSNDIN 0x08000000 92 1.1 uch 93 1.1 uch #define TX39_SIBCTRL_SCLKDIV_SHIFT 24 94 1.1 uch #define TX39_SIBCTRL_SCLKDIV_MASK 0x7 95 1.3 uch #define TX39_SIBCTRL_SCLKDIV(cr) \ 96 1.3 uch (((cr) >> TX39_SIBCTRL_SCLKDIV_SHIFT) & \ 97 1.1 uch TX39_SIBCTRL_SCLKDIV_MASK) 98 1.3 uch #define TX39_SIBCTRL_SCLKDIV_SET(cr, val) \ 99 1.3 uch ((cr) | (((val) << TX39_SIBCTRL_SCLKDIV_SHIFT) & \ 100 1.1 uch (TX39_SIBCTRL_SCLKDIV_MASK << TX39_SIBCTRL_SCLKDIV_SHIFT))) 101 1.1 uch 102 1.1 uch #define TX39_SIBCTRL_TEL16 0x00800000 103 1.1 uch 104 1.1 uch #define TX39_SIBCTRL_TELFSDIV_SHIFT 16 105 1.1 uch #define TX39_SIBCTRL_TELFSDIV_MASK 0x7f 106 1.3 uch #define TX39_SIBCTRL_TELFSDIV(cr) \ 107 1.3 uch (((cr) >> TX39_SIBCTRL_TELFSDIV_SHIFT) & \ 108 1.1 uch TX39_SIBCTRL_TELFSDIV_MASK) 109 1.3 uch #define TX39_SIBCTRL_TELFSDIV_SET(cr, val) \ 110 1.3 uch ((cr) | (((val) << TX39_SIBCTRL_TELFSDIV_SHIFT) & \ 111 1.1 uch (TX39_SIBCTRL_TELFSDIV_MASK << TX39_SIBCTRL_TELFSDIV_SHIFT))) 112 1.1 uch 113 1.1 uch #define TX39_SIBCTRL_SND16 0x00008000 114 1.1 uch 115 1.1 uch #define TX39_SIBCTRL_SNDFSDIV_SHIFT 8 116 1.1 uch #define TX39_SIBCTRL_SNDFSDIV_MASK 0x7f 117 1.3 uch #define TX39_SIBCTRL_SNDFSDIV(cr) \ 118 1.3 uch (((cr) >> TX39_SIBCTRL_SNDFSDIV_SHIFT) & \ 119 1.1 uch TX39_SIBCTRL_SNDFSDIV_MASK) 120 1.3 uch #define TX39_SIBCTRL_SNDFSDIV_SET(cr, val) \ 121 1.3 uch ((cr) | (((val) << TX39_SIBCTRL_SNDFSDIV_SHIFT) & \ 122 1.1 uch (TX39_SIBCTRL_SNDFSDIV_MASK << TX39_SIBCTRL_SNDFSDIV_SHIFT))) 123 1.1 uch 124 1.1 uch #define TX39_SIBCTRL_SELTELSF1 0x00000080 125 1.1 uch #define TX39_SIBCTRL_SELSNDSF1 0x00000040 126 1.1 uch #define TX39_SIBCTRL_ENTEL 0x00000020 127 1.1 uch #define TX39_SIBCTRL_ENSND 0x00000010 128 1.1 uch #define TX39_SIBCTRL_SIBLOOP 0x00000008 129 1.1 uch #define TX39_SIBCTRL_ENSF1 0x00000004 130 1.1 uch #define TX39_SIBCTRL_ENSF0 0x00000002 131 1.1 uch #define TX39_SIBCTRL_ENSIB 0x00000001 132 1.1 uch 133 1.1 uch /* 134 1.1 uch * SIB Sound RX/TX Holding Register 135 1.1 uch */ 136 1.1 uch /* 137 1.1 uch * SIB Telecom RX/TX Holding Register 138 1.1 uch */ 139 1.1 uch 140 1.1 uch /* 141 1.1 uch * SIB Subframe 0 Control Register 142 1.1 uch * SIB Subframe 0 Status Register 143 1.1 uch */ 144 1.1 uch /* Control/Status bit, field definition (See also UCB1200) */ 145 1.1 uch #define TX39_SIBSF0_REGADDR_SHIFT 27 146 1.1 uch #define TX39_SIBSF0_REGADDR_MASK 0xf 147 1.3 uch #define TX39_SIBSF0_REGADDR(cr) \ 148 1.3 uch (((cr) >> TX39_SIBSF0_REGADDR_SHIFT) & \ 149 1.1 uch TX39_SIBSF0_REGADDR_MASK) 150 1.3 uch #define TX39_SIBSF0_REGADDR_SET(cr, val) \ 151 1.3 uch ((cr) | (((val) << TX39_SIBSF0_REGADDR_SHIFT) & \ 152 1.1 uch (TX39_SIBSF0_REGADDR_MASK << TX39_SIBSF0_REGADDR_SHIFT))) 153 1.1 uch 154 1.1 uch #define TX39_SIBSF0_WRITE 0x04000000 155 1.1 uch #define TX39_SIBSF0_SNDVALID 0x00020000 156 1.1 uch #define TX39_SIBSF0_TELVALID 0x00010000 157 1.1 uch 158 1.1 uch #define TX39_SIBSF0_REGDATA_SHIFT 0 159 1.1 uch #define TX39_SIBSF0_REGDATA_MASK 0xffff 160 1.3 uch #define TX39_SIBSF0_REGDATA(cr) \ 161 1.3 uch (((cr) >> TX39_SIBSF0_REGDATA_SHIFT) & \ 162 1.1 uch TX39_SIBSF0_REGDATA_MASK) 163 1.3 uch #define TX39_SIBSF0_REGDATA_SET(cr, val) \ 164 1.3 uch ((cr) | (((val) << TX39_SIBSF0_REGDATA_SHIFT) & \ 165 1.1 uch (TX39_SIBSF0_REGDATA_MASK << TX39_SIBSF0_REGDATA_SHIFT))) 166 1.3 uch #define TX39_SIBSF0_REGDATA_CLR(cr) \ 167 1.1 uch ((cr) &= ~(TX39_SIBSF0_REGDATA_MASK << TX39_SIBSF0_REGDATA_SHIFT)) 168 1.1 uch 169 1.1 uch /* 170 1.1 uch * SIB Subframe 1 Control Register 171 1.1 uch */ 172 1.1 uch #define TX39_SIBSF1CTRL_MUTE 0x04000000 173 1.1 uch #define TX39_SIBSF1CTRL_MUXL 0x02000000 174 1.1 uch #define TX39_SIBSF1CTRL_MUXR 0x01000000 175 1.1 uch 176 1.1 uch #define TX39_SIBSF1CTRL_ADCGAINL_SHIFT 20 177 1.1 uch #define TX39_SIBSF1CTRL_ADCGAINL_MASK 0xf 178 1.3 uch #define TX39_SIBSF1CTRL_ADCGAINL_SET(cr, val) \ 179 1.3 uch ((cr) | (((val) << TX39_SIBSF1CTRL_ADCGAINL_SHIFT) & \ 180 1.1 uch (TX39_SIBSF1CTRL_ADCGAINL_MASK << TX39_SIBSF1CTRL_ADCGAINL_SHIFT))) 181 1.1 uch 182 1.1 uch #define TX39_SIBSF1CTRL_ADCGAINR_SHIFT 16 183 1.1 uch #define TX39_SIBSF1CTRL_ADCGAINR_MASK 0xf 184 1.3 uch #define TX39_SIBSF1CTRL_ADCGAINR_SET(cr, val) \ 185 1.3 uch ((cr) | (((val) << TX39_SIBSF1CTRL_ADCGAINR_SHIFT) & \ 186 1.1 uch (TX39_SIBSF1CTRL_ADCGAINR_MASK << TX39_SIBSF1CTRL_ADCGAINR_SHIFT))) 187 1.1 uch 188 1.1 uch #define TX39_SIBSF1CTRL_DACATTNL_SHIFT 8 189 1.1 uch #define TX39_SIBSF1CTRL_DACATTNL_MASK 0xf 190 1.3 uch #define TX39_SIBSF1CTRL_DACATTNL_SET(cr, val) \ 191 1.3 uch ((cr) | (((val) << TX39_SIBSF1CTRL_DACATTNL_SHIFT) & \ 192 1.1 uch (TX39_SIBSF1CTRL_DACATTNL_MASK << TX39_SIBSF1CTRL_DACATTNL_SHIFT))) 193 1.1 uch 194 1.1 uch #define TX39_SIBSF1CTRL_DACATTNR_SHIFT 4 195 1.1 uch #define TX39_SIBSF1CTRL_DACATTNR_MASK 0xf 196 1.3 uch #define TX39_SIBSF1CTRL_DACATTNR_SET(cr, val) \ 197 1.3 uch ((cr) | (((val) << TX39_SIBSF1CTRL_DACATTNR_SHIFT) & \ 198 1.1 uch (TX39_SIBSF1CTRL_DACATTNR_MASK << TX39_SIBSF1CTRL_DACATTNR_SHIFT))) 199 1.1 uch 200 1.1 uch #define TX39_SIBSF1CTRL_DIGITALOUT_SHIFT 0 201 1.1 uch #define TX39_SIBSF1CTRL_DIGITALOUT_MASK 0xf 202 1.3 uch #define TX39_SIBSF1CTRL_DIGITALOUT_SET(cr, val) \ 203 1.3 uch ((cr) | (((val) << TX39_SIBSF1CTRL_DIGITALOUT_SHIFT) & \ 204 1.1 uch (TX39_SIBSF1CTRL_DIGITALOUT_MASK << TX39_SIBSF1CTRL_DIGITALOUT_SHIFT))) 205 1.1 uch 206 1.1 uch /* 207 1.1 uch * SIB Subframe 1 Status Register 208 1.1 uch */ 209 1.1 uch #define TX39_SIBSF1STAT_ADCVALID 0x04000000 210 1.1 uch #define TX39_SIBSF1STAT_ADCCLIPL 0x02000000 211 1.1 uch #define TX39_SIBSF1STAT_ADCCLIPR 0x01000000 212 1.1 uch 213 1.1 uch #define TX39_SIBSF1STAT_ERROR_SHIFT 20 214 1.1 uch #define TX39_SIBSF1STAT_ERROR_MASK 0xf 215 1.3 uch #define TX39_SIBSF1STAT_ERROR_SET(cr, val) \ 216 1.3 uch ((cr) | (((val) << TX39_SIBSF1STAT_ERROR_SHIFT) & \ 217 1.1 uch (TX39_SIBSF1STAT_ERROR_MASK << TX39_SIBSF1STAT_ERROR_SHIFT))) 218 1.1 uch 219 1.1 uch #define TX39_SIBSF1STAT_REVISION_SHIFT 16 220 1.1 uch #define TX39_SIBSF1STAT_REVISION_MASK 0xf 221 1.3 uch #define TX39_SIBSF1STAT_REVISION_SET(cr, val) \ 222 1.3 uch ((cr) | (((val) << TX39_SIBSF1STAT_REVISION_SHIFT) & \ 223 1.1 uch (TX39_SIBSF1STAT_REVISION_MASK << TX39_SIBSF1STAT_REVISION_SHIFT))) 224 1.1 uch 225 1.1 uch #define TX39_SIBSF1STAT_DIGITALIN_SHIFT 0 226 1.1 uch #define TX39_SIBSF1STAT_DIGITALIN_MASK 0xf 227 1.3 uch #define TX39_SIBSF1STAT_DIGITALIN_SET(cr, val) \ 228 1.3 uch ((cr) | (((val) << TX39_SIBSF1STAT_DIGITALIN_SHIFT) & \ 229 1.1 uch (TX39_SIBSF1STAT_DIGITALIN_MASK << TX39_SIBSF1STAT_DIGITALIN_SHIFT))) 230 1.1 uch 231 1.1 uch /* 232 1.1 uch * SIB DMA Control Register 233 1.1 uch */ 234 1.1 uch #define TX39_SIBDMACTRL_SNDBUFF1TIME 0x80000000 235 1.1 uch #define TX39_SIBDMACTRL_SNDDMALOOP 0x40000000 236 1.1 uch 237 1.1 uch #define TX39_SIBDMACTRL_SNDDMAPTR_SHIFT 18 238 1.1 uch #define TX39_SIBDMACTRL_SNDDMAPTR_MASK 0xfff 239 1.3 uch #define TX39_SIBDMACTRL_SNDDMAPTR(cr) \ 240 1.3 uch (((cr) >> TX39_SIBDMACTRL_SNDDMAPTR_SHIFT) & \ 241 1.1 uch TX39_SIBDMACTRL_SNDDMAPTR_MASK) 242 1.1 uch 243 1.1 uch #define TX39_SIBDMACTRL_ENDMARXSND 0x00020000 244 1.1 uch #define TX39_SIBDMACTRL_ENDMATXSND 0x00010000 245 1.1 uch #define TX39_SIBDMACTRL_TELBUFF1TIME 0x00008000 246 1.1 uch #define TX39_SIBDMACTRL_TELDMALOOP 0x00004000 247 1.1 uch 248 1.1 uch #define TX39_SIBDMACTRL_TELDMAPTR_SHIFT 2 249 1.1 uch #define TX39_SIBDMACTRL_TELDMAPTR_MASK 0xfff 250 1.3 uch #define TX39_SIBDMACTRL_TELDMAPTR(cr) \ 251 1.3 uch (((cr) >> TX39_SIBDMACTRL_TELDMAPTR_SHIFT) & \ 252 1.1 uch TX39_SIBDMACTRL_TELDMAPTR_MASK) 253 1.1 uch 254 1.1 uch #define TX39_SIBDMACTRL_ENDMARXTEL 0x00000002 255 1.1 uch #define TX39_SIBDMACTRL_ENDMATXTEL 0x00000001 256 1.1 uch 257