tx39timerreg.h revision 1.1 1 1.1 uch /* $NetBSD: tx39timerreg.h,v 1.1 1999/11/20 19:56:37 uch Exp $ */
2 1.1 uch
3 1.1 uch /*
4 1.1 uch * Copyright (c) 1999, by UCHIYAMA Yasushi
5 1.1 uch * All rights reserved.
6 1.1 uch *
7 1.1 uch * Redistribution and use in source and binary forms, with or without
8 1.1 uch * modification, are permitted provided that the following conditions
9 1.1 uch * are met:
10 1.1 uch * 1. Redistributions of source code must retain the above copyright
11 1.1 uch * notice, this list of conditions and the following disclaimer.
12 1.1 uch * 2. The name of the developer may NOT be used to endorse or promote products
13 1.1 uch * derived from this software without specific prior written permission.
14 1.1 uch *
15 1.1 uch * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16 1.1 uch * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 1.1 uch * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18 1.1 uch * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19 1.1 uch * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20 1.1 uch * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21 1.1 uch * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 1.1 uch * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23 1.1 uch * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24 1.1 uch * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25 1.1 uch * SUCH DAMAGE.
26 1.1 uch *
27 1.1 uch */
28 1.1 uch /*
29 1.1 uch * Toshiba TX3912/3922 Timer module
30 1.1 uch */
31 1.1 uch
32 1.1 uch #define TX39_TIMERRTCHI_REG 0x140
33 1.1 uch #define TX39_TIMERRTCLO_REG 0x140
34 1.1 uch #define TX39_TIMERALARMHI_REG 0x148
35 1.1 uch #define TX39_TIMERALARMLO_REG 0x14C
36 1.1 uch #define TX39_TIMERCONTROL_REG 0x150
37 1.1 uch #define TX39_TIMERPERIODIC_REG 0x154
38 1.1 uch
39 1.1 uch /*
40 1.1 uch * RTC Register High/Low
41 1.1 uch */
42 1.1 uch /* R */
43 1.1 uch #define TX39_TIMERRTCHI_SHIFT 0
44 1.1 uch #ifdef TX391X
45 1.1 uch #define TX39_TIMERRTCHI_MASK 0xff
46 1.1 uch #endif /* TX391X */
47 1.1 uch #ifdef TX392X
48 1.1 uch #define TX39_TIMERRTCHI_MASK 0x7ff
49 1.1 uch #endif /* TX392X */
50 1.1 uch
51 1.1 uch #define TX39_TIMERRTCHI(cr) \
52 1.1 uch (((cr) >> TX39_TIMERRTCHI_SHIFT) & \
53 1.1 uch TX39_TIMERRTCLO_MASK)
54 1.1 uch
55 1.1 uch /*
56 1.1 uch * Alarm Register High/Low
57 1.1 uch */
58 1.1 uch /* R/W */
59 1.1 uch #ifdef TX391X
60 1.1 uch #define TX39_TIMERALARMHI_SHIFT 0
61 1.1 uch #define TX39_TIMERALARMHI_MASK 0xff
62 1.1 uch #define TX39_TIMERALARMHI(cr) \
63 1.1 uch (((cr) >> TX39_TIMERALARMHI_SHIFT) & \
64 1.1 uch TX39_TIMERALARMHI_MASK)
65 1.1 uch #define TX39_TIMERALARMHI_SET(cr, val) \
66 1.1 uch ((cr) | (((val) << TX39_TIMERALARMHI_SHIFT) & \
67 1.1 uch (TX39_TIMERALARMHI_MASK << TX39_TIMERALARMHI_SHIFT)))
68 1.1 uch #endif /* TX391X */
69 1.1 uch #ifdef TX392X
70 1.1 uch #define TX39_TIMERALARMHI_SHIFT 0
71 1.1 uch #define TX39_TIMERALARMHI_MASK 0x7ff
72 1.1 uch #define TX39_TIMERALARMHI(cr) \
73 1.1 uch (((cr) >> TX39_TIMERALARMHI_SHIFT) & \
74 1.1 uch TX39_TIMERALARMHI_MASK)
75 1.1 uch #define TX39_TIMERALARMHI_SET(cr, val) \
76 1.1 uch ((cr) | (((val) << TX39_TIMERALARMHI_SHIFT) & \
77 1.1 uch (TX39_TIMERALARMHI_MASK << TX39_TIMERALARMHI_SHIFT)))
78 1.1 uch #endif /* TX392X */
79 1.1 uch /*
80 1.1 uch * Timer Control Register
81 1.1 uch */
82 1.1 uch #define TX39_TIMERCONTROL_FREEZEPRE 0x00000080
83 1.1 uch #define TX39_TIMERCONTROL_FREEZERTC 0x00000040
84 1.1 uch #define TX39_TIMERCONTROL_FREEZETIMER 0x00000020
85 1.1 uch #define TX39_TIMERCONTROL_ENPERTIMER 0x00000010
86 1.1 uch #define TX39_TIMERCONTROL_RTCCLR 0x00000008 /* Don't set */
87 1.1 uch #define TX39_TIMERCONTROL_TESTCMS 0x00000004 /* Don't set */
88 1.1 uch #define TX39_TIMERCONTROL_ENTESTCLK 0x00000002
89 1.1 uch #define TX39_TIMERCONTROL_ENRTCTST 0x00000001
90 1.1 uch
91 1.1 uch /*
92 1.1 uch * Periodic Timer Register
93 1.1 uch */
94 1.1 uch /* R */
95 1.1 uch #define TX39_TIMERPERIODIC_PERCNT_SHIFT 15
96 1.1 uch #define TX39_TIMERPERIODIC_PERCNT_MASK 0xffff
97 1.1 uch #define TX39_TIMERPERIODIC_PERCNT(cr) \
98 1.1 uch (((cr) >> TX39_TIMERPERIODIC_PERCNT_SHIFT) & \
99 1.1 uch TX39_TIMERPERIODIC_PERCNT_MASK)
100 1.1 uch /* R/W */
101 1.1 uch #define TX39_TIMERPERIODIC_PERVAL_SHIFT 0
102 1.1 uch #define TX39_TIMERPERIODIC_PERVAL_MASK 0xffff
103 1.1 uch #define TX39_TIMERPERIODIC_PERVAL(cr) \
104 1.1 uch (((cr) >> TX39_TIMERPERIODIC_PERVAL_SHIFT) & \
105 1.1 uch TX39_TIMERPERIODIC_PERVAL_MASK)
106 1.1 uch #define TX39_TIMERPERIODIC_PERVAL_SET(cr, val) \
107 1.1 uch ((cr) | (((val) << TX39_TIMERPERIODIC_PERVAL_SHIFT) & \
108 1.1 uch (TX39_TIMERPERIODIC_PERVAL_MASK << TX39_TIMERPERIODIC_PERVAL_SHIFT)))
109 1.1 uch #define TX39_TIMERPERIODIC_INTRRATE(val) \
110 1.1 uch ((val) + 1)/1150000 /* unit:Hz */
111