tx39uartreg.h revision 1.1 1 1.1 uch /* $NetBSD: tx39uartreg.h,v 1.1 1999/11/20 19:56:38 uch Exp $ */
2 1.1 uch
3 1.1 uch /*
4 1.1 uch * Copyright (c) 1999, by UCHIYAMA Yasushi
5 1.1 uch * All rights reserved.
6 1.1 uch *
7 1.1 uch * Redistribution and use in source and binary forms, with or without
8 1.1 uch * modification, are permitted provided that the following conditions
9 1.1 uch * are met:
10 1.1 uch * 1. Redistributions of source code must retain the above copyright
11 1.1 uch * notice, this list of conditions and the following disclaimer.
12 1.1 uch * 2. The name of the developer may NOT be used to endorse or promote products
13 1.1 uch * derived from this software without specific prior written permission.
14 1.1 uch *
15 1.1 uch * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16 1.1 uch * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17 1.1 uch * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18 1.1 uch * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19 1.1 uch * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20 1.1 uch * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21 1.1 uch * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22 1.1 uch * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23 1.1 uch * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24 1.1 uch * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25 1.1 uch * SUCH DAMAGE.
26 1.1 uch *
27 1.1 uch */
28 1.1 uch /*
29 1.1 uch * Toshiba TX3912/3922 UART module
30 1.1 uch */
31 1.1 uch
32 1.1 uch #define TX39_UARTACTRL1_REG 0x0b0
33 1.1 uch #define TX39_UARTACTRL2_REG 0x0b4
34 1.1 uch #define TX39_UARTADMACTRL1_REG 0x0b8
35 1.1 uch #define TX39_UARTADMACTRL2_REG 0x0bc
36 1.1 uch #define TX39_UARTADMACNT_REG 0x0c0
37 1.1 uch #define TX39_UARTATXHOLD_REG 0x0c4
38 1.1 uch #define TX39_UARTARXHOLD_REG 0x0c4
39 1.1 uch
40 1.1 uch #define TX39_UARTBCTRL1_REG 0x0c8
41 1.1 uch #define TX39_UARTBCTRL2_REG 0x0cc
42 1.1 uch #define TX39_UARTBDMACTRL1_REG 0x0d0
43 1.1 uch #define TX39_UARTBDMACTRL2_REG 0x0d4
44 1.1 uch #define TX39_UARTBDMACNT_REG 0x0d8
45 1.1 uch #define TX39_UARTBTXHOLD_REG 0x0dc
46 1.1 uch #define TX39_UARTBRXHOLD_REG 0x0dc
47 1.1 uch
48 1.1 uch #define TX39_UARTA_REG_START 0x0b0
49 1.1 uch #define TX39_UARTB_REG_START 0x0c8
50 1.1 uch #define TX39_UARTCTRL1_REG(x) \
51 1.1 uch (((x) ? TX39_UARTB_REG_START : TX39_UARTA_REG_START))
52 1.1 uch #define TX39_UARTCTRL2_REG(x) \
53 1.1 uch (((x) ? TX39_UARTB_REG_START : TX39_UARTA_REG_START) + 4)
54 1.1 uch #define TX39_UARTDMACTRL1_REG(x) \
55 1.1 uch (((x) ? TX39_UARTB_REG_START : TX39_UARTA_REG_START) + 8)
56 1.1 uch #define TX39_UARTDMACTRL2_REG(x) \
57 1.1 uch (((x) ? TX39_UARTB_REG_START : TX39_UARTA_REG_START) + 12)
58 1.1 uch #define TX39_UARTDMACNT_REG(x) \
59 1.1 uch (((x) ? TX39_UARTB_REG_START : TX39_UARTA_REG_START) + 16)
60 1.1 uch #define TX39_UARTTXHOLD_REG(x) \
61 1.1 uch (((x) ? TX39_UARTB_REG_START : TX39_UARTA_REG_START) + 20)
62 1.1 uch #define TX39_UARTRXHOLD_REG(x) \
63 1.1 uch (((x) ? TX39_UARTB_REG_START : TX39_UARTA_REG_START) + 20)
64 1.1 uch
65 1.1 uch /*
66 1.1 uch * UART Control 1 Register
67 1.1 uch */
68 1.1 uch /* R */
69 1.1 uch #define TX39_UARTCTRL1_UARTON 0x80000000
70 1.1 uch #define TX39_UARTCTRL1_EMPTY 0x40000000
71 1.1 uch #define TX39_UARTCTRL1_PRXHOLDFULL 0x20000000
72 1.1 uch #define TX39_UARTCTRL1_RXHOLDFULL 0x10000000
73 1.1 uch /* R/W */
74 1.1 uch #define TX39_UARTCTRL1_ENDMARX 0x00008000
75 1.1 uch #define TX39_UARTCTRL1_ENDMATX 0x00004000
76 1.1 uch #define TX39_UARTCTRL1_TESTMODE 0x00002000
77 1.1 uch #define TX39_UARTCTRL1_ENBREAHALT 0x00001000
78 1.1 uch #define TX39_UARTCTRL1_ENDMATEST 0x00000800
79 1.1 uch #define TX39_UARTCTRL1_ENDMALOOP 0x00000400
80 1.1 uch #define TX39_UARTCTRL1_PULSEOPT2 0x00000200
81 1.1 uch #define TX39_UARTCTRL1_PULSEOPT1 0x00000100
82 1.1 uch #define TX39_UARTCTRL1_DTINVERT 0x00000080
83 1.1 uch #define TX39_UARTCTRL1_DISTXD 0x00000040
84 1.1 uch #define TX39_UARTCTRL1_TWOSTOP 0x00000020
85 1.1 uch #define TX39_UARTCTRL1_LOOPBACK 0x00000010
86 1.1 uch #define TX39_UARTCTRL1_BIT7 0x00000008
87 1.1 uch #define TX39_UARTCTRL1_EVENPARITY 0x00000004
88 1.1 uch #define TX39_UARTCTRL1_ENPARITY 0x00000002
89 1.1 uch #define TX39_UARTCTRL1_ENUART 0x00000001
90 1.1 uch
91 1.1 uch /*
92 1.1 uch * UART Control 2 Register
93 1.1 uch */
94 1.1 uch /* W */
95 1.1 uch /*
96 1.1 uch * BaudRate = UART Clock Hz / ((BAUDRATE + 1) * 16)
97 1.1 uch */
98 1.1 uch #define TX3922_UARTCLOCKHZ 9216000
99 1.1 uch #define TX3912_UARTCLOCKHZ 3686400
100 1.1 uch
101 1.1 uch #define TX39_UARTCTRL2_BAUDRATE_SHIFT 0
102 1.1 uch
103 1.1 uch #define TX3912_UARTCTRL2_BAUDRATE_MASK 0x3ff
104 1.1 uch #define TX3922_UARTCTRL2_BAUDRATE_MASK 0x7ff
105 1.1 uch
106 1.1 uch #ifdef TX391X
107 1.1 uch #define TX39_UARTCLOCKHZ TX3912_UARTCLOCKHZ
108 1.1 uch #define TX39_UARTCTRL2_BAUDRATE_MASK TX3912_UARTCTRL2_BAUDRATE_MASK
109 1.1 uch #elif defined TX392X
110 1.1 uch #define TX39_UARTCLOCKHZ TX3922_UARTCLOCKHZ
111 1.1 uch #define TX39_UARTCTRL2_BAUDRATE_MASK TX3922_UARTCTRL2_BAUDRATE_MASK
112 1.1 uch #endif
113 1.1 uch
114 1.1 uch #define TX39_UARTCTRL2_BAUDRATE_SET(cr, val) \
115 1.1 uch ((cr) | (((val) << TX39_UARTCTRL2_BAUDRATE_SHIFT) & \
116 1.1 uch (TX39_UARTCTRL2_BAUDRATE_MASK << TX39_UARTCTRL2_BAUDRATE_SHIFT)))
117 1.1 uch
118 1.1 uch /*
119 1.1 uch * UART DMA Control 1 Register
120 1.1 uch */
121 1.1 uch /* W */
122 1.1 uch #define TX39_UARTDMACTRL1_DMASTARTVAL_MASK 0xfffffffc
123 1.1 uch #define TX39_UARTDMACTRL1_DMASTARTVAL_SET(cr, val) \
124 1.1 uch ((cr) | ((val) & TX39_UARTDMACTRL1_DMASTARTVAL_MASK))
125 1.1 uch
126 1.1 uch /*
127 1.1 uch * UART DMA Control 2 Register
128 1.1 uch */
129 1.1 uch /* W */
130 1.1 uch #define TX39_UARTDMACTRL2_DMALENGTH_MASK 0x0000ffff
131 1.1 uch #define TX39_UARTDMACTRL2_DMALENGTH_SET(cr, val) \
132 1.1 uch ((cr) | ((val) & TX39_UARTDMACTRL1_DMALENGTH_MASK))
133 1.1 uch
134 1.1 uch /*
135 1.1 uch * UART DMA Count Register
136 1.1 uch */
137 1.1 uch /* R */
138 1.1 uch #define TX39_UARTDMACNT_DMACNT_SHIFT 0
139 1.1 uch #define TX39_UARTDMACNT_DMACNT_MASK 0xffff
140 1.1 uch #define TX39_UARTDMACNT_DMACNT(cr) \
141 1.1 uch ((cr) & TX39_UARTDMACNT_DMACNT_MASK)
142 1.1 uch
143 1.1 uch /*
144 1.1 uch * UART Transmit Holding Register
145 1.1 uch */
146 1.1 uch /* W */
147 1.1 uch #define TX39_UARTTXHOLD_BREAK 0x00000100
148 1.1 uch #define TX39_UARTTXHOLD_TXDATA_SHIFT 0
149 1.1 uch #define TX39_UARTTXHOLD_TXDATA_MASK 0x000000ff
150 1.1 uch #define TX39_UARTTXHOLD_TXDATA_SET(cr, val) \
151 1.1 uch ((cr) | ((val) & TX39_UARTTXHOLD_TXDATA_MASK))
152 1.1 uch
153 1.1 uch /*
154 1.1 uch * UART Receiver Holding Register
155 1.1 uch */
156 1.1 uch /* R */
157 1.1 uch #define TX39_UARTRXHOLD_RXDATA_SHIFT 0
158 1.1 uch #define TX39_UARTRXHOLD_RXDATA_MASK 0x000000ff
159 1.1 uch #define TX39_UARTRXHOLD_RXDATA(cr) \
160 1.1 uch ((cr) & TX39_UARTRXHOLD_RXDATA_MASK)
161