tx39uartreg.h revision 1.3 1 1.3 martin /* $NetBSD: tx39uartreg.h,v 1.3 2008/04/28 20:23:22 martin Exp $ */
2 1.1 uch
3 1.2 uch /*-
4 1.2 uch * Copyright (c) 1999 The NetBSD Foundation, Inc.
5 1.1 uch * All rights reserved.
6 1.1 uch *
7 1.2 uch * This code is derived from software contributed to The NetBSD Foundation
8 1.2 uch * by UCHIYAMA Yasushi.
9 1.2 uch *
10 1.1 uch * Redistribution and use in source and binary forms, with or without
11 1.1 uch * modification, are permitted provided that the following conditions
12 1.1 uch * are met:
13 1.1 uch * 1. Redistributions of source code must retain the above copyright
14 1.1 uch * notice, this list of conditions and the following disclaimer.
15 1.2 uch * 2. Redistributions in binary form must reproduce the above copyright
16 1.2 uch * notice, this list of conditions and the following disclaimer in the
17 1.2 uch * documentation and/or other materials provided with the distribution.
18 1.1 uch *
19 1.2 uch * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.2 uch * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.2 uch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.2 uch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.2 uch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.2 uch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.2 uch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.2 uch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.2 uch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.2 uch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.2 uch * POSSIBILITY OF SUCH DAMAGE.
30 1.1 uch */
31 1.1 uch /*
32 1.1 uch * Toshiba TX3912/3922 UART module
33 1.1 uch */
34 1.1 uch
35 1.1 uch #define TX39_UARTACTRL1_REG 0x0b0
36 1.1 uch #define TX39_UARTACTRL2_REG 0x0b4
37 1.1 uch #define TX39_UARTADMACTRL1_REG 0x0b8
38 1.1 uch #define TX39_UARTADMACTRL2_REG 0x0bc
39 1.1 uch #define TX39_UARTADMACNT_REG 0x0c0
40 1.1 uch #define TX39_UARTATXHOLD_REG 0x0c4
41 1.1 uch #define TX39_UARTARXHOLD_REG 0x0c4
42 1.1 uch
43 1.1 uch #define TX39_UARTBCTRL1_REG 0x0c8
44 1.1 uch #define TX39_UARTBCTRL2_REG 0x0cc
45 1.1 uch #define TX39_UARTBDMACTRL1_REG 0x0d0
46 1.1 uch #define TX39_UARTBDMACTRL2_REG 0x0d4
47 1.1 uch #define TX39_UARTBDMACNT_REG 0x0d8
48 1.1 uch #define TX39_UARTBTXHOLD_REG 0x0dc
49 1.1 uch #define TX39_UARTBRXHOLD_REG 0x0dc
50 1.1 uch
51 1.1 uch #define TX39_UARTA_REG_START 0x0b0
52 1.1 uch #define TX39_UARTB_REG_START 0x0c8
53 1.2 uch #define TX39_UARTCTRL1_REG(x) \
54 1.1 uch (((x) ? TX39_UARTB_REG_START : TX39_UARTA_REG_START))
55 1.2 uch #define TX39_UARTCTRL2_REG(x) \
56 1.1 uch (((x) ? TX39_UARTB_REG_START : TX39_UARTA_REG_START) + 4)
57 1.2 uch #define TX39_UARTDMACTRL1_REG(x) \
58 1.1 uch (((x) ? TX39_UARTB_REG_START : TX39_UARTA_REG_START) + 8)
59 1.2 uch #define TX39_UARTDMACTRL2_REG(x) \
60 1.1 uch (((x) ? TX39_UARTB_REG_START : TX39_UARTA_REG_START) + 12)
61 1.2 uch #define TX39_UARTDMACNT_REG(x) \
62 1.1 uch (((x) ? TX39_UARTB_REG_START : TX39_UARTA_REG_START) + 16)
63 1.2 uch #define TX39_UARTTXHOLD_REG(x) \
64 1.1 uch (((x) ? TX39_UARTB_REG_START : TX39_UARTA_REG_START) + 20)
65 1.2 uch #define TX39_UARTRXHOLD_REG(x) \
66 1.1 uch (((x) ? TX39_UARTB_REG_START : TX39_UARTA_REG_START) + 20)
67 1.1 uch
68 1.1 uch /*
69 1.1 uch * UART Control 1 Register
70 1.1 uch */
71 1.1 uch /* R */
72 1.1 uch #define TX39_UARTCTRL1_UARTON 0x80000000
73 1.1 uch #define TX39_UARTCTRL1_EMPTY 0x40000000
74 1.1 uch #define TX39_UARTCTRL1_PRXHOLDFULL 0x20000000
75 1.1 uch #define TX39_UARTCTRL1_RXHOLDFULL 0x10000000
76 1.1 uch /* R/W */
77 1.1 uch #define TX39_UARTCTRL1_ENDMARX 0x00008000
78 1.1 uch #define TX39_UARTCTRL1_ENDMATX 0x00004000
79 1.1 uch #define TX39_UARTCTRL1_TESTMODE 0x00002000
80 1.1 uch #define TX39_UARTCTRL1_ENBREAHALT 0x00001000
81 1.1 uch #define TX39_UARTCTRL1_ENDMATEST 0x00000800
82 1.1 uch #define TX39_UARTCTRL1_ENDMALOOP 0x00000400
83 1.1 uch #define TX39_UARTCTRL1_PULSEOPT2 0x00000200
84 1.1 uch #define TX39_UARTCTRL1_PULSEOPT1 0x00000100
85 1.1 uch #define TX39_UARTCTRL1_DTINVERT 0x00000080
86 1.1 uch #define TX39_UARTCTRL1_DISTXD 0x00000040
87 1.1 uch #define TX39_UARTCTRL1_TWOSTOP 0x00000020
88 1.1 uch #define TX39_UARTCTRL1_LOOPBACK 0x00000010
89 1.1 uch #define TX39_UARTCTRL1_BIT7 0x00000008
90 1.1 uch #define TX39_UARTCTRL1_EVENPARITY 0x00000004
91 1.1 uch #define TX39_UARTCTRL1_ENPARITY 0x00000002
92 1.1 uch #define TX39_UARTCTRL1_ENUART 0x00000001
93 1.1 uch
94 1.1 uch /*
95 1.1 uch * UART Control 2 Register
96 1.1 uch */
97 1.1 uch /* W */
98 1.1 uch /*
99 1.1 uch * BaudRate = UART Clock Hz / ((BAUDRATE + 1) * 16)
100 1.1 uch */
101 1.1 uch #define TX3922_UARTCLOCKHZ 9216000
102 1.1 uch #define TX3912_UARTCLOCKHZ 3686400
103 1.1 uch
104 1.1 uch #define TX39_UARTCTRL2_BAUDRATE_SHIFT 0
105 1.1 uch
106 1.1 uch #define TX3912_UARTCTRL2_BAUDRATE_MASK 0x3ff
107 1.1 uch #define TX3922_UARTCTRL2_BAUDRATE_MASK 0x7ff
108 1.1 uch
109 1.1 uch #ifdef TX391X
110 1.1 uch #define TX39_UARTCLOCKHZ TX3912_UARTCLOCKHZ
111 1.1 uch #define TX39_UARTCTRL2_BAUDRATE_MASK TX3912_UARTCTRL2_BAUDRATE_MASK
112 1.1 uch #elif defined TX392X
113 1.1 uch #define TX39_UARTCLOCKHZ TX3922_UARTCLOCKHZ
114 1.1 uch #define TX39_UARTCTRL2_BAUDRATE_MASK TX3922_UARTCTRL2_BAUDRATE_MASK
115 1.1 uch #endif
116 1.1 uch
117 1.2 uch #define TX39_UARTCTRL2_BAUDRATE_SET(cr, val) \
118 1.2 uch ((cr) | (((val) << TX39_UARTCTRL2_BAUDRATE_SHIFT) & \
119 1.1 uch (TX39_UARTCTRL2_BAUDRATE_MASK << TX39_UARTCTRL2_BAUDRATE_SHIFT)))
120 1.1 uch
121 1.1 uch /*
122 1.1 uch * UART DMA Control 1 Register
123 1.1 uch */
124 1.1 uch /* W */
125 1.1 uch #define TX39_UARTDMACTRL1_DMASTARTVAL_MASK 0xfffffffc
126 1.2 uch #define TX39_UARTDMACTRL1_DMASTARTVAL_SET(cr, val) \
127 1.1 uch ((cr) | ((val) & TX39_UARTDMACTRL1_DMASTARTVAL_MASK))
128 1.1 uch
129 1.1 uch /*
130 1.1 uch * UART DMA Control 2 Register
131 1.1 uch */
132 1.1 uch /* W */
133 1.1 uch #define TX39_UARTDMACTRL2_DMALENGTH_MASK 0x0000ffff
134 1.2 uch #define TX39_UARTDMACTRL2_DMALENGTH_SET(cr, val) \
135 1.1 uch ((cr) | ((val) & TX39_UARTDMACTRL1_DMALENGTH_MASK))
136 1.1 uch
137 1.1 uch /*
138 1.1 uch * UART DMA Count Register
139 1.1 uch */
140 1.1 uch /* R */
141 1.1 uch #define TX39_UARTDMACNT_DMACNT_SHIFT 0
142 1.1 uch #define TX39_UARTDMACNT_DMACNT_MASK 0xffff
143 1.2 uch #define TX39_UARTDMACNT_DMACNT(cr) \
144 1.1 uch ((cr) & TX39_UARTDMACNT_DMACNT_MASK)
145 1.1 uch
146 1.1 uch /*
147 1.1 uch * UART Transmit Holding Register
148 1.1 uch */
149 1.1 uch /* W */
150 1.1 uch #define TX39_UARTTXHOLD_BREAK 0x00000100
151 1.1 uch #define TX39_UARTTXHOLD_TXDATA_SHIFT 0
152 1.1 uch #define TX39_UARTTXHOLD_TXDATA_MASK 0x000000ff
153 1.2 uch #define TX39_UARTTXHOLD_TXDATA_SET(cr, val) \
154 1.1 uch ((cr) | ((val) & TX39_UARTTXHOLD_TXDATA_MASK))
155 1.1 uch
156 1.1 uch /*
157 1.1 uch * UART Receiver Holding Register
158 1.1 uch */
159 1.1 uch /* R */
160 1.1 uch #define TX39_UARTRXHOLD_RXDATA_SHIFT 0
161 1.1 uch #define TX39_UARTRXHOLD_RXDATA_MASK 0x000000ff
162 1.2 uch #define TX39_UARTRXHOLD_RXDATA(cr) \
163 1.1 uch ((cr) & TX39_UARTRXHOLD_RXDATA_MASK)
164