bcu_vrip.c revision 1.17 1 1.17 provos /* $NetBSD: bcu_vrip.c,v 1.17 2002/09/27 15:36:06 provos Exp $ */
2 1.1 takemura
3 1.1 takemura /*-
4 1.7 sato * Copyright (c) 1999-2001 SATO Kazumi. All rights reserved.
5 1.16 takemura * Copyright (c) 1999, 2002 PocketBSD Project. All rights reserved.
6 1.1 takemura *
7 1.1 takemura * Redistribution and use in source and binary forms, with or without
8 1.1 takemura * modification, are permitted provided that the following conditions
9 1.1 takemura * are met:
10 1.1 takemura * 1. Redistributions of source code must retain the above copyright
11 1.1 takemura * notice, this list of conditions and the following disclaimer.
12 1.1 takemura * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 takemura * notice, this list of conditions and the following disclaimer in the
14 1.1 takemura * documentation and/or other materials provided with the distribution.
15 1.1 takemura * 3. All advertising materials mentioning features or use of this software
16 1.1 takemura * must display the following acknowledgement:
17 1.1 takemura * This product includes software developed by the PocketBSD project
18 1.1 takemura * and its contributors.
19 1.1 takemura * 4. Neither the name of the project nor the names of its contributors
20 1.1 takemura * may be used to endorse or promote products derived from this software
21 1.1 takemura * without specific prior written permission.
22 1.1 takemura *
23 1.1 takemura * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
24 1.1 takemura * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
25 1.1 takemura * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
26 1.1 takemura * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
27 1.1 takemura * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
28 1.1 takemura * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
29 1.1 takemura * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30 1.1 takemura * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31 1.1 takemura * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32 1.1 takemura * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
33 1.1 takemura * SUCH DAMAGE.
34 1.1 takemura *
35 1.1 takemura */
36 1.1 takemura
37 1.1 takemura #include <sys/param.h>
38 1.1 takemura #include <sys/systm.h>
39 1.1 takemura #include <sys/device.h>
40 1.1 takemura #include <sys/reboot.h>
41 1.1 takemura
42 1.1 takemura #include <machine/bus.h>
43 1.15 uch #include <machine/debug.h>
44 1.16 takemura #include <machine/platid.h>
45 1.16 takemura #include <machine/platid_mask.h>
46 1.1 takemura
47 1.1 takemura #include <mips/cpuregs.h>
48 1.1 takemura
49 1.7 sato #include "opt_vr41xx.h"
50 1.1 takemura #include <hpcmips/vr/vr.h>
51 1.7 sato #include <hpcmips/vr/vrcpudef.h>
52 1.14 takemura #include <hpcmips/vr/vripif.h>
53 1.1 takemura #include <hpcmips/vr/vripvar.h>
54 1.1 takemura #include <hpcmips/vr/vripreg.h>
55 1.1 takemura #include <hpcmips/vr/bcureg.h>
56 1.1 takemura #include <hpcmips/vr/bcuvar.h>
57 1.1 takemura
58 1.12 uch static int vrbcu_match(struct device *, struct cfdata *, void *);
59 1.12 uch static void vrbcu_attach(struct device *, struct device *, void *);
60 1.1 takemura
61 1.12 uch static void vrbcu_write(struct vrbcu_softc *, int, unsigned short);
62 1.12 uch static unsigned short vrbcu_read(struct vrbcu_softc *, int);
63 1.2 sato
64 1.12 uch static void vrbcu_dump_regs(void);
65 1.5 sato
66 1.2 sato char *vr_cpuname=NULL;
67 1.2 sato int vr_major=-1;
68 1.2 sato int vr_minor=-1;
69 1.2 sato int vr_cpuid=-1;
70 1.1 takemura
71 1.1 takemura struct cfattach vrbcu_ca = {
72 1.3 sato sizeof(struct vrbcu_softc), vrbcu_match, vrbcu_attach
73 1.1 takemura };
74 1.1 takemura
75 1.3 sato struct vrbcu_softc *the_bcu_sc = NULL;
76 1.3 sato
77 1.16 takemura #ifdef SINGLE_VRIP_BASE
78 1.16 takemura #define vrbcu_addr() VRIP_BCU_ADDR
79 1.16 takemura #else
80 1.16 takemura static bus_addr_t vrbcu_addr(void);
81 1.16 takemura static bus_addr_t
82 1.16 takemura vrbcu_addr()
83 1.16 takemura {
84 1.16 takemura static bus_addr_t addr = NULL;
85 1.16 takemura static struct platid_data addrs[] = {
86 1.16 takemura { &platid_mask_CPU_MIPS_VR_4102, (void *)VR4102_BCU_ADDR },
87 1.16 takemura { &platid_mask_CPU_MIPS_VR_4111, (void *)VR4102_BCU_ADDR },
88 1.16 takemura { &platid_mask_CPU_MIPS_VR_4121, (void *)VR4102_BCU_ADDR },
89 1.16 takemura { &platid_mask_CPU_MIPS_VR_4122, (void *)VR4122_BCU_ADDR },
90 1.16 takemura { &platid_mask_CPU_MIPS_VR_4131, (void *)VR4122_BCU_ADDR },
91 1.16 takemura { &platid_mask_CPU_MIPS_VR_4181, (void *)VR4181_BCU_ADDR },
92 1.16 takemura { NULL, NULL } /* terminator, don't delete */
93 1.16 takemura };
94 1.16 takemura struct platid_data *p;
95 1.16 takemura
96 1.16 takemura if (addr == NULL) {
97 1.16 takemura if ((p = platid_search_data(&platid, addrs)) == NULL)
98 1.17 provos panic("%s: can't find VR BCU address", __FUNCTION__);
99 1.16 takemura addr = (bus_addr_t)p->data;
100 1.16 takemura }
101 1.16 takemura
102 1.16 takemura return (addr);
103 1.16 takemura }
104 1.16 takemura #endif /* SINGLE_VRIP_BASE */
105 1.16 takemura
106 1.3 sato static inline void
107 1.12 uch vrbcu_write(struct vrbcu_softc *sc, int port, unsigned short val)
108 1.3 sato {
109 1.12 uch
110 1.3 sato bus_space_write_2(sc->sc_iot, sc->sc_ioh, port, val);
111 1.3 sato }
112 1.3 sato
113 1.3 sato static inline unsigned short
114 1.12 uch vrbcu_read(struct vrbcu_softc *sc, int port)
115 1.3 sato {
116 1.12 uch
117 1.12 uch return (bus_space_read_2(sc->sc_iot, sc->sc_ioh, port));
118 1.3 sato }
119 1.3 sato
120 1.1 takemura static int
121 1.12 uch vrbcu_match(struct device *parent, struct cfdata *cf, void *aux)
122 1.1 takemura {
123 1.12 uch
124 1.12 uch return (2);
125 1.1 takemura }
126 1.1 takemura
127 1.1 takemura static void
128 1.12 uch vrbcu_attach(struct device *parent, struct device *self, void *aux)
129 1.1 takemura {
130 1.1 takemura struct vrip_attach_args *va = aux;
131 1.3 sato struct vrbcu_softc *sc = (struct vrbcu_softc *)self;
132 1.1 takemura
133 1.3 sato sc->sc_iot = va->va_iot;
134 1.3 sato bus_space_map(sc->sc_iot, va->va_addr, va->va_size,
135 1.12 uch 0, /* no flags */
136 1.12 uch &sc->sc_ioh);
137 1.1 takemura
138 1.1 takemura printf("\n");
139 1.3 sato the_bcu_sc = sc;
140 1.5 sato vrbcu_dump_regs();
141 1.5 sato }
142 1.5 sato
143 1.5 sato static void
144 1.5 sato vrbcu_dump_regs()
145 1.5 sato {
146 1.5 sato struct vrbcu_softc *sc = the_bcu_sc;
147 1.7 sato int cpuclock = 0, tclock = 0, vtclock = 0, cpuid;
148 1.8 sato #if !defined(ONLY_VR4102)
149 1.7 sato int spdreg;
150 1.7 sato #endif
151 1.7 sato #ifdef VRBCUDEBUG
152 1.5 sato int reg;
153 1.7 sato #endif /* VRBCUDEBUG */
154 1.5 sato
155 1.7 sato cpuid = vrbcu_vrip_getcpuid();
156 1.8 sato #if !defined(ONLY_VR4181) && !defined(ONLY_VR4102)
157 1.7 sato if (cpuid != BCUREVID_FIXRID_4181
158 1.12 uch && cpuid <= BCUREVID_RID_4131
159 1.12 uch && cpuid >= BCUREVID_RID_4111) {
160 1.7 sato spdreg = vrbcu_read(sc, BCUCLKSPEED_REG_W);
161 1.5 sato #ifdef VRBCUDEBUG
162 1.7 sato printf("vrbcu: CLKSPEED %x: \n", spdreg);
163 1.7 sato #endif /* VRBCUDEBUG */
164 1.7 sato }
165 1.7 sato #endif
166 1.8 sato #if defined VR4181
167 1.8 sato if (cpuid == BCUREVID_FIXRID_4181){
168 1.8 sato spdreg = vrbcu_read(sc, BCU81CLKSPEED_REG_W);
169 1.8 sato #ifdef VRBCUDEBUG
170 1.8 sato printf("vrbcu: CLKSPEED %x: \n", spdreg);
171 1.8 sato #endif /* VRBCUDEBUG */
172 1.8 sato }
173 1.8 sato #endif
174 1.7 sato
175 1.5 sato cpuclock = vrbcu_vrip_getcpuclock();
176 1.5 sato
177 1.5 sato switch (cpuid) {
178 1.8 sato #if defined VR4181
179 1.7 sato case BCUREVID_FIXRID_4181:
180 1.12 uch switch ((spdreg & BCU81CLKSPEED_DIVTMASK) >>
181 1.12 uch BCU81CLKSPEED_DIVTSHFT){
182 1.8 sato case BCU81CLKSPEED_DIVT1:
183 1.8 sato vtclock = tclock = cpuclock;
184 1.8 sato break;
185 1.8 sato case BCU81CLKSPEED_DIVT2:
186 1.8 sato vtclock = tclock = cpuclock/2;
187 1.8 sato break;
188 1.8 sato case BCU81CLKSPEED_DIVT3:
189 1.8 sato vtclock = tclock = cpuclock/3;
190 1.8 sato break;
191 1.8 sato case BCU81CLKSPEED_DIVT4:
192 1.8 sato vtclock = tclock = cpuclock/4;
193 1.8 sato break;
194 1.8 sato default:
195 1.8 sato vtclock = tclock = 0;
196 1.8 sato }
197 1.8 sato break;
198 1.8 sato #endif /* VR4181 */
199 1.5 sato case BCUREVID_RID_4101:
200 1.5 sato case BCUREVID_RID_4102:
201 1.5 sato vtclock = tclock = cpuclock/2;
202 1.5 sato break;
203 1.7 sato #if defined VR4111
204 1.5 sato case BCUREVID_RID_4111:
205 1.7 sato if ((spdreg&BCUCLKSPEED_DIVT2B) == 0)
206 1.5 sato vtclock = tclock = cpuclock/2;
207 1.7 sato else if ((spdreg&BCUCLKSPEED_DIVT3B) == 0)
208 1.5 sato vtclock = tclock = cpuclock/3;
209 1.7 sato else if ((spdreg&BCUCLKSPEED_DIVT4B) == 0)
210 1.5 sato vtclock = tclock = cpuclock/4;
211 1.5 sato else
212 1.5 sato vtclock = tclock = 0; /* XXX */
213 1.5 sato break;
214 1.7 sato #endif /* VR4111 */
215 1.7 sato #if defined VR4121
216 1.5 sato case BCUREVID_RID_4121:
217 1.12 uch {
218 1.12 uch int vt;
219 1.12 uch tclock = cpuclock / ((spdreg & BCUCLKSPEED_DIVTMASK) >>
220 1.12 uch BCUCLKSPEED_DIVTSHFT);
221 1.12 uch vt = ((spdreg & BCUCLKSPEED_DIVVTMASK) >>
222 1.12 uch BCUCLKSPEED_DIVVTSHFT);
223 1.12 uch if (vt == 0)
224 1.12 uch vtclock = 0; /* XXX */
225 1.12 uch else if (vt < 0x9)
226 1.12 uch vtclock = cpuclock / vt;
227 1.12 uch else
228 1.12 uch vtclock = cpuclock / ((vt - 8)*2+1) * 2;
229 1.12 uch }
230 1.12 uch break;
231 1.7 sato #endif /* VR4121 */
232 1.11 sato #if defined VR4122 || defined VR4131
233 1.9 enami case BCUREVID_RID_4122:
234 1.11 sato case BCUREVID_RID_4131:
235 1.12 uch {
236 1.12 uch int vtdiv;
237 1.9 enami
238 1.12 uch vtdiv = ((spdreg & BCUCLKSPEED_VTDIVMODE) >>
239 1.12 uch BCUCLKSPEED_VTDIVSHFT);
240 1.12 uch if (vtdiv == 0 || vtdiv > BCUCLKSPEED_VTDIV6)
241 1.12 uch vtclock = 0; /* XXX */
242 1.12 uch else
243 1.12 uch vtclock = cpuclock / vtdiv;
244 1.12 uch tclock = vtclock /
245 1.12 uch (((spdreg & BCUCLKSPEED_TDIVMODE) >>
246 1.12 uch BCUCLKSPEED_TDIVSHFT) ? 4 : 2);
247 1.12 uch }
248 1.12 uch break;
249 1.11 sato #endif /* VR4122 || VR4131 */
250 1.5 sato default:
251 1.5 sato break;
252 1.5 sato }
253 1.7 sato if (tclock)
254 1.7 sato printf("%s: cpu %d.%03dMHz, bus %d.%03dMHz, ram %d.%03dMHz\n",
255 1.12 uch sc->sc_dev.dv_xname,
256 1.12 uch cpuclock/1000000, (cpuclock%1000000)/1000,
257 1.12 uch tclock/1000000, (tclock%1000000)/1000,
258 1.12 uch vtclock/1000000, (vtclock%1000000)/1000);
259 1.7 sato else {
260 1.7 sato printf("%s: cpu %d.%03dMHz\n",
261 1.12 uch sc->sc_dev.dv_xname,
262 1.12 uch cpuclock/1000000, (cpuclock%1000000)/1000);
263 1.12 uch printf("%s: UNKNOWN BUS CLOCK SPEED:"
264 1.12 uch " CPU is UNKNOWN or NOT CONFIGURED\n",
265 1.12 uch sc->sc_dev.dv_xname);
266 1.7 sato }
267 1.5 sato #ifdef VRBCUDEBUG
268 1.7 sato reg = vrbcu_read(sc, BCUCNT1_REG_W);
269 1.7 sato printf("vrbcu: CNT1 %x: ", reg);
270 1.15 uch dbg_bit_print(reg);
271 1.7 sato #if !defined(ONLY_VR4181)
272 1.7 sato if (cpuid != BCUREVID_FIXRID_4181
273 1.12 uch && cpuid <= BCUREVID_RID_4121
274 1.12 uch && cpuid >= BCUREVID_RID_4102) {
275 1.7 sato reg = vrbcu_read(sc, BCUCNT2_REG_W);
276 1.7 sato printf("vrbcu: CNT2 %x: ", reg);
277 1.15 uch dbg_bit_print(reg);
278 1.7 sato }
279 1.7 sato #endif /* !defined ONLY_VR4181 */
280 1.11 sato #if !defined(ONLY_VR4181) || !defined(ONLY_VR4122_4131)
281 1.7 sato if (cpuid != BCUREVID_FIXRID_4181
282 1.12 uch && cpuid <= BCUREVID_RID_4121
283 1.12 uch && cpuid >= BCUREVID_RID_4102) {
284 1.7 sato reg = vrbcu_read(sc, BCUSPEED_REG_W);
285 1.7 sato printf("vrbcu: SPEED %x: ", reg);
286 1.15 uch dbg_bit_print(reg);
287 1.7 sato reg = vrbcu_read(sc, BCUERRST_REG_W);
288 1.7 sato printf("vrbcu: ERRST %x: ", reg);
289 1.15 uch dbg_bit_print(reg);
290 1.7 sato reg = vrbcu_read(sc, BCURFCNT_REG_W);
291 1.7 sato printf("vrbcu: RFCNT %x\n", reg);
292 1.7 sato reg = vrbcu_read(sc, BCUREFCOUNT_REG_W);
293 1.7 sato printf("vrbcu: RFCOUNT %x\n", reg);
294 1.7 sato }
295 1.11 sato #endif /* !defined(ONLY_VR4181) || !defined(ONLY_VR4122_4131) */
296 1.7 sato #if !defined(ONLY_VR4181)
297 1.7 sato if (cpuid != BCUREVID_FIXRID_4181
298 1.12 uch && cpuid <= BCUREVID_RID_4131
299 1.12 uch && cpuid >= BCUREVID_RID_4111)
300 1.7 sato {
301 1.5 sato reg = vrbcu_read(sc, BCUCNT3_REG_W);
302 1.5 sato printf("vrbcu: CNT3 %x: ", reg);
303 1.15 uch dbg_bit_print(reg);
304 1.5 sato }
305 1.7 sato #endif /* !defined ONLY_VR4181 */
306 1.5 sato #endif /* VRBCUDEBUG */
307 1.5 sato
308 1.1 takemura }
309 1.1 takemura
310 1.1 takemura static char *cpuname[] = {
311 1.7 sato "VR4101", /* 0 */
312 1.7 sato "VR4102", /* 1 */
313 1.7 sato "VR4111", /* 2 */
314 1.7 sato "VR4121", /* 3 */
315 1.7 sato "VR4122", /* 4 */
316 1.11 sato "VR4131", /* 5 */
317 1.7 sato "UNKNOWN",
318 1.7 sato "UNKNOWN",
319 1.1 takemura "UNKNOWN",
320 1.1 takemura "UNKNOWN",
321 1.1 takemura "UNKNOWN",
322 1.7 sato "UNKNOWN",
323 1.7 sato "UNKNOWN",
324 1.7 sato "UNKNOWN",
325 1.7 sato "UNKNOWN",
326 1.7 sato "UNKNOWN",
327 1.7 sato "VR4181", /* 0x10 + 0 */
328 1.7 sato };
329 1.1 takemura
330 1.2 sato int
331 1.2 sato vrbcu_vrip_getcpuid(void)
332 1.2 sato {
333 1.2 sato volatile u_int16_t *revreg;
334 1.2 sato
335 1.2 sato if (vr_cpuid != -1)
336 1.12 uch return (vr_cpuid);
337 1.2 sato
338 1.2 sato if (vr_cpuid == -1) {
339 1.16 takemura if (vrbcu_addr() == VR4181_BCU_ADDR)
340 1.12 uch revreg = (u_int16_t *)MIPS_PHYS_TO_KSEG1
341 1.16 takemura ((vrbcu_addr() + BCU81REVID_REG_W));
342 1.8 sato else
343 1.12 uch revreg = (u_int16_t *)MIPS_PHYS_TO_KSEG1
344 1.16 takemura ((vrbcu_addr() + BCUREVID_REG_W));
345 1.2 sato
346 1.2 sato vr_cpuid = *revreg;
347 1.2 sato vr_cpuid = (vr_cpuid&BCUREVID_RIDMASK)>>BCUREVID_RIDSHFT;
348 1.16 takemura if (vrbcu_addr() == VR4181_BCU_ADDR
349 1.8 sato && vr_cpuid == BCUREVID_RID_4181) /* conflict vr4101 */
350 1.7 sato vr_cpuid = BCUREVID_FIXRID_4181;
351 1.2 sato }
352 1.12 uch return (vr_cpuid);
353 1.2 sato }
354 1.2 sato
355 1.1 takemura char *
356 1.1 takemura vrbcu_vrip_getcpuname(void)
357 1.1 takemura {
358 1.2 sato int cpuid;
359 1.1 takemura
360 1.2 sato if (vr_cpuname != NULL)
361 1.12 uch return (vr_cpuname);
362 1.1 takemura
363 1.2 sato cpuid = vrbcu_vrip_getcpuid();
364 1.2 sato vr_cpuname = cpuname[cpuid];
365 1.12 uch
366 1.12 uch return (vr_cpuname);
367 1.1 takemura }
368 1.1 takemura
369 1.2 sato
370 1.1 takemura int
371 1.1 takemura vrbcu_vrip_getcpumajor(void)
372 1.1 takemura {
373 1.1 takemura volatile u_int16_t *revreg;
374 1.2 sato
375 1.2 sato if (vr_major != -1)
376 1.12 uch return (vr_major);
377 1.1 takemura
378 1.12 uch revreg = (u_int16_t *)MIPS_PHYS_TO_KSEG1
379 1.16 takemura ((vrbcu_addr() + BCUREVID_REG_W));
380 1.1 takemura
381 1.2 sato vr_major = *revreg;
382 1.2 sato vr_major = (vr_major&BCUREVID_MJREVMASK)>>BCUREVID_MJREVSHFT;
383 1.12 uch
384 1.12 uch return (vr_major);
385 1.1 takemura }
386 1.1 takemura
387 1.1 takemura int
388 1.1 takemura vrbcu_vrip_getcpuminor(void)
389 1.1 takemura {
390 1.1 takemura volatile u_int16_t *revreg;
391 1.2 sato
392 1.2 sato if (vr_minor != -1)
393 1.12 uch return (vr_minor);
394 1.1 takemura
395 1.12 uch revreg = (u_int16_t *)MIPS_PHYS_TO_KSEG1
396 1.16 takemura ((vrbcu_addr() + BCUREVID_REG_W));
397 1.1 takemura
398 1.2 sato vr_minor = *revreg;
399 1.2 sato vr_minor = (vr_minor&BCUREVID_MNREVMASK)>>BCUREVID_MNREVSHFT;
400 1.12 uch
401 1.12 uch return (vr_minor);
402 1.1 takemura }
403 1.4 shin
404 1.4 shin #define CLKX 18432000 /* CLKX1,CLKX2: 18.432MHz */
405 1.4 shin #define MHZ 1000000
406 1.4 shin
407 1.4 shin int
408 1.4 shin vrbcu_vrip_getcpuclock(void)
409 1.4 shin {
410 1.4 shin u_int16_t clksp;
411 1.4 shin int cpuid, cpuclock;
412 1.4 shin
413 1.4 shin cpuid = vrbcu_vrip_getcpuid();
414 1.7 sato if (cpuid != BCUREVID_FIXRID_4181 && cpuid >= BCUREVID_RID_4111) {
415 1.12 uch clksp = *(u_int16_t *)MIPS_PHYS_TO_KSEG1
416 1.16 takemura ((vrbcu_addr() + BCUCLKSPEED_REG_W)) &
417 1.12 uch BCUCLKSPEED_CLKSPMASK;
418 1.8 sato } else if (cpuid == BCUREVID_FIXRID_4181) {
419 1.12 uch clksp = *(u_int16_t *)MIPS_PHYS_TO_KSEG1
420 1.16 takemura ((vrbcu_addr() + BCU81CLKSPEED_REG_W)) &
421 1.12 uch BCUCLKSPEED_CLKSPMASK;
422 1.7 sato }
423 1.4 shin
424 1.4 shin switch (cpuid) {
425 1.7 sato case BCUREVID_FIXRID_4181:
426 1.8 sato cpuclock = CLKX / clksp * 64;
427 1.7 sato /* branch delay is 1 clock; 2 clock/loop */
428 1.7 sato cpuspeed = (cpuclock / 2 + MHZ / 2) / MHZ;
429 1.7 sato break;
430 1.4 shin case BCUREVID_RID_4101:
431 1.4 shin /* assume 33MHz */
432 1.4 shin cpuclock = 33000000;
433 1.4 shin /* branch delay is 1 clock; 2 clock/loop */
434 1.4 shin cpuspeed = (cpuclock / 2 + MHZ / 2) / MHZ;
435 1.4 shin break;
436 1.4 shin case BCUREVID_RID_4102:
437 1.4 shin cpuclock = CLKX / clksp * 32;
438 1.4 shin /* branch delay is 1 clock; 2 clock/loop */
439 1.4 shin cpuspeed = (cpuclock / 2 + MHZ / 2) / MHZ;
440 1.4 shin break;
441 1.4 shin case BCUREVID_RID_4111:
442 1.4 shin cpuclock = CLKX / clksp * 64;
443 1.4 shin /* branch delay is 1 clock; 2 clock/loop */
444 1.4 shin cpuspeed = (cpuclock / 2 + MHZ / 2) / MHZ;
445 1.4 shin break;
446 1.4 shin case BCUREVID_RID_4121:
447 1.4 shin cpuclock = CLKX / clksp * 64;
448 1.9 enami /* branch delay is 2 clock; 3 clock/loop */
449 1.9 enami cpuspeed = (cpuclock / 3 + MHZ / 2) / MHZ;
450 1.9 enami break;
451 1.9 enami case BCUREVID_RID_4122:
452 1.11 sato cpuclock = CLKX / clksp * 98;
453 1.11 sato /* branch delay is 2 clock; 3 clock/loop */
454 1.11 sato cpuspeed = (cpuclock / 3 + MHZ / 2) / MHZ;
455 1.11 sato break;
456 1.11 sato case BCUREVID_RID_4131:
457 1.9 enami cpuclock = CLKX / clksp * 98;
458 1.4 shin /* branch delay is 2 clock; 3 clock/loop */
459 1.4 shin cpuspeed = (cpuclock / 3 + MHZ / 2) / MHZ;
460 1.4 shin break;
461 1.4 shin default:
462 1.17 provos panic("unknown CPU type %d", cpuid);
463 1.4 shin break;
464 1.4 shin }
465 1.12 uch
466 1.12 uch return (cpuclock);
467 1.4 shin }
468