1 1.2 martin /* $NetBSD: flashreg.h,v 1.2 2008/04/28 20:23:22 martin Exp $ */ 2 1.1 igy 3 1.1 igy /* 4 1.1 igy * Copyright (c) 2002 The NetBSD Foundation, Inc. 5 1.1 igy * All rights reserved. 6 1.1 igy * 7 1.1 igy * This code is derived from software contributed to The NetBSD Foundation 8 1.1 igy * by Naoto Shimazaki of YOKOGAWA Electric Corporation. 9 1.1 igy * 10 1.1 igy * Redistribution and use in source and binary forms, with or without 11 1.1 igy * modification, are permitted provided that the following conditions 12 1.1 igy * are met: 13 1.1 igy * 1. Redistributions of source code must retain the above copyright 14 1.1 igy * notice, this list of conditions and the following disclaimer. 15 1.1 igy * 2. Redistributions in binary form must reproduce the above copyright 16 1.1 igy * notice, this list of conditions and the following disclaimer in the 17 1.1 igy * documentation and/or other materials provided with the distribution. 18 1.1 igy * 19 1.1 igy * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 20 1.1 igy * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 21 1.1 igy * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 22 1.1 igy * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 23 1.1 igy * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 24 1.1 igy * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 25 1.1 igy * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 26 1.1 igy * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 27 1.1 igy * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 28 1.1 igy * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29 1.1 igy * POSSIBILITY OF SUCH DAMAGE. 30 1.1 igy */ 31 1.1 igy 32 1.1 igy /* 33 1.1 igy * Intel 28F128 Flash Memory registers 34 1.1 igy */ 35 1.1 igy 36 1.1 igy #define I28F128_BLOCK_SIZE 0x20000 /* 128Kbyte */ 37 1.1 igy #define I28F128_BLOCK_MASK 0x1ffff /* 128Kbyte */ 38 1.1 igy 39 1.1 igy #define I28F128_MANUFACT 0x89 40 1.1 igy #define I28F128_DEVCODE 0x18 41 1.1 igy #define I28F128_PRIM_COMM0 0x01 42 1.1 igy #define I28F128_PRIM_COMM1 0x00 43 1.1 igy #define I28F128_PRIM_EXT_TBL0 0x31 44 1.1 igy #define I28F128_PRIM_EXT_TBL1 0x00 45 1.1 igy 46 1.1 igy #define I28F128_RESET 0xff 47 1.1 igy #define I28F128_READ_ARRAY I28F128_RESET 48 1.1 igy #define I28F128_READ_ID 0x90 49 1.1 igy #define I28F128_READ_STATUS 0x70 50 1.1 igy #define I28F128_CLEAR_STATUS 0x50 51 1.1 igy 52 1.1 igy #define I28F128_BLK_ERASE_1ST 0x20 53 1.1 igy #define I28F128_BLK_ERASE_2ND 0xd0 54 1.1 igy #define I28F128_WORDBYTE_PROG 0x40 55 1.1 igy #define I28F128_WRITE_BUFFER 0xe8 56 1.1 igy #define I28F128_WBUF_CONFIRM 0xd0 57 1.1 igy 58 1.1 igy #define I28F128_S_READY 0x80 59 1.1 igy #define I28F128_S_ERASE_SUSPEND 0x40 60 1.1 igy #define I28F128_S_COMSEQ_ERROR 0x30 61 1.1 igy #define I28F128_S_ERASE_ERROR 0x20 62 1.1 igy #define I28F128_S_PROG_ERROR 0x10 63 1.1 igy #define I28F128_S_LOW_VOLTAGE 0x08 64 1.1 igy #define I28F128_S_PROG_SUSPEND 0x04 65 1.1 igy #define I28F128_S_BLOCK_LOCKED 0x02 66 1.1 igy 67 1.1 igy #define I28F128_XS_BUF_AVAIL 0x80 68 1.1 igy 69 1.1 igy #define I28F128_BUFFER_SIZE 0x20 70 1.1 igy 71 1.1 igy #define I28F128_BLOCK_ERASE_TIME 1000000 /* usec */ 72 1.1 igy #define I28F128_WRITE_BUFFER_TIMEOUT 800 /* usec */ 73 1.1 igy #define I28F128_WRITE_WORD_TIMEOUT 800 /* usec */ 74 1.1 igy 75 1.1 igy 76 1.1 igy #define MBM29LV160_MANUFACT 0x04 77 1.1 igy #define MBM29LV160TE_DEVCODE 0x22c4 78 1.1 igy #define MBM29LV160BE_DEVCODE 0x2249 79 1.1 igy 80 1.1 igy #define MBM29LV160_SUBSECT_MASK 0x000f8000 81 1.1 igy #define MBM29LV160TE_SUBSECT_ADDR 0x000f8000 82 1.1 igy #define MBM29LV160BE_SUBSECT_ADDR 0x00000000 83 1.1 igy 84 1.1 igy #define MBM29LV160_COMM_ADDR0 (0x555 << 1) 85 1.1 igy #define MBM29LV160_COMM_ADDR1 (0x2aa << 1) 86 1.1 igy #define MBM29LV160_COMM_ADDR2 (0x555 << 1) 87 1.1 igy #define MBM29LV160_COMM_ADDR3 (0x555 << 1) 88 1.1 igy #define MBM29LV160_COMM_ADDR4 (0x2aa << 1) 89 1.1 igy #define MBM29LV160_COMM_ADDR5 (0x555 << 1) 90 1.1 igy 91 1.1 igy #define MBM29LV160_COMM_CMD0 0xaa 92 1.1 igy #define MBM29LV160_COMM_CMD1 0x55 93 1.1 igy 94 1.1 igy #define MBM29LV160_SIGN_CMD2 0x90 95 1.1 igy #define MBM29LV160_PROG_CMD2 0xa0 96 1.1 igy #define MBM29LV160_ESECT_CMD2 0x80 97 1.1 igy #define MBM29LV160_ESECT_CMD3 0xaa 98 1.1 igy #define MBM29LV160_ESECT_CMD4 0x55 99 1.1 igy #define MBM29LV160_ESECT_CMD5 0x30 100 1.1 igy 101 1.1 igy #define MBM29LV160_DEVCODE_REG 0x02 102 1.1 igy 103 1.1 igy #define MBM29LV160_SECT_SIZE 0x00010000 104 1.1 igy #define MBM29LV160_SUBSECT_SIZE 0x00002000 105