vr4181dcureg.h revision 1.2 1 1.2 martin /* $NetBSD: vr4181dcureg.h,v 1.2 2008/04/28 20:23:22 martin Exp $ */
2 1.1 igy
3 1.1 igy /*
4 1.1 igy * Copyright (c) 2002 The NetBSD Foundation, Inc.
5 1.1 igy * All rights reserved.
6 1.1 igy *
7 1.1 igy * This code is derived from software contributed to The NetBSD Foundation
8 1.1 igy * by Naoto Shimazaki of YOKOGAWA Electric Corporation.
9 1.1 igy *
10 1.1 igy * Redistribution and use in source and binary forms, with or without
11 1.1 igy * modification, are permitted provided that the following conditions
12 1.1 igy * are met:
13 1.1 igy * 1. Redistributions of source code must retain the above copyright
14 1.1 igy * notice, this list of conditions and the following disclaimer.
15 1.1 igy * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 igy * notice, this list of conditions and the following disclaimer in the
17 1.1 igy * documentation and/or other materials provided with the distribution.
18 1.1 igy *
19 1.1 igy * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 igy * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 igy * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 igy * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 igy * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 igy * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 igy * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 igy * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 igy * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 igy * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 igy * POSSIBILITY OF SUCH DAMAGE.
30 1.1 igy */
31 1.1 igy
32 1.1 igy /*
33 1.1 igy * VR4181 DCU (DMA Control Unit) Registers definitions.
34 1.1 igy * dcu1 at 0x0a000020-0x0a000047
35 1.1 igy * dcu2 at 0x0a000650-0x0a000667
36 1.1 igy *
37 1.1 igy */
38 1.1 igy
39 1.1 igy /* dcu1 registers */
40 1.1 igy #define DCU_MICDEST1REG1_W 0x00 /* microphone destination 1 low */
41 1.1 igy #define DCU_MICDEST1REG2_W 0x02 /* microphone destination 1 high */
42 1.1 igy #define DCU_MICDEST2REG1_W 0x04 /* microphone destination 2 low */
43 1.1 igy #define DCU_MICDEST2REG2_W 0x06 /* microphone destination 2 high */
44 1.1 igy #define DCU_SPKRSRC1REG1_W 0x08 /* speaker destination 1 low */
45 1.1 igy #define DCU_SPKRSRC1REG2_W 0x0a /* speaker destination 1 high */
46 1.1 igy #define DCU_SPKRSRC2REG1_W 0x0c /* speaker destination 2 low */
47 1.1 igy #define DCU_SPKRSRC2REG2_W 0x0e /* speaker destination 2 high */
48 1.1 igy #define DCU_DMARST_REG_W 0x20 /* DMA reset */
49 1.1 igy #define DCU_DMARST 0x0001 /* DMA reset */
50 1.1 igy #define DCU_AIUDMAMSK_REG_W 0x26 /* audio DMA mask */
51 1.1 igy #define DCU_ENABLE_MIC 0x0008 /* enable microphone */
52 1.1 igy #define DCU_ENABLE_SPK 0x0004 /* enable speaker */
53 1.1 igy
54 1.1 igy /* dcu2 registers */
55 1.1 igy #define DCU_MICRCLEN_REG_W 0x08 /* microphone record length */
56 1.1 igy #define DCU_SPKRCLEN_REG_W 0x0a /* speaker record length */
57 1.1 igy #define DCU_MICDMACFG_REG_W 0x0e /* microphone DMA configuration */
58 1.1 igy #define DCU_MICLOAD 0x0100
59 1.1 igy #define DCU_SPKDMACFG_REG_W 0x10 /* speaker DMA configuration */
60 1.1 igy #define DCU_SPKLOAD 0x0001
61 1.1 igy #define DCU_DMAITRQ_REG_W 0x12 /* DMA interrupt request */
62 1.1 igy #define DCU_SPKEOP 0x20
63 1.1 igy #define DCU_MICEOP 0x10
64 1.1 igy #define DCU_DMACTL_REG_W 0x14 /* DMA control */
65 1.1 igy #define DCU_SPKCNT_MSK 0xc000
66 1.1 igy #define DCU_SPKCNT_INC 0x0000
67 1.1 igy #define DCU_SPKCNT_DEC 0x4000
68 1.1 igy #define DCU_MICCNT_MSK 0x3000
69 1.1 igy #define DCU_MICCNT_INC 0x0000
70 1.1 igy #define DCU_MICCNT_DEC 0x1000
71 1.1 igy #define DCU_DMAITMK_REG_W 0x16 /* DMA interrupt mask */
72 1.1 igy #define DCU_SPKEOP_ENABLE 0x0020
73 1.1 igy #define DCU_MICEOP_ENABLE 0x0010
74