vr4181giureg.h revision 1.1 1 1.1 sato /* $NetBSD: vr4181giureg.h,v 1.1 2002/02/09 18:08:44 sato Exp $ */
2 1.1 sato
3 1.1 sato /*-
4 1.1 sato * Copyright (c) 2002 SATO Kazumi. All rights reserved.
5 1.1 sato *
6 1.1 sato * Redistribution and use in source and binary forms, with or without
7 1.1 sato * modification, are permitted provided that the following conditions
8 1.1 sato * are met:
9 1.1 sato * 1. Redistributions of source code must retain the above copyright
10 1.1 sato * notice, this list of conditions and the following disclaimer.
11 1.1 sato * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 sato * notice, this list of conditions and the following disclaimer in the
13 1.1 sato * documentation and/or other materials provided with the distribution.
14 1.1 sato * 3. Neither the name of the project nor the names of its contributors
15 1.1 sato * may be used to endorse or promote products derived from this software
16 1.1 sato * without specific prior written permission.
17 1.1 sato *
18 1.1 sato * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
19 1.1 sato * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 1.1 sato * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 1.1 sato * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
22 1.1 sato * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
23 1.1 sato * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
24 1.1 sato * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
25 1.1 sato * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
26 1.1 sato * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 1.1 sato * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 1.1 sato * SUCH DAMAGE.
29 1.1 sato *
30 1.1 sato */
31 1.1 sato
32 1.1 sato /*
33 1.1 sato * VR4181 GIU (General Purpose I/O Unit) Registers.
34 1.1 sato */
35 1.1 sato #define VR4181GIU_NO_REG_W 0xffffffff /* no register */
36 1.1 sato
37 1.1 sato #define VR4181GIU_MODE0_REG 0x00
38 1.1 sato #define VR4181GIU_MODE0_REG_W 0x00
39 1.1 sato #define VR4181GIU_MODE1_REG_W 0x02
40 1.1 sato #define VR4181GIU_MODE2_REG_W 0x04
41 1.1 sato #define VR4181GIU_MODE3_REG_W 0x06
42 1.1 sato
43 1.1 sato #define VR4181GIU_MODE_GPIO 0x0
44 1.1 sato #define VR4181GIU_MODE_ALT 0x1
45 1.1 sato /* VR4181GIU_MODE_GPIO */
46 1.1 sato #define VR4181GIU_MODE_IN 0x0
47 1.1 sato #define VR4181GIU_MODE_OUT 0x2
48 1.1 sato /* VR4181GIU_MODE_ALT */
49 1.1 sato #define VR4181GIU_MODE_ALT1 0x0
50 1.1 sato #define VR4181GIU_MODE_ALT2 0x2
51 1.1 sato
52 1.1 sato #define VR4181GIU_PIOD_REG 0x08
53 1.1 sato #define VR4181GIU_PIOD_L_REG_W 0x08
54 1.1 sato #define VR4181GIU_PIOD_H_REG_W 0x0a
55 1.1 sato
56 1.1 sato #define VR4181GIU_INTEN_REG_W 0x0c
57 1.1 sato
58 1.1 sato #define VR4181GIU_INTMASK_REG_W 0x0e
59 1.1 sato
60 1.1 sato #define VR4181GIU_INTTYP_REG 0x10
61 1.1 sato #define VR4181GIU_INTTYP_L_REG_W 0x10
62 1.1 sato #define VR4181GIU_INTTYP_H_REG_W 0x12
63 1.1 sato
64 1.1 sato #define VR4181GIU_INTSTAT_REG_W 0x14
65 1.1 sato
66 1.1 sato #define VR4181GIU_HIBST_REG 0x16
67 1.1 sato #define VR4181GIU_HIBST_L_REG_W 0x16
68 1.1 sato #define VR4181GIU_HIBST_H_REG_W 0x18
69 1.1 sato
70 1.1 sato #define VR4181GIU_SICTL_REG_W 0x1a
71 1.1 sato
72 1.1 sato #define VR4181GIU_KEYEN_REG_W 0x1c
73 1.1 sato
74 1.1 sato #define VR4181GIU_INTTYP_EDGE 0
75 1.1 sato #define VR4181GIU_INTTYP_LEVEL 0x2
76 1.1 sato #define VR4181GIU_INTTYP_HIGH 1
77 1.1 sato #define VR4181GIU_INTTYP_LOW 0
78 1.1 sato
79 1.1 sato /* END vr4181giu.h */
80