vrgiu.c revision 1.2 1 1.2 uch /* $NetBSD: vrgiu.c,v 1.2 1999/11/07 14:07:50 uch Exp $ */
2 1.1 takemura
3 1.1 takemura /*-
4 1.1 takemura * Copyright (c) 1999
5 1.1 takemura * Shin Takemura and PocketBSD Project. All rights reserved.
6 1.1 takemura *
7 1.1 takemura * Redistribution and use in source and binary forms, with or without
8 1.1 takemura * modification, are permitted provided that the following conditions
9 1.1 takemura * are met:
10 1.1 takemura * 1. Redistributions of source code must retain the above copyright
11 1.1 takemura * notice, this list of conditions and the following disclaimer.
12 1.1 takemura * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 takemura * notice, this list of conditions and the following disclaimer in the
14 1.1 takemura * documentation and/or other materials provided with the distribution.
15 1.1 takemura * 3. All advertising materials mentioning features or use of this software
16 1.1 takemura * must display the following acknowledgement:
17 1.1 takemura * This product includes software developed by the PocketBSD project
18 1.1 takemura * and its contributors.
19 1.1 takemura * 4. Neither the name of the project nor the names of its contributors
20 1.1 takemura * may be used to endorse or promote products derived from this software
21 1.1 takemura * without specific prior written permission.
22 1.1 takemura *
23 1.1 takemura * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
24 1.1 takemura * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
25 1.1 takemura * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
26 1.1 takemura * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
27 1.1 takemura * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
28 1.1 takemura * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
29 1.1 takemura * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30 1.1 takemura * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31 1.1 takemura * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32 1.1 takemura * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
33 1.1 takemura * SUCH DAMAGE.
34 1.1 takemura *
35 1.1 takemura */
36 1.1 takemura
37 1.1 takemura #include <sys/param.h>
38 1.1 takemura #include <sys/systm.h>
39 1.1 takemura #include <sys/device.h>
40 1.1 takemura #include <sys/malloc.h>
41 1.1 takemura #include <sys/queue.h>
42 1.1 takemura #define TAILQ_FOREACH(var, head, field) \
43 1.1 takemura for (var = TAILQ_FIRST(head); var; var = TAILQ_NEXT(var, field))
44 1.1 takemura #define TAILQ_EMPTY(head) ((head)->tqh_first == NULL)
45 1.1 takemura
46 1.1 takemura #include <mips/cpuregs.h>
47 1.1 takemura #include <machine/bus.h>
48 1.1 takemura
49 1.1 takemura #include <hpcmips/vr/vripreg.h>
50 1.1 takemura #include <hpcmips/vr/vripvar.h>
51 1.1 takemura #include <hpcmips/vr/vrgiureg.h>
52 1.1 takemura
53 1.1 takemura #include "locators.h"
54 1.1 takemura
55 1.1 takemura #ifdef VRGIUDEBUG
56 1.1 takemura int vrgiu_debug = 1;
57 1.1 takemura #define DPRINTF(arg) if (vrgiu_debug) printf arg;
58 1.1 takemura #else
59 1.1 takemura #define DPRINTF(arg)
60 1.1 takemura #endif
61 1.1 takemura
62 1.1 takemura #define LEGAL_INTR_PORT(x) ((x) >= 0 && (x) < MAX_GPIO_INOUT)
63 1.1 takemura #define LEGAL_OUT_PORT(x) ((x) >= 0 && (x) < MAX_GPIO_OUT)
64 1.1 takemura
65 1.1 takemura int vrgiu_match __P((struct device*, struct cfdata*, void*));
66 1.1 takemura void vrgiu_attach __P((struct device*, struct device*, void*));
67 1.1 takemura int vrgiu_intr __P((void*));
68 1.1 takemura int vrgiu_print __P((void*, const char*));
69 1.1 takemura void vrgiu_callback __P((struct device*));
70 1.1 takemura
71 1.1 takemura void vrgiu_dump_regs(struct vrgiu_softc *sc);
72 1.1 takemura u_int32_t vrgiu_regread_4 __P((vrgiu_chipset_tag_t, bus_addr_t));
73 1.1 takemura void vrgiu_regwrite_4 __P((vrgiu_chipset_tag_t, bus_addr_t, u_int32_t));
74 1.1 takemura
75 1.1 takemura int vrgiu_port_register __P((vrgiu_chipset_tag_t, enum gpio_name, int));
76 1.1 takemura int vrgiu_port_read __P((vrgiu_chipset_tag_t, vrgiu_gpioreg_t*));
77 1.1 takemura int vrgiu_port_write __P((vrgiu_chipset_tag_t, enum gpio_name, int));
78 1.1 takemura
79 1.1 takemura void *vrgiu_intr_establish __P((vrgiu_chipset_tag_t, int, int, int, int (*)(void *), void*));
80 1.1 takemura void vrgiu_intr_disestablish __P((vrgiu_chipset_tag_t, void*));
81 1.1 takemura
82 1.1 takemura struct vrgiu_function_tag vrgiu_functions = {
83 1.1 takemura vrgiu_port_register,
84 1.1 takemura vrgiu_port_read,
85 1.1 takemura vrgiu_port_write,
86 1.1 takemura vrgiu_regread_4,
87 1.1 takemura vrgiu_regwrite_4,
88 1.1 takemura vrgiu_intr_establish,
89 1.1 takemura vrgiu_intr_disestablish
90 1.1 takemura };
91 1.1 takemura
92 1.1 takemura struct cfattach vrgiu_ca = {
93 1.1 takemura sizeof(struct vrgiu_softc), vrgiu_match, vrgiu_attach
94 1.1 takemura };
95 1.1 takemura
96 1.1 takemura int
97 1.1 takemura vrgiu_match(parent, cf, aux)
98 1.1 takemura struct device *parent;
99 1.1 takemura struct cfdata *cf;
100 1.1 takemura void *aux;
101 1.1 takemura {
102 1.1 takemura return 2; /* 1st attach group of vrip */
103 1.1 takemura }
104 1.1 takemura
105 1.1 takemura void
106 1.1 takemura vrgiu_attach(parent, self, aux)
107 1.1 takemura struct device *parent;
108 1.1 takemura struct device *self;
109 1.1 takemura void *aux;
110 1.1 takemura {
111 1.1 takemura struct vrip_attach_args *va = aux;
112 1.1 takemura struct vrgiu_softc *sc = (void*)self;
113 1.1 takemura struct gpbus_attach_args gpa;
114 1.1 takemura int i;
115 1.1 takemura
116 1.1 takemura sc->sc_vc = va->va_vc;
117 1.1 takemura sc->sc_iot = va->va_iot;
118 1.1 takemura bus_space_map(sc->sc_iot, va->va_addr, va->va_size,
119 1.1 takemura 0 /* no cache */, &sc->sc_ioh);
120 1.1 takemura /*
121 1.1 takemura * Disable all interrupts.
122 1.1 takemura */
123 1.1 takemura sc->sc_intr_mask = 0;
124 1.1 takemura #ifdef WINCE_DEFAULT_SETTING
125 1.1 takemura #warning WINCE_DEFAULT_SETTING
126 1.1 takemura #else
127 1.1 takemura vrgiu_regwrite_4(sc, GIUINTEN_REG, sc->sc_intr_mask);
128 1.1 takemura #endif
129 1.1 takemura
130 1.1 takemura for (i = 0; i < MAX_GPIO_INOUT; i++)
131 1.1 takemura TAILQ_INIT(&sc->sc_intr_head[i]);
132 1.1 takemura if (!(sc->sc_ih = vrip_intr_establish(va->va_vc, va->va_intr, IPL_BIO,
133 1.1 takemura vrgiu_intr, sc))) {
134 1.1 takemura printf("%s: can't establish interrupt\n", sc->sc_dev.dv_xname);
135 1.1 takemura return;
136 1.1 takemura }
137 1.1 takemura vrgiu_functions.gf_intr_establish = vrgiu_intr_establish;
138 1.1 takemura vrgiu_functions.gf_intr_disestablish = vrgiu_intr_disestablish;
139 1.1 takemura /*
140 1.1 takemura * Register functions to upper interface.
141 1.1 takemura */
142 1.1 takemura vrip_giu_function_register(va->va_vc, &vrgiu_functions, self);
143 1.1 takemura /* Display port status (Input/Output) for debugging */
144 1.1 takemura {
145 1.1 takemura vrgiu_gpioreg_t preg;
146 1.1 takemura vrgiu_port_read(sc, &preg);
147 1.1 takemura printf("Output-port:");
148 1.1 takemura bitdisp64(preg);
149 1.1 takemura }
150 1.1 takemura /*
151 1.1 takemura * General purpose bus
152 1.1 takemura */
153 1.1 takemura for (i = 0; i< MAX_GPIO_INOUT; i++)
154 1.1 takemura sc->sc_gpio_map[i] = GIUPORT_NOTDEF;
155 1.1 takemura gpa.gpa_busname = "gpbus";
156 1.1 takemura gpa.gpa_gc = sc;
157 1.1 takemura gpa.gpa_gf = &vrgiu_functions;
158 1.1 takemura config_found(self, &gpa, vrgiu_print);
159 1.1 takemura /*
160 1.1 takemura * GIU-ISA bridge
161 1.1 takemura */
162 1.1 takemura #if 1 /* XXX Sometimes mounting root device failed. Why? XXX*/
163 1.1 takemura config_defer(self, vrgiu_callback);
164 1.1 takemura #else
165 1.1 takemura vrgiu_callback(self);
166 1.1 takemura #endif
167 1.1 takemura }
168 1.1 takemura
169 1.1 takemura void
170 1.1 takemura vrgiu_callback(self)
171 1.1 takemura struct device *self;
172 1.1 takemura {
173 1.1 takemura struct vrgiu_softc *sc = (void*)self;
174 1.1 takemura struct gpbus_attach_args gpa;
175 1.1 takemura
176 1.1 takemura gpa.gpa_busname = "vrisab";
177 1.1 takemura gpa.gpa_gc = sc;
178 1.1 takemura gpa.gpa_gf = &vrgiu_functions;
179 1.1 takemura config_found(self, &gpa, vrgiu_print);
180 1.1 takemura }
181 1.1 takemura
182 1.1 takemura int
183 1.1 takemura vrgiu_print(aux, pnp)
184 1.1 takemura void *aux;
185 1.1 takemura const char *pnp;
186 1.1 takemura {
187 1.1 takemura if (pnp)
188 1.1 takemura return (QUIET);
189 1.1 takemura return (UNCONF);
190 1.1 takemura }
191 1.1 takemura
192 1.1 takemura void
193 1.1 takemura vrgiu_dump_regs(sc)
194 1.1 takemura struct vrgiu_softc *sc;
195 1.1 takemura {
196 1.1 takemura if (sc == NULL) {
197 1.1 takemura panic("%s(%d): VRGIU device not initialized\n",
198 1.1 takemura __FILE__, __LINE__);
199 1.1 takemura }
200 1.1 takemura printf(" IOSEL: %08x\n", vrgiu_regread_4(sc, GIUIOSEL_REG));
201 1.1 takemura printf(" PIOD: %08x\n", vrgiu_regread_4(sc, GIUPIOD_REG));
202 1.1 takemura printf(" PODAT: %08x\n", vrgiu_regread_4(sc, GIUPODAT_REG));
203 1.1 takemura printf(" INTSTAT: %08x\n", vrgiu_regread_4(sc, GIUINTSTAT_REG));
204 1.1 takemura printf(" INTEN: %08x\n", vrgiu_regread_4(sc, GIUINTEN_REG));
205 1.1 takemura printf(" INTTYP: %08x\n", vrgiu_regread_4(sc, GIUINTTYP_REG));
206 1.1 takemura printf(" INTALSEL: %08x\n", vrgiu_regread_4(sc, GIUINTALSEL_REG));
207 1.1 takemura printf(" INTHTSEL: %08x\n", vrgiu_regread_4(sc, GIUINTHTSEL_REG));
208 1.1 takemura }
209 1.1 takemura /*
210 1.1 takemura * GIU regster access method.
211 1.1 takemura */
212 1.1 takemura u_int32_t
213 1.1 takemura vrgiu_regread_4(vc, offs)
214 1.1 takemura vrgiu_chipset_tag_t vc;
215 1.1 takemura bus_addr_t offs;
216 1.1 takemura {
217 1.1 takemura struct vrgiu_softc *sc = (void*)vc;
218 1.1 takemura u_int16_t reg[2];
219 1.1 takemura bus_space_read_region_2 (sc->sc_iot, sc->sc_ioh, offs, reg, 2);
220 1.1 takemura return reg[0]|(reg[1]<<16);
221 1.1 takemura }
222 1.1 takemura
223 1.1 takemura void
224 1.1 takemura vrgiu_regwrite_4(vc, offs, data)
225 1.1 takemura vrgiu_chipset_tag_t vc;
226 1.1 takemura bus_addr_t offs;
227 1.1 takemura u_int32_t data;
228 1.1 takemura {
229 1.1 takemura struct vrgiu_softc *sc = (void*)vc;
230 1.1 takemura
231 1.1 takemura u_int16_t reg[2];
232 1.1 takemura reg[0] = data & 0xffff;
233 1.1 takemura reg[1] = (data>>16)&0xffff;
234 1.1 takemura bus_space_write_region_2 (sc->sc_iot, sc->sc_ioh, offs, reg, 2);
235 1.1 takemura }
236 1.1 takemura /*
237 1.1 takemura * Assign Platform independent port name to GPIO # map.
238 1.1 takemura */
239 1.1 takemura int
240 1.1 takemura vrgiu_port_register(ic, gpio, port)
241 1.1 takemura vrgiu_chipset_tag_t ic;
242 1.1 takemura enum gpio_name gpio;
243 1.1 takemura int port;
244 1.1 takemura {
245 1.1 takemura struct vrgiu_softc *sc = (void*)ic;
246 1.1 takemura if (sc->sc_gpio_map[gpio] != GIUPORT_NOTDEF)
247 1.1 takemura panic("vrgiu_port_register: already defined port.");
248 1.1 takemura sc->sc_gpio_map[gpio] = port;
249 1.1 takemura return 0;
250 1.1 takemura }
251 1.1 takemura /*
252 1.1 takemura * PORT
253 1.1 takemura */
254 1.1 takemura int
255 1.1 takemura vrgiu_port_read(vc, reg)
256 1.1 takemura vrgiu_chipset_tag_t vc;
257 1.1 takemura vrgiu_gpioreg_t *reg;
258 1.1 takemura {
259 1.1 takemura (*reg)[0] = vrgiu_regread_4(vc, GIUPIOD_REG);
260 1.1 takemura (*reg)[1] = vrgiu_regread_4(vc, GIUPODAT_REG);
261 1.1 takemura return 0;
262 1.1 takemura }
263 1.1 takemura
264 1.1 takemura int
265 1.1 takemura vrgiu_port_write(vc, gpio, onoff)
266 1.1 takemura vrgiu_chipset_tag_t vc;
267 1.1 takemura enum gpio_name gpio;
268 1.1 takemura int onoff;
269 1.1 takemura {
270 1.1 takemura struct vrgiu_softc *sc = (void*)vc;
271 1.1 takemura vrgiu_gpioreg_t reg;
272 1.1 takemura int port, bank;
273 1.1 takemura
274 1.1 takemura if (!LEGAL_OUT_PORT(gpio))
275 1.1 takemura panic("vrgiu_port_write: illegal gpio name");
276 1.1 takemura if ((port = sc->sc_gpio_map[gpio]) == GIUPORT_NOTDEF) {
277 1.1 takemura printf ("vrgiu_port_write: not defined port name%d\n", gpio);
278 1.1 takemura return 0;
279 1.1 takemura }
280 1.1 takemura if (!LEGAL_OUT_PORT(port))
281 1.1 takemura panic("vrgiu_port_write: illegal gpio port");
282 1.1 takemura
283 1.1 takemura vrgiu_port_read(vc, ®);
284 1.1 takemura bank = port < 32 ? 0 : 1;
285 1.1 takemura if (bank == 1)
286 1.1 takemura port -= 32;
287 1.1 takemura
288 1.1 takemura if (onoff)
289 1.1 takemura reg[bank] |= (1<<port);
290 1.1 takemura else
291 1.1 takemura reg[bank] &= ~(1<<port);
292 1.1 takemura vrgiu_regwrite_4(vc, GIUPIOD_REG, reg[0]);
293 1.1 takemura vrgiu_regwrite_4(vc, GIUPODAT_REG, reg[1]);
294 1.1 takemura
295 1.1 takemura return 0;
296 1.1 takemura }
297 1.1 takemura /*
298 1.1 takemura * For before autoconfiguration.
299 1.1 takemura */
300 1.1 takemura void
301 1.1 takemura __vrgiu_out(port, data)
302 1.1 takemura int port;
303 1.1 takemura int data;
304 1.1 takemura {
305 1.1 takemura u_int16_t reg;
306 1.1 takemura u_int32_t addr;
307 1.1 takemura int offs;
308 1.1 takemura
309 1.1 takemura if (!LEGAL_OUT_PORT(port))
310 1.1 takemura panic("__vrgiu_out: illegal gpio port");
311 1.1 takemura if (port < 16) {
312 1.1 takemura addr = MIPS_PHYS_TO_KSEG1((VRIP_GIU_ADDR + GIUPIOD_L_REG_W));
313 1.1 takemura offs = port;
314 1.1 takemura } else if (port < 32) {
315 1.1 takemura addr = MIPS_PHYS_TO_KSEG1((VRIP_GIU_ADDR + GIUPIOD_H_REG_W));
316 1.1 takemura offs = port - 16;
317 1.1 takemura } else if (port < 48) {
318 1.1 takemura addr = MIPS_PHYS_TO_KSEG1((VRIP_GIU_ADDR + GIUPODAT_L_REG_W));
319 1.1 takemura offs = port - 32;
320 1.1 takemura } else {
321 1.1 takemura addr = MIPS_PHYS_TO_KSEG1((VRIP_GIU_ADDR + GIUPODAT_H_REG_W));
322 1.1 takemura offs = port - 48;
323 1.1 takemura panic ("__vrgiu_out: not coded yet.");
324 1.1 takemura }
325 1.1 takemura printf ("__vrgiu_out: addr %08x bit %d\n", addr, offs);
326 1.1 takemura
327 1.1 takemura wbflush();
328 1.1 takemura reg = *((volatile u_int16_t*)addr);
329 1.1 takemura if (data) {
330 1.1 takemura reg |= (1 << offs);
331 1.1 takemura } else {
332 1.1 takemura reg &= ~(1 << offs);
333 1.1 takemura }
334 1.1 takemura *((volatile u_int16_t*)addr) = reg;
335 1.1 takemura wbflush();
336 1.1 takemura }
337 1.1 takemura /*
338 1.1 takemura * Interrupt staff
339 1.1 takemura */
340 1.1 takemura void *
341 1.1 takemura vrgiu_intr_establish(ic, port, mode, level, ih_fun, ih_arg)
342 1.1 takemura vrgiu_chipset_tag_t ic;
343 1.1 takemura int port; /* GPIO pin # */
344 1.1 takemura int mode; /* GIU trigger setting */
345 1.1 takemura int level; /* XXX not yet */
346 1.1 takemura int (*ih_fun) __P((void*));
347 1.1 takemura void *ih_arg;
348 1.1 takemura {
349 1.1 takemura struct vrgiu_softc *sc = (void*)ic;
350 1.1 takemura int s;
351 1.1 takemura u_int32_t reg, mask;
352 1.1 takemura struct vrgiu_intr_entry *ih;
353 1.1 takemura
354 1.1 takemura if (!LEGAL_INTR_PORT(port))
355 1.1 takemura panic ("vrgiu_intr_establish: bogus interrupt line.");
356 1.1 takemura if (sc->sc_intr_mode[port] && mode != sc->sc_intr_mode[port])
357 1.1 takemura panic ("vrgiu_intr_establish: bogus interrupt type.");
358 1.1 takemura else
359 1.1 takemura sc->sc_intr_mode[port] = mode;
360 1.1 takemura mask = (1 << port);
361 1.1 takemura
362 1.1 takemura s = splhigh();
363 1.1 takemura
364 1.1 takemura if (!(ih = malloc(sizeof(struct vrgiu_intr_entry), M_DEVBUF, M_NOWAIT)))
365 1.1 takemura panic ("vrgiu_intr_establish: no memory.");
366 1.1 takemura
367 1.1 takemura ih->ih_port = port;
368 1.1 takemura ih->ih_fun = ih_fun;
369 1.1 takemura ih->ih_arg = ih_arg;
370 1.1 takemura TAILQ_INSERT_TAIL(&sc->sc_intr_head[port], ih, ih_link);
371 1.1 takemura #ifdef WINCE_DEFAULT_SETTING
372 1.1 takemura #warning WINCE_DEFAULT_SETTING
373 1.1 takemura #else
374 1.1 takemura /*
375 1.1 takemura * Setup registers
376 1.1 takemura */
377 1.1 takemura /* Input mode */
378 1.1 takemura reg = vrgiu_regread_4(sc, GIUIOSEL_REG);
379 1.1 takemura reg &= ~mask;
380 1.1 takemura vrgiu_regwrite_4(sc, GIUIOSEL_REG, reg);
381 1.1 takemura
382 1.1 takemura /* interrupt type */
383 1.1 takemura reg = vrgiu_regread_4(sc, GIUINTTYP_REG);
384 1.1 takemura DPRINTF(("[%s->",reg & mask ? "edge" : "level"));
385 1.1 takemura if (mode & VRGIU_INTR_EDGE) {
386 1.1 takemura DPRINTF(("edge]"));
387 1.1 takemura reg |= mask; /* edge */
388 1.1 takemura } else {
389 1.1 takemura DPRINTF(("level]"));
390 1.1 takemura reg &= ~mask; /* level */
391 1.1 takemura }
392 1.1 takemura vrgiu_regwrite_4(sc, GIUINTTYP_REG, reg);
393 1.1 takemura
394 1.1 takemura /* interrupt level */
395 1.1 takemura if (!(mode & VRGIU_INTR_EDGE)) {
396 1.1 takemura reg = vrgiu_regread_4(sc, GIUINTALSEL_REG);
397 1.1 takemura DPRINTF(("[%s->",reg & mask ? "high" : "low"));
398 1.1 takemura if (mode & VRGIU_INTR_HIGH) {
399 1.1 takemura DPRINTF(("high]"));
400 1.1 takemura reg |= mask; /* high */
401 1.1 takemura } else {
402 1.1 takemura DPRINTF(("low]"));
403 1.1 takemura reg &= ~mask; /* low */
404 1.1 takemura }
405 1.1 takemura vrgiu_regwrite_4(sc, GIUINTALSEL_REG, reg);
406 1.1 takemura }
407 1.1 takemura /* hold or through */
408 1.1 takemura reg = vrgiu_regread_4(sc, GIUINTHTSEL_REG);
409 1.1 takemura DPRINTF(("[%s->",reg & mask ? "hold" : "through"));
410 1.1 takemura if (mode & VRGIU_INTR_HOLD) {
411 1.1 takemura DPRINTF(("hold]"));
412 1.1 takemura reg |= mask; /* hold */
413 1.1 takemura } else {
414 1.1 takemura DPRINTF(("through]"));
415 1.1 takemura reg &= ~mask; /* through */
416 1.1 takemura }
417 1.1 takemura vrgiu_regwrite_4(sc, GIUINTHTSEL_REG, reg);
418 1.1 takemura #endif
419 1.1 takemura /*
420 1.1 takemura * clear interrupt status
421 1.1 takemura */
422 1.1 takemura reg = vrgiu_regread_4(sc, GIUINTSTAT_REG);
423 1.1 takemura reg &= ~mask;
424 1.1 takemura vrgiu_regwrite_4(sc, GIUINTSTAT_REG, reg);
425 1.1 takemura /*
426 1.1 takemura * enable interrupt
427 1.1 takemura */
428 1.1 takemura #ifdef WINCE_DEFAULT_SETTING
429 1.1 takemura #warning WINCE_DEFAULT_SETTING
430 1.1 takemura #else
431 1.1 takemura sc->sc_intr_mask |= mask;
432 1.1 takemura vrgiu_regwrite_4(sc, GIUINTEN_REG, sc->sc_intr_mask);
433 1.1 takemura /* Unmask GIU level 2 mask register */
434 1.1 takemura vrip_intr_setmask2(sc->sc_vc, sc->sc_ih, (1<<port), 1);
435 1.1 takemura #endif
436 1.1 takemura splx(s);
437 1.1 takemura
438 1.1 takemura DPRINTF(("\n"));
439 1.1 takemura #if 0 && defined VRGIUDEBUG
440 1.1 takemura vrgiu_dump_regs(sc);
441 1.1 takemura #endif
442 1.1 takemura
443 1.1 takemura return ih;
444 1.1 takemura }
445 1.1 takemura
446 1.1 takemura void
447 1.1 takemura vrgiu_intr_disestablish(ic, arg)
448 1.1 takemura vrgiu_chipset_tag_t ic;
449 1.1 takemura void *arg;
450 1.1 takemura {
451 1.1 takemura struct vrgiu_intr_entry *ihe = arg;
452 1.1 takemura struct vrgiu_softc *sc = (void*)ic;
453 1.1 takemura int port = ihe->ih_port;
454 1.1 takemura struct vrgiu_intr_entry *ih;
455 1.1 takemura int s;
456 1.1 takemura
457 1.1 takemura s = splhigh();
458 1.1 takemura TAILQ_FOREACH(ih, &sc->sc_intr_head[port], ih_link) {
459 1.1 takemura if (ih == ihe) {
460 1.1 takemura TAILQ_REMOVE(&sc->sc_intr_head[port], ih, ih_link);
461 1.1 takemura free(ih, M_DEVBUF);
462 1.1 takemura if (TAILQ_EMPTY(&sc->sc_intr_head[port])) {
463 1.1 takemura /* Disable interrupt */
464 1.1 takemura #ifdef WINCE_DEFAULT_SETTING
465 1.1 takemura #warning WINCE_DEFAULT_SETTING
466 1.1 takemura #else
467 1.1 takemura sc->sc_intr_mask &= ~(1<<port);
468 1.1 takemura vrgiu_regwrite_4(sc, GIUINTEN_REG, sc->sc_intr_mask);
469 1.1 takemura #endif
470 1.1 takemura }
471 1.1 takemura splx(s);
472 1.1 takemura return;
473 1.1 takemura }
474 1.1 takemura }
475 1.1 takemura panic("vrgiu_intr_disetablish: no such a handle.");
476 1.1 takemura /* NOTREACHED */
477 1.1 takemura }
478 1.1 takemura
479 1.1 takemura int
480 1.1 takemura vrgiu_intr(arg)
481 1.1 takemura void *arg;
482 1.1 takemura {
483 1.1 takemura #ifdef DUMP_GIU_LEVEL2_INTR
484 1.1 takemura #warning DUMP_GIU_LEVEL2_INTR
485 1.1 takemura static u_int32_t oreg;
486 1.1 takemura #endif
487 1.1 takemura struct vrgiu_softc *sc = arg;
488 1.1 takemura int i;
489 1.1 takemura u_int32_t reg;
490 1.1 takemura /* Get Level 2 interrupt status */
491 1.1 takemura vrip_intr_get_status2 (sc->sc_vc, sc->sc_ih, ®);
492 1.1 takemura #ifdef DUMP_GIU_LEVEL2_INTR
493 1.1 takemura #warning DUMP_GIU_LEVEL2_INTR
494 1.1 takemura {
495 1.1 takemura u_int32_t uedge, dedge, j;
496 1.1 takemura for (j = 0x80000000; j > 0; j >>=1)
497 1.1 takemura printf ("%c" , reg&j ? '|' : '.');
498 1.1 takemura uedge = (reg ^ oreg) & reg;
499 1.1 takemura dedge = (reg ^ oreg) & ~reg;
500 1.1 takemura if (uedge || dedge) {
501 1.1 takemura for (j = 0; j < 32; j++) {
502 1.1 takemura if (uedge & (1 << j))
503 1.1 takemura printf ("+%d", j);
504 1.1 takemura else if (dedge & (1 << j))
505 1.1 takemura printf ("-%d", j);
506 1.1 takemura }
507 1.1 takemura }
508 1.1 takemura oreg = reg;
509 1.1 takemura printf ("\n");
510 1.1 takemura }
511 1.1 takemura #endif
512 1.2 uch /* Clear interrupt */
513 1.2 uch vrgiu_regwrite_4(sc, GIUINTSTAT_REG, vrgiu_regread_4(sc, GIUINTSTAT_REG));
514 1.2 uch
515 1.1 takemura /* Dispatch handler */
516 1.1 takemura for (i = 0; i < MAX_GPIO_INOUT; i++) {
517 1.1 takemura if (reg & (1 << i)) {
518 1.1 takemura register struct vrgiu_intr_entry *ih;
519 1.1 takemura TAILQ_FOREACH(ih, &sc->sc_intr_head[i], ih_link) {
520 1.1 takemura ih->ih_fun(ih->ih_arg);
521 1.1 takemura }
522 1.1 takemura }
523 1.1 takemura }
524 1.2 uch
525 1.1 takemura return 0;
526 1.1 takemura }
527