vrgiu.c revision 1.3 1 1.3 takemura /* $NetBSD: vrgiu.c,v 1.3 1999/12/04 10:15:34 takemura Exp $ */
2 1.1 takemura
3 1.1 takemura /*-
4 1.1 takemura * Copyright (c) 1999
5 1.1 takemura * Shin Takemura and PocketBSD Project. All rights reserved.
6 1.1 takemura *
7 1.1 takemura * Redistribution and use in source and binary forms, with or without
8 1.1 takemura * modification, are permitted provided that the following conditions
9 1.1 takemura * are met:
10 1.1 takemura * 1. Redistributions of source code must retain the above copyright
11 1.1 takemura * notice, this list of conditions and the following disclaimer.
12 1.1 takemura * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 takemura * notice, this list of conditions and the following disclaimer in the
14 1.1 takemura * documentation and/or other materials provided with the distribution.
15 1.1 takemura * 3. All advertising materials mentioning features or use of this software
16 1.1 takemura * must display the following acknowledgement:
17 1.1 takemura * This product includes software developed by the PocketBSD project
18 1.1 takemura * and its contributors.
19 1.1 takemura * 4. Neither the name of the project nor the names of its contributors
20 1.1 takemura * may be used to endorse or promote products derived from this software
21 1.1 takemura * without specific prior written permission.
22 1.1 takemura *
23 1.1 takemura * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
24 1.1 takemura * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
25 1.1 takemura * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
26 1.1 takemura * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
27 1.1 takemura * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
28 1.1 takemura * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
29 1.1 takemura * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30 1.1 takemura * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31 1.1 takemura * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32 1.1 takemura * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
33 1.1 takemura * SUCH DAMAGE.
34 1.1 takemura *
35 1.1 takemura */
36 1.1 takemura
37 1.1 takemura #include <sys/param.h>
38 1.1 takemura #include <sys/systm.h>
39 1.1 takemura #include <sys/device.h>
40 1.1 takemura #include <sys/malloc.h>
41 1.1 takemura #include <sys/queue.h>
42 1.1 takemura #define TAILQ_FOREACH(var, head, field) \
43 1.1 takemura for (var = TAILQ_FIRST(head); var; var = TAILQ_NEXT(var, field))
44 1.1 takemura #define TAILQ_EMPTY(head) ((head)->tqh_first == NULL)
45 1.1 takemura
46 1.1 takemura #include <mips/cpuregs.h>
47 1.1 takemura #include <machine/bus.h>
48 1.1 takemura
49 1.1 takemura #include <hpcmips/vr/vripreg.h>
50 1.1 takemura #include <hpcmips/vr/vripvar.h>
51 1.1 takemura #include <hpcmips/vr/vrgiureg.h>
52 1.1 takemura
53 1.1 takemura #include "locators.h"
54 1.1 takemura
55 1.3 takemura #define VRGIUDEBUG
56 1.1 takemura #ifdef VRGIUDEBUG
57 1.3 takemura #define DEBUG_IO 1
58 1.3 takemura #define DEBUG_INTR 2
59 1.1 takemura int vrgiu_debug = 1;
60 1.3 takemura #define DPRINTF(flag, arg) if (vrgiu_debug & flag) printf arg;
61 1.1 takemura #else
62 1.3 takemura #define DPRINTF(flag, arg)
63 1.1 takemura #endif
64 1.1 takemura
65 1.1 takemura #define LEGAL_INTR_PORT(x) ((x) >= 0 && (x) < MAX_GPIO_INOUT)
66 1.1 takemura #define LEGAL_OUT_PORT(x) ((x) >= 0 && (x) < MAX_GPIO_OUT)
67 1.1 takemura
68 1.1 takemura int vrgiu_match __P((struct device*, struct cfdata*, void*));
69 1.1 takemura void vrgiu_attach __P((struct device*, struct device*, void*));
70 1.1 takemura int vrgiu_intr __P((void*));
71 1.1 takemura int vrgiu_print __P((void*, const char*));
72 1.1 takemura void vrgiu_callback __P((struct device*));
73 1.1 takemura
74 1.1 takemura void vrgiu_dump_regs(struct vrgiu_softc *sc);
75 1.3 takemura void vrgiu_dump_iosetting(struct vrgiu_softc *sc);
76 1.1 takemura u_int32_t vrgiu_regread_4 __P((vrgiu_chipset_tag_t, bus_addr_t));
77 1.3 takemura u_int16_t vrgiu_regread __P((vrgiu_chipset_tag_t, bus_addr_t));
78 1.1 takemura void vrgiu_regwrite_4 __P((vrgiu_chipset_tag_t, bus_addr_t, u_int32_t));
79 1.3 takemura void vrgiu_regwrite __P((vrgiu_chipset_tag_t, bus_addr_t, u_int16_t));
80 1.1 takemura
81 1.1 takemura int vrgiu_port_register __P((vrgiu_chipset_tag_t, enum gpio_name, int));
82 1.1 takemura int vrgiu_port_read __P((vrgiu_chipset_tag_t, vrgiu_gpioreg_t*));
83 1.1 takemura int vrgiu_port_write __P((vrgiu_chipset_tag_t, enum gpio_name, int));
84 1.1 takemura
85 1.1 takemura void *vrgiu_intr_establish __P((vrgiu_chipset_tag_t, int, int, int, int (*)(void *), void*));
86 1.1 takemura void vrgiu_intr_disestablish __P((vrgiu_chipset_tag_t, void*));
87 1.1 takemura
88 1.1 takemura struct vrgiu_function_tag vrgiu_functions = {
89 1.1 takemura vrgiu_port_register,
90 1.1 takemura vrgiu_port_read,
91 1.1 takemura vrgiu_port_write,
92 1.1 takemura vrgiu_regread_4,
93 1.1 takemura vrgiu_regwrite_4,
94 1.1 takemura vrgiu_intr_establish,
95 1.1 takemura vrgiu_intr_disestablish
96 1.1 takemura };
97 1.1 takemura
98 1.1 takemura struct cfattach vrgiu_ca = {
99 1.1 takemura sizeof(struct vrgiu_softc), vrgiu_match, vrgiu_attach
100 1.1 takemura };
101 1.1 takemura
102 1.1 takemura int
103 1.1 takemura vrgiu_match(parent, cf, aux)
104 1.1 takemura struct device *parent;
105 1.1 takemura struct cfdata *cf;
106 1.1 takemura void *aux;
107 1.1 takemura {
108 1.1 takemura return 2; /* 1st attach group of vrip */
109 1.1 takemura }
110 1.1 takemura
111 1.1 takemura void
112 1.1 takemura vrgiu_attach(parent, self, aux)
113 1.1 takemura struct device *parent;
114 1.1 takemura struct device *self;
115 1.1 takemura void *aux;
116 1.1 takemura {
117 1.1 takemura struct vrip_attach_args *va = aux;
118 1.1 takemura struct vrgiu_softc *sc = (void*)self;
119 1.1 takemura struct gpbus_attach_args gpa;
120 1.1 takemura int i;
121 1.1 takemura
122 1.1 takemura sc->sc_vc = va->va_vc;
123 1.1 takemura sc->sc_iot = va->va_iot;
124 1.1 takemura bus_space_map(sc->sc_iot, va->va_addr, va->va_size,
125 1.1 takemura 0 /* no cache */, &sc->sc_ioh);
126 1.1 takemura /*
127 1.1 takemura * Disable all interrupts.
128 1.1 takemura */
129 1.1 takemura sc->sc_intr_mask = 0;
130 1.1 takemura #ifdef WINCE_DEFAULT_SETTING
131 1.1 takemura #warning WINCE_DEFAULT_SETTING
132 1.1 takemura #else
133 1.3 takemura #ifdef VRGIUDEBUG
134 1.3 takemura if (vrgiu_debug & DEBUG_IO) {
135 1.3 takemura printf("\nWIN setting: ");
136 1.3 takemura vrgiu_dump_iosetting(sc);
137 1.3 takemura printf("\n");
138 1.3 takemura }
139 1.3 takemura #endif /* VRGIUDEBUG */
140 1.1 takemura vrgiu_regwrite_4(sc, GIUINTEN_REG, sc->sc_intr_mask);
141 1.1 takemura #endif
142 1.1 takemura
143 1.1 takemura for (i = 0; i < MAX_GPIO_INOUT; i++)
144 1.1 takemura TAILQ_INIT(&sc->sc_intr_head[i]);
145 1.1 takemura if (!(sc->sc_ih = vrip_intr_establish(va->va_vc, va->va_intr, IPL_BIO,
146 1.1 takemura vrgiu_intr, sc))) {
147 1.1 takemura printf("%s: can't establish interrupt\n", sc->sc_dev.dv_xname);
148 1.1 takemura return;
149 1.1 takemura }
150 1.1 takemura vrgiu_functions.gf_intr_establish = vrgiu_intr_establish;
151 1.1 takemura vrgiu_functions.gf_intr_disestablish = vrgiu_intr_disestablish;
152 1.1 takemura /*
153 1.1 takemura * Register functions to upper interface.
154 1.1 takemura */
155 1.1 takemura vrip_giu_function_register(va->va_vc, &vrgiu_functions, self);
156 1.3 takemura #ifdef VRGIUDEBUG
157 1.1 takemura /* Display port status (Input/Output) for debugging */
158 1.3 takemura if (vrgiu_debug & DEBUG_IO) {
159 1.1 takemura vrgiu_gpioreg_t preg;
160 1.3 takemura printf("I/O setting: ");
161 1.3 takemura vrgiu_dump_iosetting(sc);
162 1.3 takemura printf("\n");
163 1.1 takemura vrgiu_port_read(sc, &preg);
164 1.3 takemura printf(" data:");
165 1.1 takemura bitdisp64(preg);
166 1.1 takemura }
167 1.3 takemura #endif /* VRGIUDEBUG */
168 1.1 takemura /*
169 1.1 takemura * General purpose bus
170 1.1 takemura */
171 1.1 takemura for (i = 0; i< MAX_GPIO_INOUT; i++)
172 1.1 takemura sc->sc_gpio_map[i] = GIUPORT_NOTDEF;
173 1.1 takemura gpa.gpa_busname = "gpbus";
174 1.1 takemura gpa.gpa_gc = sc;
175 1.1 takemura gpa.gpa_gf = &vrgiu_functions;
176 1.1 takemura config_found(self, &gpa, vrgiu_print);
177 1.1 takemura /*
178 1.1 takemura * GIU-ISA bridge
179 1.1 takemura */
180 1.1 takemura #if 1 /* XXX Sometimes mounting root device failed. Why? XXX*/
181 1.1 takemura config_defer(self, vrgiu_callback);
182 1.1 takemura #else
183 1.1 takemura vrgiu_callback(self);
184 1.1 takemura #endif
185 1.1 takemura }
186 1.1 takemura
187 1.1 takemura void
188 1.1 takemura vrgiu_callback(self)
189 1.1 takemura struct device *self;
190 1.1 takemura {
191 1.1 takemura struct vrgiu_softc *sc = (void*)self;
192 1.1 takemura struct gpbus_attach_args gpa;
193 1.1 takemura
194 1.1 takemura gpa.gpa_busname = "vrisab";
195 1.1 takemura gpa.gpa_gc = sc;
196 1.1 takemura gpa.gpa_gf = &vrgiu_functions;
197 1.1 takemura config_found(self, &gpa, vrgiu_print);
198 1.1 takemura }
199 1.1 takemura
200 1.1 takemura int
201 1.1 takemura vrgiu_print(aux, pnp)
202 1.1 takemura void *aux;
203 1.1 takemura const char *pnp;
204 1.1 takemura {
205 1.1 takemura if (pnp)
206 1.1 takemura return (QUIET);
207 1.1 takemura return (UNCONF);
208 1.1 takemura }
209 1.1 takemura
210 1.1 takemura void
211 1.3 takemura vrgiu_dump_iosetting(sc)
212 1.3 takemura struct vrgiu_softc *sc;
213 1.3 takemura {
214 1.3 takemura long iosel, inten, useupdn, termupdn;
215 1.3 takemura u_int32_t m;
216 1.3 takemura iosel= vrgiu_regread_4(sc, GIUIOSEL_REG);
217 1.3 takemura inten= vrgiu_regread_4(sc, GIUINTEN_REG);
218 1.3 takemura useupdn = vrgiu_regread(sc, GIUUSEUPDN_REG_W);
219 1.3 takemura termupdn = vrgiu_regread(sc, GIUTERMUPDN_REG_W);
220 1.3 takemura for (m = 0x80000000; m; m >>=1)
221 1.3 takemura printf ("%c" , (useupdn&m) ?
222 1.3 takemura ((termupdn&m) ? 'U' : 'D') :
223 1.3 takemura ((iosel&m) ? 'o' : ((inten&m)?'I':'i')));
224 1.3 takemura }
225 1.3 takemura
226 1.3 takemura void
227 1.1 takemura vrgiu_dump_regs(sc)
228 1.1 takemura struct vrgiu_softc *sc;
229 1.1 takemura {
230 1.1 takemura if (sc == NULL) {
231 1.1 takemura panic("%s(%d): VRGIU device not initialized\n",
232 1.1 takemura __FILE__, __LINE__);
233 1.1 takemura }
234 1.1 takemura printf(" IOSEL: %08x\n", vrgiu_regread_4(sc, GIUIOSEL_REG));
235 1.1 takemura printf(" PIOD: %08x\n", vrgiu_regread_4(sc, GIUPIOD_REG));
236 1.1 takemura printf(" PODAT: %08x\n", vrgiu_regread_4(sc, GIUPODAT_REG));
237 1.1 takemura printf(" INTSTAT: %08x\n", vrgiu_regread_4(sc, GIUINTSTAT_REG));
238 1.1 takemura printf(" INTEN: %08x\n", vrgiu_regread_4(sc, GIUINTEN_REG));
239 1.1 takemura printf(" INTTYP: %08x\n", vrgiu_regread_4(sc, GIUINTTYP_REG));
240 1.1 takemura printf(" INTALSEL: %08x\n", vrgiu_regread_4(sc, GIUINTALSEL_REG));
241 1.1 takemura printf(" INTHTSEL: %08x\n", vrgiu_regread_4(sc, GIUINTHTSEL_REG));
242 1.1 takemura }
243 1.1 takemura /*
244 1.1 takemura * GIU regster access method.
245 1.1 takemura */
246 1.1 takemura u_int32_t
247 1.1 takemura vrgiu_regread_4(vc, offs)
248 1.1 takemura vrgiu_chipset_tag_t vc;
249 1.1 takemura bus_addr_t offs;
250 1.1 takemura {
251 1.1 takemura struct vrgiu_softc *sc = (void*)vc;
252 1.1 takemura u_int16_t reg[2];
253 1.1 takemura bus_space_read_region_2 (sc->sc_iot, sc->sc_ioh, offs, reg, 2);
254 1.1 takemura return reg[0]|(reg[1]<<16);
255 1.1 takemura }
256 1.1 takemura
257 1.3 takemura u_int16_t
258 1.3 takemura vrgiu_regread(vc, off)
259 1.3 takemura vrgiu_chipset_tag_t vc;
260 1.3 takemura bus_addr_t off;
261 1.3 takemura {
262 1.3 takemura struct vrgiu_softc *sc = (void*)vc;
263 1.3 takemura return bus_space_read_2(sc->sc_iot, sc->sc_ioh, off);
264 1.3 takemura }
265 1.3 takemura
266 1.1 takemura void
267 1.1 takemura vrgiu_regwrite_4(vc, offs, data)
268 1.1 takemura vrgiu_chipset_tag_t vc;
269 1.1 takemura bus_addr_t offs;
270 1.1 takemura u_int32_t data;
271 1.1 takemura {
272 1.1 takemura struct vrgiu_softc *sc = (void*)vc;
273 1.1 takemura
274 1.1 takemura u_int16_t reg[2];
275 1.1 takemura reg[0] = data & 0xffff;
276 1.1 takemura reg[1] = (data>>16)&0xffff;
277 1.1 takemura bus_space_write_region_2 (sc->sc_iot, sc->sc_ioh, offs, reg, 2);
278 1.1 takemura }
279 1.3 takemura
280 1.3 takemura void
281 1.3 takemura vrgiu_regwrite(vc, off, data)
282 1.3 takemura vrgiu_chipset_tag_t vc;
283 1.3 takemura bus_addr_t off;
284 1.3 takemura u_int16_t data;
285 1.3 takemura {
286 1.3 takemura struct vrgiu_softc *sc = (void*)vc;
287 1.3 takemura bus_space_write_2(sc->sc_iot, sc->sc_ioh, off, data);
288 1.3 takemura }
289 1.1 takemura /*
290 1.1 takemura * Assign Platform independent port name to GPIO # map.
291 1.1 takemura */
292 1.1 takemura int
293 1.1 takemura vrgiu_port_register(ic, gpio, port)
294 1.1 takemura vrgiu_chipset_tag_t ic;
295 1.1 takemura enum gpio_name gpio;
296 1.1 takemura int port;
297 1.1 takemura {
298 1.1 takemura struct vrgiu_softc *sc = (void*)ic;
299 1.1 takemura if (sc->sc_gpio_map[gpio] != GIUPORT_NOTDEF)
300 1.1 takemura panic("vrgiu_port_register: already defined port.");
301 1.1 takemura sc->sc_gpio_map[gpio] = port;
302 1.1 takemura return 0;
303 1.1 takemura }
304 1.1 takemura /*
305 1.1 takemura * PORT
306 1.1 takemura */
307 1.1 takemura int
308 1.1 takemura vrgiu_port_read(vc, reg)
309 1.1 takemura vrgiu_chipset_tag_t vc;
310 1.1 takemura vrgiu_gpioreg_t *reg;
311 1.1 takemura {
312 1.1 takemura (*reg)[0] = vrgiu_regread_4(vc, GIUPIOD_REG);
313 1.1 takemura (*reg)[1] = vrgiu_regread_4(vc, GIUPODAT_REG);
314 1.1 takemura return 0;
315 1.1 takemura }
316 1.1 takemura
317 1.1 takemura int
318 1.1 takemura vrgiu_port_write(vc, gpio, onoff)
319 1.1 takemura vrgiu_chipset_tag_t vc;
320 1.1 takemura enum gpio_name gpio;
321 1.1 takemura int onoff;
322 1.1 takemura {
323 1.1 takemura struct vrgiu_softc *sc = (void*)vc;
324 1.1 takemura vrgiu_gpioreg_t reg;
325 1.1 takemura int port, bank;
326 1.1 takemura
327 1.1 takemura if (!LEGAL_OUT_PORT(gpio))
328 1.1 takemura panic("vrgiu_port_write: illegal gpio name");
329 1.1 takemura if ((port = sc->sc_gpio_map[gpio]) == GIUPORT_NOTDEF) {
330 1.1 takemura printf ("vrgiu_port_write: not defined port name%d\n", gpio);
331 1.1 takemura return 0;
332 1.1 takemura }
333 1.1 takemura if (!LEGAL_OUT_PORT(port))
334 1.1 takemura panic("vrgiu_port_write: illegal gpio port");
335 1.1 takemura
336 1.1 takemura vrgiu_port_read(vc, ®);
337 1.1 takemura bank = port < 32 ? 0 : 1;
338 1.1 takemura if (bank == 1)
339 1.1 takemura port -= 32;
340 1.1 takemura
341 1.1 takemura if (onoff)
342 1.1 takemura reg[bank] |= (1<<port);
343 1.1 takemura else
344 1.1 takemura reg[bank] &= ~(1<<port);
345 1.1 takemura vrgiu_regwrite_4(vc, GIUPIOD_REG, reg[0]);
346 1.1 takemura vrgiu_regwrite_4(vc, GIUPODAT_REG, reg[1]);
347 1.1 takemura
348 1.1 takemura return 0;
349 1.1 takemura }
350 1.1 takemura /*
351 1.1 takemura * For before autoconfiguration.
352 1.1 takemura */
353 1.1 takemura void
354 1.1 takemura __vrgiu_out(port, data)
355 1.1 takemura int port;
356 1.1 takemura int data;
357 1.1 takemura {
358 1.1 takemura u_int16_t reg;
359 1.1 takemura u_int32_t addr;
360 1.1 takemura int offs;
361 1.1 takemura
362 1.1 takemura if (!LEGAL_OUT_PORT(port))
363 1.1 takemura panic("__vrgiu_out: illegal gpio port");
364 1.1 takemura if (port < 16) {
365 1.1 takemura addr = MIPS_PHYS_TO_KSEG1((VRIP_GIU_ADDR + GIUPIOD_L_REG_W));
366 1.1 takemura offs = port;
367 1.1 takemura } else if (port < 32) {
368 1.1 takemura addr = MIPS_PHYS_TO_KSEG1((VRIP_GIU_ADDR + GIUPIOD_H_REG_W));
369 1.1 takemura offs = port - 16;
370 1.1 takemura } else if (port < 48) {
371 1.1 takemura addr = MIPS_PHYS_TO_KSEG1((VRIP_GIU_ADDR + GIUPODAT_L_REG_W));
372 1.1 takemura offs = port - 32;
373 1.1 takemura } else {
374 1.1 takemura addr = MIPS_PHYS_TO_KSEG1((VRIP_GIU_ADDR + GIUPODAT_H_REG_W));
375 1.1 takemura offs = port - 48;
376 1.1 takemura panic ("__vrgiu_out: not coded yet.");
377 1.1 takemura }
378 1.1 takemura printf ("__vrgiu_out: addr %08x bit %d\n", addr, offs);
379 1.1 takemura
380 1.1 takemura wbflush();
381 1.1 takemura reg = *((volatile u_int16_t*)addr);
382 1.1 takemura if (data) {
383 1.1 takemura reg |= (1 << offs);
384 1.1 takemura } else {
385 1.1 takemura reg &= ~(1 << offs);
386 1.1 takemura }
387 1.1 takemura *((volatile u_int16_t*)addr) = reg;
388 1.1 takemura wbflush();
389 1.1 takemura }
390 1.1 takemura /*
391 1.1 takemura * Interrupt staff
392 1.1 takemura */
393 1.1 takemura void *
394 1.1 takemura vrgiu_intr_establish(ic, port, mode, level, ih_fun, ih_arg)
395 1.1 takemura vrgiu_chipset_tag_t ic;
396 1.1 takemura int port; /* GPIO pin # */
397 1.1 takemura int mode; /* GIU trigger setting */
398 1.1 takemura int level; /* XXX not yet */
399 1.1 takemura int (*ih_fun) __P((void*));
400 1.1 takemura void *ih_arg;
401 1.1 takemura {
402 1.1 takemura struct vrgiu_softc *sc = (void*)ic;
403 1.1 takemura int s;
404 1.1 takemura u_int32_t reg, mask;
405 1.1 takemura struct vrgiu_intr_entry *ih;
406 1.1 takemura
407 1.1 takemura if (!LEGAL_INTR_PORT(port))
408 1.1 takemura panic ("vrgiu_intr_establish: bogus interrupt line.");
409 1.1 takemura if (sc->sc_intr_mode[port] && mode != sc->sc_intr_mode[port])
410 1.1 takemura panic ("vrgiu_intr_establish: bogus interrupt type.");
411 1.1 takemura else
412 1.1 takemura sc->sc_intr_mode[port] = mode;
413 1.1 takemura mask = (1 << port);
414 1.1 takemura
415 1.1 takemura s = splhigh();
416 1.1 takemura
417 1.1 takemura if (!(ih = malloc(sizeof(struct vrgiu_intr_entry), M_DEVBUF, M_NOWAIT)))
418 1.1 takemura panic ("vrgiu_intr_establish: no memory.");
419 1.1 takemura
420 1.1 takemura ih->ih_port = port;
421 1.1 takemura ih->ih_fun = ih_fun;
422 1.1 takemura ih->ih_arg = ih_arg;
423 1.1 takemura TAILQ_INSERT_TAIL(&sc->sc_intr_head[port], ih, ih_link);
424 1.1 takemura #ifdef WINCE_DEFAULT_SETTING
425 1.1 takemura #warning WINCE_DEFAULT_SETTING
426 1.1 takemura #else
427 1.1 takemura /*
428 1.1 takemura * Setup registers
429 1.1 takemura */
430 1.1 takemura /* Input mode */
431 1.1 takemura reg = vrgiu_regread_4(sc, GIUIOSEL_REG);
432 1.1 takemura reg &= ~mask;
433 1.1 takemura vrgiu_regwrite_4(sc, GIUIOSEL_REG, reg);
434 1.1 takemura
435 1.1 takemura /* interrupt type */
436 1.1 takemura reg = vrgiu_regread_4(sc, GIUINTTYP_REG);
437 1.3 takemura DPRINTF(DEBUG_INTR, ("[%s->",reg & mask ? "edge" : "level"));
438 1.1 takemura if (mode & VRGIU_INTR_EDGE) {
439 1.3 takemura DPRINTF(DEBUG_INTR, ("edge]"));
440 1.1 takemura reg |= mask; /* edge */
441 1.1 takemura } else {
442 1.3 takemura DPRINTF(DEBUG_INTR, ("level]"));
443 1.1 takemura reg &= ~mask; /* level */
444 1.1 takemura }
445 1.1 takemura vrgiu_regwrite_4(sc, GIUINTTYP_REG, reg);
446 1.1 takemura
447 1.1 takemura /* interrupt level */
448 1.1 takemura if (!(mode & VRGIU_INTR_EDGE)) {
449 1.1 takemura reg = vrgiu_regread_4(sc, GIUINTALSEL_REG);
450 1.3 takemura DPRINTF(DEBUG_INTR, ("[%s->",reg & mask ? "high" : "low"));
451 1.1 takemura if (mode & VRGIU_INTR_HIGH) {
452 1.3 takemura DPRINTF(DEBUG_INTR, ("high]"));
453 1.1 takemura reg |= mask; /* high */
454 1.1 takemura } else {
455 1.3 takemura DPRINTF(DEBUG_INTR, ("low]"));
456 1.1 takemura reg &= ~mask; /* low */
457 1.1 takemura }
458 1.1 takemura vrgiu_regwrite_4(sc, GIUINTALSEL_REG, reg);
459 1.1 takemura }
460 1.1 takemura /* hold or through */
461 1.1 takemura reg = vrgiu_regread_4(sc, GIUINTHTSEL_REG);
462 1.3 takemura DPRINTF(DEBUG_INTR, ("[%s->",reg & mask ? "hold" : "through"));
463 1.1 takemura if (mode & VRGIU_INTR_HOLD) {
464 1.3 takemura DPRINTF(DEBUG_INTR, ("hold]"));
465 1.1 takemura reg |= mask; /* hold */
466 1.1 takemura } else {
467 1.3 takemura DPRINTF(DEBUG_INTR, ("through]"));
468 1.1 takemura reg &= ~mask; /* through */
469 1.1 takemura }
470 1.1 takemura vrgiu_regwrite_4(sc, GIUINTHTSEL_REG, reg);
471 1.1 takemura #endif
472 1.1 takemura /*
473 1.1 takemura * clear interrupt status
474 1.1 takemura */
475 1.1 takemura reg = vrgiu_regread_4(sc, GIUINTSTAT_REG);
476 1.1 takemura reg &= ~mask;
477 1.1 takemura vrgiu_regwrite_4(sc, GIUINTSTAT_REG, reg);
478 1.1 takemura /*
479 1.1 takemura * enable interrupt
480 1.1 takemura */
481 1.1 takemura #ifdef WINCE_DEFAULT_SETTING
482 1.1 takemura #warning WINCE_DEFAULT_SETTING
483 1.1 takemura #else
484 1.1 takemura sc->sc_intr_mask |= mask;
485 1.1 takemura vrgiu_regwrite_4(sc, GIUINTEN_REG, sc->sc_intr_mask);
486 1.1 takemura /* Unmask GIU level 2 mask register */
487 1.1 takemura vrip_intr_setmask2(sc->sc_vc, sc->sc_ih, (1<<port), 1);
488 1.1 takemura #endif
489 1.1 takemura splx(s);
490 1.1 takemura
491 1.3 takemura DPRINTF(DEBUG_INTR, ("\n"));
492 1.1 takemura #if 0 && defined VRGIUDEBUG
493 1.1 takemura vrgiu_dump_regs(sc);
494 1.1 takemura #endif
495 1.1 takemura
496 1.1 takemura return ih;
497 1.1 takemura }
498 1.1 takemura
499 1.1 takemura void
500 1.1 takemura vrgiu_intr_disestablish(ic, arg)
501 1.1 takemura vrgiu_chipset_tag_t ic;
502 1.1 takemura void *arg;
503 1.1 takemura {
504 1.1 takemura struct vrgiu_intr_entry *ihe = arg;
505 1.1 takemura struct vrgiu_softc *sc = (void*)ic;
506 1.1 takemura int port = ihe->ih_port;
507 1.1 takemura struct vrgiu_intr_entry *ih;
508 1.1 takemura int s;
509 1.1 takemura
510 1.1 takemura s = splhigh();
511 1.1 takemura TAILQ_FOREACH(ih, &sc->sc_intr_head[port], ih_link) {
512 1.1 takemura if (ih == ihe) {
513 1.1 takemura TAILQ_REMOVE(&sc->sc_intr_head[port], ih, ih_link);
514 1.1 takemura free(ih, M_DEVBUF);
515 1.1 takemura if (TAILQ_EMPTY(&sc->sc_intr_head[port])) {
516 1.1 takemura /* Disable interrupt */
517 1.1 takemura #ifdef WINCE_DEFAULT_SETTING
518 1.1 takemura #warning WINCE_DEFAULT_SETTING
519 1.1 takemura #else
520 1.1 takemura sc->sc_intr_mask &= ~(1<<port);
521 1.1 takemura vrgiu_regwrite_4(sc, GIUINTEN_REG, sc->sc_intr_mask);
522 1.1 takemura #endif
523 1.1 takemura }
524 1.1 takemura splx(s);
525 1.1 takemura return;
526 1.1 takemura }
527 1.1 takemura }
528 1.1 takemura panic("vrgiu_intr_disetablish: no such a handle.");
529 1.1 takemura /* NOTREACHED */
530 1.1 takemura }
531 1.1 takemura
532 1.1 takemura int
533 1.1 takemura vrgiu_intr(arg)
534 1.1 takemura void *arg;
535 1.1 takemura {
536 1.1 takemura #ifdef DUMP_GIU_LEVEL2_INTR
537 1.1 takemura #warning DUMP_GIU_LEVEL2_INTR
538 1.1 takemura static u_int32_t oreg;
539 1.1 takemura #endif
540 1.1 takemura struct vrgiu_softc *sc = arg;
541 1.1 takemura int i;
542 1.1 takemura u_int32_t reg;
543 1.1 takemura /* Get Level 2 interrupt status */
544 1.1 takemura vrip_intr_get_status2 (sc->sc_vc, sc->sc_ih, ®);
545 1.1 takemura #ifdef DUMP_GIU_LEVEL2_INTR
546 1.1 takemura #warning DUMP_GIU_LEVEL2_INTR
547 1.1 takemura {
548 1.1 takemura u_int32_t uedge, dedge, j;
549 1.1 takemura for (j = 0x80000000; j > 0; j >>=1)
550 1.1 takemura printf ("%c" , reg&j ? '|' : '.');
551 1.1 takemura uedge = (reg ^ oreg) & reg;
552 1.1 takemura dedge = (reg ^ oreg) & ~reg;
553 1.1 takemura if (uedge || dedge) {
554 1.1 takemura for (j = 0; j < 32; j++) {
555 1.1 takemura if (uedge & (1 << j))
556 1.1 takemura printf ("+%d", j);
557 1.1 takemura else if (dedge & (1 << j))
558 1.1 takemura printf ("-%d", j);
559 1.1 takemura }
560 1.1 takemura }
561 1.1 takemura oreg = reg;
562 1.1 takemura printf ("\n");
563 1.1 takemura }
564 1.1 takemura #endif
565 1.2 uch /* Clear interrupt */
566 1.2 uch vrgiu_regwrite_4(sc, GIUINTSTAT_REG, vrgiu_regread_4(sc, GIUINTSTAT_REG));
567 1.2 uch
568 1.1 takemura /* Dispatch handler */
569 1.1 takemura for (i = 0; i < MAX_GPIO_INOUT; i++) {
570 1.1 takemura if (reg & (1 << i)) {
571 1.1 takemura register struct vrgiu_intr_entry *ih;
572 1.1 takemura TAILQ_FOREACH(ih, &sc->sc_intr_head[i], ih_link) {
573 1.1 takemura ih->ih_fun(ih->ih_arg);
574 1.1 takemura }
575 1.1 takemura }
576 1.1 takemura }
577 1.2 uch
578 1.1 takemura return 0;
579 1.1 takemura }
580