vrgiu.c revision 1.36 1 1.36 provos /* $NetBSD: vrgiu.c,v 1.36 2002/09/27 15:36:07 provos Exp $ */
2 1.1 takemura /*-
3 1.20 takemura * Copyright (c) 1999-2001
4 1.1 takemura * Shin Takemura and PocketBSD Project. All rights reserved.
5 1.1 takemura *
6 1.1 takemura * Redistribution and use in source and binary forms, with or without
7 1.1 takemura * modification, are permitted provided that the following conditions
8 1.1 takemura * are met:
9 1.1 takemura * 1. Redistributions of source code must retain the above copyright
10 1.1 takemura * notice, this list of conditions and the following disclaimer.
11 1.1 takemura * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 takemura * notice, this list of conditions and the following disclaimer in the
13 1.1 takemura * documentation and/or other materials provided with the distribution.
14 1.1 takemura * 3. All advertising materials mentioning features or use of this software
15 1.1 takemura * must display the following acknowledgement:
16 1.1 takemura * This product includes software developed by the PocketBSD project
17 1.1 takemura * and its contributors.
18 1.1 takemura * 4. Neither the name of the project nor the names of its contributors
19 1.1 takemura * may be used to endorse or promote products derived from this software
20 1.1 takemura * without specific prior written permission.
21 1.1 takemura *
22 1.1 takemura * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
23 1.1 takemura * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1 takemura * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 takemura * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
26 1.1 takemura * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
27 1.1 takemura * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
28 1.1 takemura * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
29 1.1 takemura * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
30 1.1 takemura * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
31 1.1 takemura * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 1.1 takemura * SUCH DAMAGE.
33 1.1 takemura *
34 1.1 takemura */
35 1.1 takemura
36 1.1 takemura #include <sys/param.h>
37 1.1 takemura #include <sys/systm.h>
38 1.1 takemura #include <sys/device.h>
39 1.1 takemura #include <sys/malloc.h>
40 1.14 sato #include <sys/queue.h>
41 1.15 sato #include <sys/reboot.h>
42 1.1 takemura
43 1.1 takemura #include <mips/cpuregs.h>
44 1.1 takemura #include <machine/bus.h>
45 1.16 sato #include <machine/config_hook.h>
46 1.31 uch #include <machine/debug.h>
47 1.1 takemura
48 1.20 takemura #include <dev/hpc/hpciovar.h>
49 1.20 takemura
50 1.18 sato #include "opt_vr41xx.h"
51 1.18 sato #include <hpcmips/vr/vrcpudef.h>
52 1.30 takemura #include <hpcmips/vr/vripif.h>
53 1.1 takemura #include <hpcmips/vr/vripreg.h>
54 1.1 takemura #include <hpcmips/vr/vrgiureg.h>
55 1.1 takemura
56 1.1 takemura #include "locators.h"
57 1.1 takemura
58 1.27 takemura /*
59 1.27 takemura * constant and macro definitions
60 1.27 takemura */
61 1.3 takemura #define VRGIUDEBUG
62 1.1 takemura #ifdef VRGIUDEBUG
63 1.3 takemura #define DEBUG_IO 1
64 1.3 takemura #define DEBUG_INTR 2
65 1.7 sato #ifndef VRGIUDEBUG_CONF
66 1.10 sato #define VRGIUDEBUG_CONF 0
67 1.7 sato #endif /* VRGIUDEBUG_CONF */
68 1.7 sato int vrgiu_debug = VRGIUDEBUG_CONF;
69 1.3 takemura #define DPRINTF(flag, arg) if (vrgiu_debug & flag) printf arg;
70 1.9 sato #define DDUMP_IO(flag, sc) if (vrgiu_debug & flag) vrgiu_dump_io(sc);
71 1.9 sato #define DDUMP_IOSETTING(flag, sc) \
72 1.10 sato if (vrgiu_debug & flag) vrgiu_dump_iosetting(sc);
73 1.10 sato #define VPRINTF(flag, arg) \
74 1.12 jdolecek if (bootverbose || vrgiu_debug & flag) printf arg;
75 1.10 sato #define VDUMP_IO(flag, sc) \
76 1.12 jdolecek if (bootverbose || vrgiu_debug & flag) vrgiu_dump_io(sc);
77 1.10 sato #define VDUMP_IOSETTING(flag, sc) \
78 1.12 jdolecek if (bootverbose || vrgiu_debug & flag) vrgiu_dump_iosetting(sc);
79 1.1 takemura #else
80 1.3 takemura #define DPRINTF(flag, arg)
81 1.9 sato #define DDUMP_IO(flag, sc)
82 1.9 sato #define DDUMP_IOSETTING(flag, sc)
83 1.12 jdolecek #define VPRINTF(flag, arg) if (bootverbose) printf arg;
84 1.12 jdolecek #define VDUMP_IO(flag, sc) if (bootverbose) vrgiu_dump_io(sc);
85 1.10 sato #define VDUMP_IOSETTING(flag, sc) \
86 1.12 jdolecek if (bootverbose) vrgiu_dump_iosetting(sc);
87 1.1 takemura #endif
88 1.1 takemura
89 1.16 sato #ifdef VRGIU_INTR_NOLED
90 1.16 sato int vrgiu_intr_led = 0;
91 1.16 sato #else /* VRGIU_INTR_NOLED */
92 1.16 sato int vrgiu_intr_led = 1;
93 1.16 sato #endif /* VRGIU_INTR_NOLED */
94 1.16 sato
95 1.27 takemura #define MAX_GPIO_OUT 50 /* port 32:49 are output only port */
96 1.27 takemura #define MAX_GPIO_INOUT 32 /* input/output port(0:31) */
97 1.27 takemura
98 1.1 takemura #define LEGAL_INTR_PORT(x) ((x) >= 0 && (x) < MAX_GPIO_INOUT)
99 1.1 takemura #define LEGAL_OUT_PORT(x) ((x) >= 0 && (x) < MAX_GPIO_OUT)
100 1.1 takemura
101 1.27 takemura /*
102 1.27 takemura * type declarations
103 1.27 takemura */
104 1.27 takemura struct vrgiu_intr_entry {
105 1.27 takemura int ih_port;
106 1.27 takemura int (*ih_fun)(void *);
107 1.27 takemura void *ih_arg;
108 1.27 takemura TAILQ_ENTRY(vrgiu_intr_entry) ih_link;
109 1.27 takemura };
110 1.27 takemura
111 1.27 takemura struct vrgiu_softc {
112 1.27 takemura struct device sc_dev;
113 1.27 takemura bus_space_tag_t sc_iot;
114 1.27 takemura bus_space_handle_t sc_ioh;
115 1.27 takemura /* Interrupt */
116 1.27 takemura vrip_chipset_tag_t sc_vc;
117 1.27 takemura void *sc_ih;
118 1.27 takemura u_int32_t sc_intr_mask;
119 1.27 takemura u_int32_t sc_intr_mode[MAX_GPIO_INOUT];
120 1.27 takemura TAILQ_HEAD(, vrgiu_intr_entry) sc_intr_head[MAX_GPIO_INOUT];
121 1.27 takemura struct hpcio_chip sc_iochip;
122 1.34 takemura #ifndef SINGLE_VRIP_BASE
123 1.34 takemura int sc_useupdn_reg, sc_termupdn_reg;
124 1.34 takemura #endif /* SINGLE_VRIP_BASE */
125 1.27 takemura };
126 1.27 takemura
127 1.34 takemura #ifndef SINGLE_VRIP_BASE
128 1.34 takemura #define GIUUSEUPDN_REG_W (sc->sc_useupdn_reg)
129 1.34 takemura #define GIUTERMUPDN_REG_W (sc->sc_termupdn_reg)
130 1.34 takemura #endif /* SINGLE_VRIP_BASE */
131 1.34 takemura
132 1.27 takemura /*
133 1.27 takemura * prototypes
134 1.27 takemura */
135 1.20 takemura int vrgiu_match(struct device*, struct cfdata*, void*);
136 1.20 takemura void vrgiu_attach(struct device*, struct device*, void*);
137 1.20 takemura int vrgiu_intr(void*);
138 1.20 takemura int vrgiu_print(void*, const char*);
139 1.20 takemura void vrgiu_callback(struct device*);
140 1.20 takemura
141 1.20 takemura void vrgiu_dump_regs(struct vrgiu_softc *);
142 1.20 takemura void vrgiu_dump_io(struct vrgiu_softc *);
143 1.20 takemura void vrgiu_diff_io(void);
144 1.20 takemura void vrgiu_dump_iosetting(struct vrgiu_softc *);
145 1.20 takemura void vrgiu_diff_iosetting(void);
146 1.20 takemura u_int32_t vrgiu_regread_4(struct vrgiu_softc *, bus_addr_t);
147 1.20 takemura u_int16_t vrgiu_regread(struct vrgiu_softc *, bus_addr_t);
148 1.20 takemura void vrgiu_regwrite_4(struct vrgiu_softc *, bus_addr_t, u_int32_t);
149 1.20 takemura void vrgiu_regwrite(struct vrgiu_softc *, bus_addr_t, u_int16_t);
150 1.20 takemura
151 1.20 takemura static int vrgiu_port_read(hpcio_chip_t, int);
152 1.20 takemura static void vrgiu_port_write(hpcio_chip_t, int, int);
153 1.20 takemura static void *vrgiu_intr_establish(hpcio_chip_t, int, int, int (*)(void *), void*);
154 1.20 takemura static void vrgiu_intr_disestablish(hpcio_chip_t, void*);
155 1.20 takemura static void vrgiu_intr_clear(hpcio_chip_t, void*);
156 1.22 takemura static void vrgiu_register_iochip(hpcio_chip_t, hpcio_chip_t);
157 1.20 takemura static void vrgiu_update(hpcio_chip_t);
158 1.20 takemura static void vrgiu_dump(hpcio_chip_t);
159 1.20 takemura static hpcio_chip_t vrgiu_getchip(void*, int);
160 1.20 takemura
161 1.27 takemura /*
162 1.27 takemura * variables
163 1.27 takemura */
164 1.20 takemura static struct hpcio_chip vrgiu_iochip = {
165 1.20 takemura .hc_portread = vrgiu_port_read,
166 1.20 takemura .hc_portwrite = vrgiu_port_write,
167 1.20 takemura .hc_intr_establish = vrgiu_intr_establish,
168 1.20 takemura .hc_intr_disestablish = vrgiu_intr_disestablish,
169 1.20 takemura .hc_intr_clear = vrgiu_intr_clear,
170 1.22 takemura .hc_register_iochip = vrgiu_register_iochip,
171 1.20 takemura .hc_update = vrgiu_update,
172 1.20 takemura .hc_dump = vrgiu_dump,
173 1.1 takemura };
174 1.1 takemura
175 1.1 takemura struct cfattach vrgiu_ca = {
176 1.1 takemura sizeof(struct vrgiu_softc), vrgiu_match, vrgiu_attach
177 1.1 takemura };
178 1.1 takemura
179 1.14 sato struct vrgiu_softc *this_giu;
180 1.14 sato
181 1.27 takemura /*
182 1.27 takemura * function bodies
183 1.27 takemura */
184 1.1 takemura int
185 1.26 uch vrgiu_match(struct device *parent, struct cfdata *cf, void *aux)
186 1.1 takemura {
187 1.26 uch
188 1.26 uch return (2); /* 1st attach group of vrip */
189 1.1 takemura }
190 1.1 takemura
191 1.1 takemura void
192 1.26 uch vrgiu_attach(struct device *parent, struct device *self, void *aux)
193 1.1 takemura {
194 1.1 takemura struct vrip_attach_args *va = aux;
195 1.1 takemura struct vrgiu_softc *sc = (void*)self;
196 1.20 takemura struct hpcio_attach_args haa;
197 1.1 takemura int i;
198 1.34 takemura
199 1.34 takemura #ifndef SINGLE_VRIP_BASE
200 1.34 takemura if (va->va_addr == VR4102_GIU_ADDR) {
201 1.34 takemura sc->sc_useupdn_reg = VR4102_GIUUSEUPDN_REG_W;
202 1.34 takemura sc->sc_termupdn_reg = VR4102_GIUTERMUPDN_REG_W;
203 1.34 takemura } else
204 1.34 takemura if (va->va_addr == VR4122_GIU_ADDR) {
205 1.34 takemura sc->sc_useupdn_reg = VR4122_GIUUSEUPDN_REG_W;
206 1.34 takemura sc->sc_termupdn_reg = VR4122_GIUTERMUPDN_REG_W;
207 1.34 takemura } else {
208 1.36 provos panic("%s: unknown base address 0x%lx",
209 1.34 takemura sc->sc_dev.dv_xname, va->va_addr);
210 1.34 takemura }
211 1.34 takemura #endif /* SINGLE_VRIP_BASE */
212 1.1 takemura
213 1.14 sato this_giu = sc;
214 1.1 takemura sc->sc_vc = va->va_vc;
215 1.1 takemura sc->sc_iot = va->va_iot;
216 1.1 takemura bus_space_map(sc->sc_iot, va->va_addr, va->va_size,
217 1.26 uch 0 /* no cache */, &sc->sc_ioh);
218 1.1 takemura /*
219 1.1 takemura * Disable all interrupts.
220 1.1 takemura */
221 1.1 takemura sc->sc_intr_mask = 0;
222 1.8 shin printf("\n");
223 1.1 takemura #ifdef WINCE_DEFAULT_SETTING
224 1.1 takemura #warning WINCE_DEFAULT_SETTING
225 1.1 takemura #else
226 1.28 takemura VPRINTF(DEBUG_IO, (" "
227 1.28 takemura " 3 2 1\n"));
228 1.28 takemura VPRINTF(DEBUG_IO, (" "
229 1.28 takemura "10987654321098765432109876543210\n"));
230 1.10 sato VPRINTF(DEBUG_IO, ("WIN setting: "));
231 1.10 sato VDUMP_IOSETTING(DEBUG_IO, sc);
232 1.10 sato VPRINTF(DEBUG_IO, ("\n"));
233 1.1 takemura vrgiu_regwrite_4(sc, GIUINTEN_REG, sc->sc_intr_mask);
234 1.1 takemura #endif
235 1.1 takemura
236 1.1 takemura for (i = 0; i < MAX_GPIO_INOUT; i++)
237 1.1 takemura TAILQ_INIT(&sc->sc_intr_head[i]);
238 1.30 takemura if (!(sc->sc_ih = vrip_intr_establish(va->va_vc, va->va_unit, 0,
239 1.30 takemura IPL_BIO, vrgiu_intr, sc))) {
240 1.1 takemura printf("%s: can't establish interrupt\n", sc->sc_dev.dv_xname);
241 1.1 takemura return;
242 1.1 takemura }
243 1.1 takemura /*
244 1.20 takemura * fill hpcio_chip structure
245 1.1 takemura */
246 1.20 takemura sc->sc_iochip = vrgiu_iochip; /* structure copy */
247 1.20 takemura sc->sc_iochip.hc_chipid = VRIP_IOCHIP_VRGIU;
248 1.20 takemura sc->sc_iochip.hc_name = sc->sc_dev.dv_xname;
249 1.20 takemura sc->sc_iochip.hc_sc = sc;
250 1.20 takemura /* Register functions to upper interface */
251 1.30 takemura vrip_register_gpio(va->va_vc, &sc->sc_iochip);
252 1.9 sato
253 1.1 takemura /* Display port status (Input/Output) for debugging */
254 1.10 sato VPRINTF(DEBUG_IO, ("I/O setting: "));
255 1.19 sato VDUMP_IOSETTING(DEBUG_IO, sc);
256 1.10 sato VPRINTF(DEBUG_IO, ("\n"));
257 1.10 sato VPRINTF(DEBUG_IO, (" data:"));
258 1.10 sato VDUMP_IO(DEBUG_IO, sc);
259 1.5 sato
260 1.1 takemura /*
261 1.20 takemura * hpcio I/F
262 1.1 takemura */
263 1.21 takemura haa.haa_busname = HPCIO_BUSNAME;
264 1.20 takemura haa.haa_sc = sc;
265 1.20 takemura haa.haa_getchip = vrgiu_getchip;
266 1.22 takemura haa.haa_iot = sc->sc_iot;
267 1.20 takemura while (config_found(self, &haa, vrgiu_print)) ;
268 1.1 takemura /*
269 1.1 takemura * GIU-ISA bridge
270 1.1 takemura */
271 1.1 takemura #if 1 /* XXX Sometimes mounting root device failed. Why? XXX*/
272 1.1 takemura config_defer(self, vrgiu_callback);
273 1.1 takemura #else
274 1.1 takemura vrgiu_callback(self);
275 1.1 takemura #endif
276 1.1 takemura }
277 1.1 takemura
278 1.1 takemura void
279 1.26 uch vrgiu_callback(struct device *self)
280 1.1 takemura {
281 1.1 takemura struct vrgiu_softc *sc = (void*)self;
282 1.20 takemura struct hpcio_attach_args haa;
283 1.1 takemura
284 1.20 takemura haa.haa_busname = "vrisab";
285 1.20 takemura haa.haa_sc = sc;
286 1.20 takemura haa.haa_getchip = vrgiu_getchip;
287 1.22 takemura haa.haa_iot = sc->sc_iot;
288 1.20 takemura config_found(self, &haa, vrgiu_print);
289 1.1 takemura }
290 1.1 takemura
291 1.1 takemura int
292 1.26 uch vrgiu_print(void *aux, const char *pnp)
293 1.1 takemura {
294 1.1 takemura if (pnp)
295 1.1 takemura return (QUIET);
296 1.1 takemura return (UNCONF);
297 1.1 takemura }
298 1.1 takemura
299 1.1 takemura void
300 1.26 uch vrgiu_dump_iosetting(struct vrgiu_softc *sc)
301 1.3 takemura {
302 1.28 takemura long iosel, inten, useupdn, termupdn, edge, hold, level;
303 1.3 takemura u_int32_t m;
304 1.28 takemura char syms[] = "iiiiiiiilhLHeeEEoooooooooooooooo"
305 1.28 takemura "DDDDDDDDDDDDDDDDUUUUUUUUUUUUUUUU";
306 1.26 uch
307 1.3 takemura iosel= vrgiu_regread_4(sc, GIUIOSEL_REG);
308 1.3 takemura inten= vrgiu_regread_4(sc, GIUINTEN_REG);
309 1.28 takemura edge = vrgiu_regread_4(sc, GIUINTTYP_REG);
310 1.28 takemura hold = vrgiu_regread_4(sc, GIUINTHTSEL_REG);
311 1.28 takemura level = vrgiu_regread_4(sc, GIUINTALSEL_REG);
312 1.33 sato
313 1.33 sato if (GIUUSEUPDN_REG_W == GIU_NO_REG_W)
314 1.33 sato useupdn = 0;
315 1.33 sato else
316 1.33 sato useupdn = vrgiu_regread(sc, GIUUSEUPDN_REG_W);
317 1.33 sato if (GIUTERMUPDN_REG_W == GIU_NO_REG_W)
318 1.33 sato termupdn = 0;
319 1.33 sato else
320 1.33 sato termupdn = vrgiu_regread(sc, GIUTERMUPDN_REG_W);
321 1.3 takemura for (m = 0x80000000; m; m >>=1)
322 1.28 takemura printf ("%c", syms[
323 1.28 takemura ((useupdn&m) ? 32 : 0) +
324 1.28 takemura ((iosel&m) ? 16 : 0) + ((termupdn&m) ? 16 : 0) +
325 1.28 takemura ((inten&m) ? 8 : 0) +
326 1.28 takemura ((edge&m) ? 4 : 0) +
327 1.28 takemura ((hold&m) ? 2 : 0) +
328 1.28 takemura ((level&m) ? 1 : 0)]);
329 1.3 takemura }
330 1.3 takemura
331 1.3 takemura void
332 1.14 sato vrgiu_diff_iosetting()
333 1.14 sato {
334 1.14 sato struct vrgiu_softc *sc = this_giu;
335 1.14 sato static long oiosel = 0, ointen = 0, ouseupdn = 0, otermupdn = 0;
336 1.14 sato long iosel, inten, useupdn, termupdn;
337 1.14 sato u_int32_t m;
338 1.14 sato
339 1.14 sato iosel= vrgiu_regread_4(sc, GIUIOSEL_REG);
340 1.14 sato inten= vrgiu_regread_4(sc, GIUINTEN_REG);
341 1.33 sato if (GIUUSEUPDN_REG_W == GIU_NO_REG_W)
342 1.33 sato useupdn = 0;
343 1.33 sato else
344 1.33 sato useupdn = vrgiu_regread(sc, GIUUSEUPDN_REG_W);
345 1.33 sato if (GIUTERMUPDN_REG_W == GIU_NO_REG_W)
346 1.33 sato termupdn = 0;
347 1.33 sato else
348 1.33 sato termupdn = vrgiu_regread(sc, GIUTERMUPDN_REG_W);
349 1.14 sato if (oiosel != iosel || ointen != inten ||
350 1.14 sato ouseupdn != useupdn || otermupdn != termupdn) {
351 1.14 sato for (m = 0x80000000; m; m >>=1)
352 1.14 sato printf ("%c" , (useupdn&m) ?
353 1.26 uch ((termupdn&m) ? 'U' : 'D') :
354 1.26 uch ((iosel&m) ? 'o' : ((inten&m)?'I':'i')));
355 1.14 sato }
356 1.14 sato oiosel = iosel;
357 1.14 sato ointen = inten;
358 1.14 sato ouseupdn = useupdn;
359 1.14 sato otermupdn = termupdn;
360 1.14 sato }
361 1.14 sato
362 1.14 sato void
363 1.26 uch vrgiu_dump_io(struct vrgiu_softc *sc)
364 1.9 sato {
365 1.9 sato
366 1.35 takemura dbg_bit_display(vrgiu_regread_4(sc, GIUPODAT_REG));
367 1.35 takemura dbg_bit_display(vrgiu_regread_4(sc, GIUPIOD_REG));
368 1.35 takemura printf("\n");
369 1.14 sato }
370 1.14 sato
371 1.14 sato void
372 1.14 sato vrgiu_diff_io()
373 1.14 sato {
374 1.14 sato struct vrgiu_softc *sc = this_giu;
375 1.14 sato static u_int32_t opreg[2] = {0, 0};
376 1.14 sato u_int32_t preg[2];
377 1.14 sato
378 1.14 sato preg[0] = vrgiu_regread_4(sc, GIUPIOD_REG);
379 1.14 sato preg[1] = vrgiu_regread_4(sc, GIUPODAT_REG);
380 1.14 sato
381 1.14 sato if (opreg[0] != preg[0] || opreg[1] != preg[1]) {
382 1.14 sato printf("giu data: ");
383 1.35 takemura dbg_bit_display(preg[1]);
384 1.35 takemura dbg_bit_display(preg[0]);
385 1.35 takemura printf("\n");
386 1.14 sato }
387 1.14 sato opreg[0] = preg[0];
388 1.14 sato opreg[1] = preg[1];
389 1.9 sato }
390 1.9 sato
391 1.9 sato void
392 1.26 uch vrgiu_dump_regs(struct vrgiu_softc *sc)
393 1.1 takemura {
394 1.26 uch
395 1.1 takemura if (sc == NULL) {
396 1.36 provos panic("%s(%d): VRGIU device not initialized",
397 1.26 uch __FILE__, __LINE__);
398 1.1 takemura }
399 1.1 takemura printf(" IOSEL: %08x\n", vrgiu_regread_4(sc, GIUIOSEL_REG));
400 1.1 takemura printf(" PIOD: %08x\n", vrgiu_regread_4(sc, GIUPIOD_REG));
401 1.1 takemura printf(" PODAT: %08x\n", vrgiu_regread_4(sc, GIUPODAT_REG));
402 1.1 takemura printf(" INTSTAT: %08x\n", vrgiu_regread_4(sc, GIUINTSTAT_REG));
403 1.1 takemura printf(" INTEN: %08x\n", vrgiu_regread_4(sc, GIUINTEN_REG));
404 1.1 takemura printf(" INTTYP: %08x\n", vrgiu_regread_4(sc, GIUINTTYP_REG));
405 1.1 takemura printf(" INTALSEL: %08x\n", vrgiu_regread_4(sc, GIUINTALSEL_REG));
406 1.1 takemura printf(" INTHTSEL: %08x\n", vrgiu_regread_4(sc, GIUINTHTSEL_REG));
407 1.1 takemura }
408 1.1 takemura /*
409 1.1 takemura * GIU regster access method.
410 1.1 takemura */
411 1.1 takemura u_int32_t
412 1.26 uch vrgiu_regread_4(struct vrgiu_softc *sc, bus_addr_t offs)
413 1.1 takemura {
414 1.1 takemura u_int16_t reg[2];
415 1.26 uch
416 1.1 takemura bus_space_read_region_2 (sc->sc_iot, sc->sc_ioh, offs, reg, 2);
417 1.26 uch
418 1.26 uch return (reg[0] | (reg[1] << 16));
419 1.1 takemura }
420 1.1 takemura
421 1.3 takemura u_int16_t
422 1.26 uch vrgiu_regread(struct vrgiu_softc *sc, bus_addr_t off)
423 1.3 takemura {
424 1.26 uch
425 1.26 uch return (bus_space_read_2(sc->sc_iot, sc->sc_ioh, off));
426 1.3 takemura }
427 1.3 takemura
428 1.1 takemura void
429 1.26 uch vrgiu_regwrite_4(struct vrgiu_softc *sc, bus_addr_t offs, u_int32_t data)
430 1.1 takemura {
431 1.1 takemura u_int16_t reg[2];
432 1.26 uch
433 1.1 takemura reg[0] = data & 0xffff;
434 1.1 takemura reg[1] = (data>>16)&0xffff;
435 1.1 takemura bus_space_write_region_2 (sc->sc_iot, sc->sc_ioh, offs, reg, 2);
436 1.1 takemura }
437 1.3 takemura
438 1.3 takemura void
439 1.26 uch vrgiu_regwrite(struct vrgiu_softc *sc, bus_addr_t off, u_int16_t data)
440 1.3 takemura {
441 1.26 uch
442 1.3 takemura bus_space_write_2(sc->sc_iot, sc->sc_ioh, off, data);
443 1.3 takemura }
444 1.4 takemura
445 1.1 takemura /*
446 1.1 takemura * PORT
447 1.1 takemura */
448 1.1 takemura int
449 1.26 uch vrgiu_port_read(hpcio_chip_t hc, int port)
450 1.1 takemura {
451 1.20 takemura struct vrgiu_softc *sc = hc->hc_sc;
452 1.4 takemura int on;
453 1.4 takemura
454 1.4 takemura if (!LEGAL_OUT_PORT(port))
455 1.4 takemura panic("vrgiu_port_read: illegal gpio port");
456 1.4 takemura
457 1.4 takemura if (port < 32)
458 1.20 takemura on = (vrgiu_regread_4(sc, GIUPIOD_REG) & (1 << port));
459 1.4 takemura else
460 1.20 takemura on = (vrgiu_regread_4(sc, GIUPODAT_REG) & (1 << (port - 32)));
461 1.4 takemura
462 1.4 takemura return (on ? 1 : 0);
463 1.1 takemura }
464 1.1 takemura
465 1.20 takemura void
466 1.26 uch vrgiu_port_write(hpcio_chip_t hc, int port, int onoff)
467 1.1 takemura {
468 1.20 takemura struct vrgiu_softc *sc = hc->hc_sc;
469 1.4 takemura u_int32_t reg[2];
470 1.4 takemura int bank;
471 1.1 takemura
472 1.1 takemura if (!LEGAL_OUT_PORT(port))
473 1.1 takemura panic("vrgiu_port_write: illegal gpio port");
474 1.1 takemura
475 1.20 takemura reg[0] = vrgiu_regread_4(sc, GIUPIOD_REG);
476 1.20 takemura reg[1] = vrgiu_regread_4(sc, GIUPODAT_REG);
477 1.1 takemura bank = port < 32 ? 0 : 1;
478 1.1 takemura if (bank == 1)
479 1.1 takemura port -= 32;
480 1.1 takemura
481 1.1 takemura if (onoff)
482 1.1 takemura reg[bank] |= (1<<port);
483 1.1 takemura else
484 1.1 takemura reg[bank] &= ~(1<<port);
485 1.20 takemura vrgiu_regwrite_4(sc, GIUPIOD_REG, reg[0]);
486 1.20 takemura vrgiu_regwrite_4(sc, GIUPODAT_REG, reg[1]);
487 1.20 takemura }
488 1.20 takemura
489 1.20 takemura static void
490 1.26 uch vrgiu_update(hpcio_chip_t hc)
491 1.20 takemura {
492 1.20 takemura }
493 1.20 takemura
494 1.20 takemura static void
495 1.26 uch vrgiu_dump(hpcio_chip_t hc)
496 1.20 takemura {
497 1.20 takemura }
498 1.20 takemura
499 1.20 takemura static hpcio_chip_t
500 1.26 uch vrgiu_getchip(void* scx, int chipid)
501 1.20 takemura {
502 1.20 takemura struct vrgiu_softc *sc = scx;
503 1.1 takemura
504 1.20 takemura return (&sc->sc_iochip);
505 1.1 takemura }
506 1.20 takemura
507 1.1 takemura /*
508 1.1 takemura * Interrupt staff
509 1.1 takemura */
510 1.1 takemura void *
511 1.26 uch vrgiu_intr_establish(
512 1.26 uch hpcio_chip_t hc,
513 1.26 uch int port, /* GPIO pin # */
514 1.26 uch int mode, /* GIU trigger setting */
515 1.26 uch int (*ih_fun)(void *),
516 1.26 uch void *ih_arg)
517 1.1 takemura {
518 1.20 takemura struct vrgiu_softc *sc = hc->hc_sc;
519 1.1 takemura int s;
520 1.1 takemura u_int32_t reg, mask;
521 1.1 takemura struct vrgiu_intr_entry *ih;
522 1.1 takemura
523 1.1 takemura if (!LEGAL_INTR_PORT(port))
524 1.1 takemura panic ("vrgiu_intr_establish: bogus interrupt line.");
525 1.1 takemura if (sc->sc_intr_mode[port] && mode != sc->sc_intr_mode[port])
526 1.1 takemura panic ("vrgiu_intr_establish: bogus interrupt type.");
527 1.1 takemura else
528 1.1 takemura sc->sc_intr_mode[port] = mode;
529 1.1 takemura mask = (1 << port);
530 1.1 takemura
531 1.1 takemura s = splhigh();
532 1.1 takemura
533 1.1 takemura if (!(ih = malloc(sizeof(struct vrgiu_intr_entry), M_DEVBUF, M_NOWAIT)))
534 1.1 takemura panic ("vrgiu_intr_establish: no memory.");
535 1.1 takemura
536 1.28 takemura DPRINTF(DEBUG_INTR, ("%s: port %d ", sc->sc_dev.dv_xname, port));
537 1.1 takemura ih->ih_port = port;
538 1.1 takemura ih->ih_fun = ih_fun;
539 1.1 takemura ih->ih_arg = ih_arg;
540 1.1 takemura TAILQ_INSERT_TAIL(&sc->sc_intr_head[port], ih, ih_link);
541 1.1 takemura #ifdef WINCE_DEFAULT_SETTING
542 1.1 takemura #warning WINCE_DEFAULT_SETTING
543 1.1 takemura #else
544 1.1 takemura /*
545 1.1 takemura * Setup registers
546 1.1 takemura */
547 1.1 takemura /* Input mode */
548 1.1 takemura reg = vrgiu_regread_4(sc, GIUIOSEL_REG);
549 1.1 takemura reg &= ~mask;
550 1.1 takemura vrgiu_regwrite_4(sc, GIUIOSEL_REG, reg);
551 1.1 takemura
552 1.1 takemura /* interrupt type */
553 1.1 takemura reg = vrgiu_regread_4(sc, GIUINTTYP_REG);
554 1.3 takemura DPRINTF(DEBUG_INTR, ("[%s->",reg & mask ? "edge" : "level"));
555 1.20 takemura if (mode & HPCIO_INTR_EDGE) {
556 1.3 takemura DPRINTF(DEBUG_INTR, ("edge]"));
557 1.1 takemura reg |= mask; /* edge */
558 1.1 takemura } else {
559 1.3 takemura DPRINTF(DEBUG_INTR, ("level]"));
560 1.1 takemura reg &= ~mask; /* level */
561 1.1 takemura }
562 1.1 takemura vrgiu_regwrite_4(sc, GIUINTTYP_REG, reg);
563 1.1 takemura
564 1.1 takemura /* interrupt level */
565 1.20 takemura if (!(mode & HPCIO_INTR_EDGE)) {
566 1.1 takemura reg = vrgiu_regread_4(sc, GIUINTALSEL_REG);
567 1.3 takemura DPRINTF(DEBUG_INTR, ("[%s->",reg & mask ? "high" : "low"));
568 1.20 takemura if (mode & HPCIO_INTR_HIGH) {
569 1.3 takemura DPRINTF(DEBUG_INTR, ("high]"));
570 1.1 takemura reg |= mask; /* high */
571 1.1 takemura } else {
572 1.3 takemura DPRINTF(DEBUG_INTR, ("low]"));
573 1.1 takemura reg &= ~mask; /* low */
574 1.1 takemura }
575 1.1 takemura vrgiu_regwrite_4(sc, GIUINTALSEL_REG, reg);
576 1.1 takemura }
577 1.1 takemura /* hold or through */
578 1.1 takemura reg = vrgiu_regread_4(sc, GIUINTHTSEL_REG);
579 1.3 takemura DPRINTF(DEBUG_INTR, ("[%s->",reg & mask ? "hold" : "through"));
580 1.20 takemura if (mode & HPCIO_INTR_HOLD) {
581 1.3 takemura DPRINTF(DEBUG_INTR, ("hold]"));
582 1.1 takemura reg |= mask; /* hold */
583 1.1 takemura } else {
584 1.3 takemura DPRINTF(DEBUG_INTR, ("through]"));
585 1.1 takemura reg &= ~mask; /* through */
586 1.1 takemura }
587 1.1 takemura vrgiu_regwrite_4(sc, GIUINTHTSEL_REG, reg);
588 1.1 takemura #endif
589 1.1 takemura /*
590 1.1 takemura * clear interrupt status
591 1.1 takemura */
592 1.1 takemura reg = vrgiu_regread_4(sc, GIUINTSTAT_REG);
593 1.1 takemura reg &= ~mask;
594 1.1 takemura vrgiu_regwrite_4(sc, GIUINTSTAT_REG, reg);
595 1.1 takemura /*
596 1.1 takemura * enable interrupt
597 1.1 takemura */
598 1.1 takemura #ifdef WINCE_DEFAULT_SETTING
599 1.1 takemura #warning WINCE_DEFAULT_SETTING
600 1.1 takemura #else
601 1.1 takemura sc->sc_intr_mask |= mask;
602 1.1 takemura vrgiu_regwrite_4(sc, GIUINTEN_REG, sc->sc_intr_mask);
603 1.1 takemura /* Unmask GIU level 2 mask register */
604 1.1 takemura vrip_intr_setmask2(sc->sc_vc, sc->sc_ih, (1<<port), 1);
605 1.1 takemura #endif
606 1.1 takemura splx(s);
607 1.1 takemura
608 1.3 takemura DPRINTF(DEBUG_INTR, ("\n"));
609 1.1 takemura
610 1.26 uch return (ih);
611 1.1 takemura }
612 1.1 takemura
613 1.1 takemura void
614 1.26 uch vrgiu_intr_disestablish(hpcio_chip_t hc, void *arg)
615 1.1 takemura {
616 1.1 takemura struct vrgiu_intr_entry *ihe = arg;
617 1.20 takemura struct vrgiu_softc *sc = hc->hc_sc;
618 1.1 takemura int port = ihe->ih_port;
619 1.1 takemura struct vrgiu_intr_entry *ih;
620 1.1 takemura int s;
621 1.1 takemura
622 1.1 takemura s = splhigh();
623 1.1 takemura TAILQ_FOREACH(ih, &sc->sc_intr_head[port], ih_link) {
624 1.1 takemura if (ih == ihe) {
625 1.1 takemura TAILQ_REMOVE(&sc->sc_intr_head[port], ih, ih_link);
626 1.1 takemura free(ih, M_DEVBUF);
627 1.1 takemura if (TAILQ_EMPTY(&sc->sc_intr_head[port])) {
628 1.1 takemura /* Disable interrupt */
629 1.1 takemura #ifdef WINCE_DEFAULT_SETTING
630 1.1 takemura #warning WINCE_DEFAULT_SETTING
631 1.1 takemura #else
632 1.1 takemura sc->sc_intr_mask &= ~(1<<port);
633 1.1 takemura vrgiu_regwrite_4(sc, GIUINTEN_REG, sc->sc_intr_mask);
634 1.1 takemura #endif
635 1.1 takemura }
636 1.1 takemura splx(s);
637 1.1 takemura return;
638 1.1 takemura }
639 1.1 takemura }
640 1.1 takemura panic("vrgiu_intr_disetablish: no such a handle.");
641 1.1 takemura /* NOTREACHED */
642 1.1 takemura }
643 1.1 takemura
644 1.20 takemura /* Clear interrupt */
645 1.20 takemura void
646 1.26 uch vrgiu_intr_clear(hpcio_chip_t hc, void *arg)
647 1.20 takemura {
648 1.20 takemura struct vrgiu_softc *sc = hc->hc_sc;
649 1.20 takemura struct vrgiu_intr_entry *ihe = arg;
650 1.20 takemura u_int32_t reg;
651 1.20 takemura
652 1.20 takemura reg = vrgiu_regread_4(sc, GIUINTSTAT_REG);
653 1.20 takemura vrgiu_regwrite_4(sc, GIUINTSTAT_REG, reg & ~(1 << ihe->ih_port));
654 1.22 takemura }
655 1.22 takemura
656 1.22 takemura static void
657 1.26 uch vrgiu_register_iochip(hpcio_chip_t hc, hpcio_chip_t iochip)
658 1.22 takemura {
659 1.22 takemura struct vrgiu_softc *sc = hc->hc_sc;
660 1.22 takemura
661 1.30 takemura vrip_register_gpio(sc->sc_vc, iochip);
662 1.20 takemura }
663 1.20 takemura
664 1.20 takemura /* interrupt handler */
665 1.1 takemura int
666 1.26 uch vrgiu_intr(void *arg)
667 1.1 takemura {
668 1.1 takemura #ifdef DUMP_GIU_LEVEL2_INTR
669 1.1 takemura #warning DUMP_GIU_LEVEL2_INTR
670 1.1 takemura static u_int32_t oreg;
671 1.1 takemura #endif
672 1.1 takemura struct vrgiu_softc *sc = arg;
673 1.1 takemura int i;
674 1.1 takemura u_int32_t reg;
675 1.17 sato int ledvalue = CONFIG_HOOK_LED_FLASH;
676 1.17 sato
677 1.1 takemura /* Get Level 2 interrupt status */
678 1.30 takemura vrip_intr_getstatus2 (sc->sc_vc, sc->sc_ih, ®);
679 1.1 takemura #ifdef DUMP_GIU_LEVEL2_INTR
680 1.1 takemura #warning DUMP_GIU_LEVEL2_INTR
681 1.1 takemura {
682 1.1 takemura u_int32_t uedge, dedge, j;
683 1.1 takemura for (j = 0x80000000; j > 0; j >>=1)
684 1.1 takemura printf ("%c" , reg&j ? '|' : '.');
685 1.1 takemura uedge = (reg ^ oreg) & reg;
686 1.1 takemura dedge = (reg ^ oreg) & ~reg;
687 1.1 takemura if (uedge || dedge) {
688 1.1 takemura for (j = 0; j < 32; j++) {
689 1.1 takemura if (uedge & (1 << j))
690 1.1 takemura printf ("+%d", j);
691 1.1 takemura else if (dedge & (1 << j))
692 1.1 takemura printf ("-%d", j);
693 1.1 takemura }
694 1.1 takemura }
695 1.1 takemura oreg = reg;
696 1.1 takemura printf ("\n");
697 1.1 takemura }
698 1.1 takemura #endif
699 1.2 uch /* Clear interrupt */
700 1.2 uch vrgiu_regwrite_4(sc, GIUINTSTAT_REG, vrgiu_regread_4(sc, GIUINTSTAT_REG));
701 1.2 uch
702 1.1 takemura /* Dispatch handler */
703 1.1 takemura for (i = 0; i < MAX_GPIO_INOUT; i++) {
704 1.1 takemura if (reg & (1 << i)) {
705 1.1 takemura register struct vrgiu_intr_entry *ih;
706 1.1 takemura TAILQ_FOREACH(ih, &sc->sc_intr_head[i], ih_link) {
707 1.1 takemura ih->ih_fun(ih->ih_arg);
708 1.1 takemura }
709 1.1 takemura }
710 1.1 takemura }
711 1.2 uch
712 1.17 sato if (vrgiu_intr_led)
713 1.26 uch config_hook_call(CONFIG_HOOK_SET, CONFIG_HOOK_LED,
714 1.26 uch (void *)&ledvalue);
715 1.26 uch return (0);
716 1.1 takemura }
717