vrgiu.c revision 1.41 1 1.41 cegger /* $NetBSD: vrgiu.c,v 1.41 2009/03/18 10:22:29 cegger Exp $ */
2 1.1 takemura /*-
3 1.20 takemura * Copyright (c) 1999-2001
4 1.1 takemura * Shin Takemura and PocketBSD Project. All rights reserved.
5 1.1 takemura *
6 1.1 takemura * Redistribution and use in source and binary forms, with or without
7 1.1 takemura * modification, are permitted provided that the following conditions
8 1.1 takemura * are met:
9 1.1 takemura * 1. Redistributions of source code must retain the above copyright
10 1.1 takemura * notice, this list of conditions and the following disclaimer.
11 1.1 takemura * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 takemura * notice, this list of conditions and the following disclaimer in the
13 1.1 takemura * documentation and/or other materials provided with the distribution.
14 1.1 takemura * 3. All advertising materials mentioning features or use of this software
15 1.1 takemura * must display the following acknowledgement:
16 1.1 takemura * This product includes software developed by the PocketBSD project
17 1.1 takemura * and its contributors.
18 1.1 takemura * 4. Neither the name of the project nor the names of its contributors
19 1.1 takemura * may be used to endorse or promote products derived from this software
20 1.1 takemura * without specific prior written permission.
21 1.1 takemura *
22 1.1 takemura * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
23 1.1 takemura * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1 takemura * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 takemura * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
26 1.1 takemura * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
27 1.1 takemura * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
28 1.1 takemura * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
29 1.1 takemura * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
30 1.1 takemura * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
31 1.1 takemura * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
32 1.1 takemura * SUCH DAMAGE.
33 1.1 takemura *
34 1.1 takemura */
35 1.39 lukem
36 1.39 lukem #include <sys/cdefs.h>
37 1.41 cegger __KERNEL_RCSID(0, "$NetBSD: vrgiu.c,v 1.41 2009/03/18 10:22:29 cegger Exp $");
38 1.1 takemura
39 1.1 takemura #include <sys/param.h>
40 1.1 takemura #include <sys/systm.h>
41 1.1 takemura #include <sys/device.h>
42 1.1 takemura #include <sys/malloc.h>
43 1.14 sato #include <sys/queue.h>
44 1.15 sato #include <sys/reboot.h>
45 1.1 takemura
46 1.1 takemura #include <mips/cpuregs.h>
47 1.1 takemura #include <machine/bus.h>
48 1.16 sato #include <machine/config_hook.h>
49 1.31 uch #include <machine/debug.h>
50 1.1 takemura
51 1.20 takemura #include <dev/hpc/hpciovar.h>
52 1.20 takemura
53 1.18 sato #include "opt_vr41xx.h"
54 1.18 sato #include <hpcmips/vr/vrcpudef.h>
55 1.30 takemura #include <hpcmips/vr/vripif.h>
56 1.1 takemura #include <hpcmips/vr/vripreg.h>
57 1.1 takemura #include <hpcmips/vr/vrgiureg.h>
58 1.1 takemura
59 1.1 takemura #include "locators.h"
60 1.1 takemura
61 1.27 takemura /*
62 1.27 takemura * constant and macro definitions
63 1.27 takemura */
64 1.3 takemura #define VRGIUDEBUG
65 1.1 takemura #ifdef VRGIUDEBUG
66 1.3 takemura #define DEBUG_IO 1
67 1.3 takemura #define DEBUG_INTR 2
68 1.7 sato #ifndef VRGIUDEBUG_CONF
69 1.10 sato #define VRGIUDEBUG_CONF 0
70 1.7 sato #endif /* VRGIUDEBUG_CONF */
71 1.7 sato int vrgiu_debug = VRGIUDEBUG_CONF;
72 1.3 takemura #define DPRINTF(flag, arg) if (vrgiu_debug & flag) printf arg;
73 1.9 sato #define DDUMP_IO(flag, sc) if (vrgiu_debug & flag) vrgiu_dump_io(sc);
74 1.9 sato #define DDUMP_IOSETTING(flag, sc) \
75 1.10 sato if (vrgiu_debug & flag) vrgiu_dump_iosetting(sc);
76 1.10 sato #define VPRINTF(flag, arg) \
77 1.12 jdolecek if (bootverbose || vrgiu_debug & flag) printf arg;
78 1.10 sato #define VDUMP_IO(flag, sc) \
79 1.12 jdolecek if (bootverbose || vrgiu_debug & flag) vrgiu_dump_io(sc);
80 1.10 sato #define VDUMP_IOSETTING(flag, sc) \
81 1.12 jdolecek if (bootverbose || vrgiu_debug & flag) vrgiu_dump_iosetting(sc);
82 1.1 takemura #else
83 1.3 takemura #define DPRINTF(flag, arg)
84 1.9 sato #define DDUMP_IO(flag, sc)
85 1.9 sato #define DDUMP_IOSETTING(flag, sc)
86 1.12 jdolecek #define VPRINTF(flag, arg) if (bootverbose) printf arg;
87 1.12 jdolecek #define VDUMP_IO(flag, sc) if (bootverbose) vrgiu_dump_io(sc);
88 1.10 sato #define VDUMP_IOSETTING(flag, sc) \
89 1.12 jdolecek if (bootverbose) vrgiu_dump_iosetting(sc);
90 1.1 takemura #endif
91 1.1 takemura
92 1.16 sato #ifdef VRGIU_INTR_NOLED
93 1.16 sato int vrgiu_intr_led = 0;
94 1.16 sato #else /* VRGIU_INTR_NOLED */
95 1.16 sato int vrgiu_intr_led = 1;
96 1.16 sato #endif /* VRGIU_INTR_NOLED */
97 1.16 sato
98 1.27 takemura #define MAX_GPIO_OUT 50 /* port 32:49 are output only port */
99 1.27 takemura #define MAX_GPIO_INOUT 32 /* input/output port(0:31) */
100 1.27 takemura
101 1.1 takemura #define LEGAL_INTR_PORT(x) ((x) >= 0 && (x) < MAX_GPIO_INOUT)
102 1.1 takemura #define LEGAL_OUT_PORT(x) ((x) >= 0 && (x) < MAX_GPIO_OUT)
103 1.1 takemura
104 1.27 takemura /*
105 1.27 takemura * type declarations
106 1.27 takemura */
107 1.27 takemura struct vrgiu_intr_entry {
108 1.27 takemura int ih_port;
109 1.27 takemura int (*ih_fun)(void *);
110 1.27 takemura void *ih_arg;
111 1.27 takemura TAILQ_ENTRY(vrgiu_intr_entry) ih_link;
112 1.27 takemura };
113 1.27 takemura
114 1.27 takemura struct vrgiu_softc {
115 1.27 takemura struct device sc_dev;
116 1.27 takemura bus_space_tag_t sc_iot;
117 1.27 takemura bus_space_handle_t sc_ioh;
118 1.27 takemura /* Interrupt */
119 1.27 takemura vrip_chipset_tag_t sc_vc;
120 1.27 takemura void *sc_ih;
121 1.27 takemura u_int32_t sc_intr_mask;
122 1.27 takemura u_int32_t sc_intr_mode[MAX_GPIO_INOUT];
123 1.27 takemura TAILQ_HEAD(, vrgiu_intr_entry) sc_intr_head[MAX_GPIO_INOUT];
124 1.27 takemura struct hpcio_chip sc_iochip;
125 1.34 takemura #ifndef SINGLE_VRIP_BASE
126 1.34 takemura int sc_useupdn_reg, sc_termupdn_reg;
127 1.34 takemura #endif /* SINGLE_VRIP_BASE */
128 1.27 takemura };
129 1.27 takemura
130 1.34 takemura #ifndef SINGLE_VRIP_BASE
131 1.34 takemura #define GIUUSEUPDN_REG_W (sc->sc_useupdn_reg)
132 1.34 takemura #define GIUTERMUPDN_REG_W (sc->sc_termupdn_reg)
133 1.34 takemura #endif /* SINGLE_VRIP_BASE */
134 1.34 takemura
135 1.27 takemura /*
136 1.27 takemura * prototypes
137 1.27 takemura */
138 1.20 takemura int vrgiu_match(struct device*, struct cfdata*, void*);
139 1.20 takemura void vrgiu_attach(struct device*, struct device*, void*);
140 1.20 takemura int vrgiu_intr(void*);
141 1.20 takemura int vrgiu_print(void*, const char*);
142 1.20 takemura void vrgiu_callback(struct device*);
143 1.20 takemura
144 1.20 takemura void vrgiu_dump_regs(struct vrgiu_softc *);
145 1.20 takemura void vrgiu_dump_io(struct vrgiu_softc *);
146 1.20 takemura void vrgiu_diff_io(void);
147 1.20 takemura void vrgiu_dump_iosetting(struct vrgiu_softc *);
148 1.20 takemura void vrgiu_diff_iosetting(void);
149 1.20 takemura u_int32_t vrgiu_regread_4(struct vrgiu_softc *, bus_addr_t);
150 1.20 takemura u_int16_t vrgiu_regread(struct vrgiu_softc *, bus_addr_t);
151 1.20 takemura void vrgiu_regwrite_4(struct vrgiu_softc *, bus_addr_t, u_int32_t);
152 1.20 takemura void vrgiu_regwrite(struct vrgiu_softc *, bus_addr_t, u_int16_t);
153 1.20 takemura
154 1.20 takemura static int vrgiu_port_read(hpcio_chip_t, int);
155 1.20 takemura static void vrgiu_port_write(hpcio_chip_t, int, int);
156 1.20 takemura static void *vrgiu_intr_establish(hpcio_chip_t, int, int, int (*)(void *), void*);
157 1.20 takemura static void vrgiu_intr_disestablish(hpcio_chip_t, void*);
158 1.20 takemura static void vrgiu_intr_clear(hpcio_chip_t, void*);
159 1.22 takemura static void vrgiu_register_iochip(hpcio_chip_t, hpcio_chip_t);
160 1.20 takemura static void vrgiu_update(hpcio_chip_t);
161 1.20 takemura static void vrgiu_dump(hpcio_chip_t);
162 1.20 takemura static hpcio_chip_t vrgiu_getchip(void*, int);
163 1.20 takemura
164 1.27 takemura /*
165 1.27 takemura * variables
166 1.27 takemura */
167 1.20 takemura static struct hpcio_chip vrgiu_iochip = {
168 1.20 takemura .hc_portread = vrgiu_port_read,
169 1.20 takemura .hc_portwrite = vrgiu_port_write,
170 1.20 takemura .hc_intr_establish = vrgiu_intr_establish,
171 1.20 takemura .hc_intr_disestablish = vrgiu_intr_disestablish,
172 1.20 takemura .hc_intr_clear = vrgiu_intr_clear,
173 1.22 takemura .hc_register_iochip = vrgiu_register_iochip,
174 1.20 takemura .hc_update = vrgiu_update,
175 1.20 takemura .hc_dump = vrgiu_dump,
176 1.1 takemura };
177 1.1 takemura
178 1.38 thorpej CFATTACH_DECL(vrgiu, sizeof(struct vrgiu_softc),
179 1.38 thorpej vrgiu_match, vrgiu_attach, NULL, NULL);
180 1.1 takemura
181 1.14 sato struct vrgiu_softc *this_giu;
182 1.14 sato
183 1.27 takemura /*
184 1.27 takemura * function bodies
185 1.27 takemura */
186 1.1 takemura int
187 1.26 uch vrgiu_match(struct device *parent, struct cfdata *cf, void *aux)
188 1.1 takemura {
189 1.26 uch
190 1.26 uch return (2); /* 1st attach group of vrip */
191 1.1 takemura }
192 1.1 takemura
193 1.1 takemura void
194 1.26 uch vrgiu_attach(struct device *parent, struct device *self, void *aux)
195 1.1 takemura {
196 1.1 takemura struct vrip_attach_args *va = aux;
197 1.1 takemura struct vrgiu_softc *sc = (void*)self;
198 1.20 takemura struct hpcio_attach_args haa;
199 1.1 takemura int i;
200 1.34 takemura
201 1.34 takemura #ifndef SINGLE_VRIP_BASE
202 1.34 takemura if (va->va_addr == VR4102_GIU_ADDR) {
203 1.34 takemura sc->sc_useupdn_reg = VR4102_GIUUSEUPDN_REG_W;
204 1.34 takemura sc->sc_termupdn_reg = VR4102_GIUTERMUPDN_REG_W;
205 1.34 takemura } else
206 1.34 takemura if (va->va_addr == VR4122_GIU_ADDR) {
207 1.34 takemura sc->sc_useupdn_reg = VR4122_GIUUSEUPDN_REG_W;
208 1.34 takemura sc->sc_termupdn_reg = VR4122_GIUTERMUPDN_REG_W;
209 1.34 takemura } else {
210 1.36 provos panic("%s: unknown base address 0x%lx",
211 1.34 takemura sc->sc_dev.dv_xname, va->va_addr);
212 1.34 takemura }
213 1.34 takemura #endif /* SINGLE_VRIP_BASE */
214 1.1 takemura
215 1.14 sato this_giu = sc;
216 1.1 takemura sc->sc_vc = va->va_vc;
217 1.1 takemura sc->sc_iot = va->va_iot;
218 1.1 takemura bus_space_map(sc->sc_iot, va->va_addr, va->va_size,
219 1.26 uch 0 /* no cache */, &sc->sc_ioh);
220 1.1 takemura /*
221 1.1 takemura * Disable all interrupts.
222 1.1 takemura */
223 1.1 takemura sc->sc_intr_mask = 0;
224 1.8 shin printf("\n");
225 1.1 takemura #ifdef WINCE_DEFAULT_SETTING
226 1.1 takemura #warning WINCE_DEFAULT_SETTING
227 1.1 takemura #else
228 1.28 takemura VPRINTF(DEBUG_IO, (" "
229 1.28 takemura " 3 2 1\n"));
230 1.28 takemura VPRINTF(DEBUG_IO, (" "
231 1.28 takemura "10987654321098765432109876543210\n"));
232 1.10 sato VPRINTF(DEBUG_IO, ("WIN setting: "));
233 1.10 sato VDUMP_IOSETTING(DEBUG_IO, sc);
234 1.10 sato VPRINTF(DEBUG_IO, ("\n"));
235 1.1 takemura vrgiu_regwrite_4(sc, GIUINTEN_REG, sc->sc_intr_mask);
236 1.1 takemura #endif
237 1.1 takemura
238 1.1 takemura for (i = 0; i < MAX_GPIO_INOUT; i++)
239 1.1 takemura TAILQ_INIT(&sc->sc_intr_head[i]);
240 1.30 takemura if (!(sc->sc_ih = vrip_intr_establish(va->va_vc, va->va_unit, 0,
241 1.30 takemura IPL_BIO, vrgiu_intr, sc))) {
242 1.1 takemura printf("%s: can't establish interrupt\n", sc->sc_dev.dv_xname);
243 1.1 takemura return;
244 1.1 takemura }
245 1.1 takemura /*
246 1.20 takemura * fill hpcio_chip structure
247 1.1 takemura */
248 1.20 takemura sc->sc_iochip = vrgiu_iochip; /* structure copy */
249 1.20 takemura sc->sc_iochip.hc_chipid = VRIP_IOCHIP_VRGIU;
250 1.20 takemura sc->sc_iochip.hc_name = sc->sc_dev.dv_xname;
251 1.20 takemura sc->sc_iochip.hc_sc = sc;
252 1.20 takemura /* Register functions to upper interface */
253 1.30 takemura vrip_register_gpio(va->va_vc, &sc->sc_iochip);
254 1.9 sato
255 1.1 takemura /* Display port status (Input/Output) for debugging */
256 1.10 sato VPRINTF(DEBUG_IO, ("I/O setting: "));
257 1.19 sato VDUMP_IOSETTING(DEBUG_IO, sc);
258 1.10 sato VPRINTF(DEBUG_IO, ("\n"));
259 1.10 sato VPRINTF(DEBUG_IO, (" data:"));
260 1.10 sato VDUMP_IO(DEBUG_IO, sc);
261 1.5 sato
262 1.1 takemura /*
263 1.20 takemura * hpcio I/F
264 1.1 takemura */
265 1.21 takemura haa.haa_busname = HPCIO_BUSNAME;
266 1.20 takemura haa.haa_sc = sc;
267 1.20 takemura haa.haa_getchip = vrgiu_getchip;
268 1.22 takemura haa.haa_iot = sc->sc_iot;
269 1.20 takemura while (config_found(self, &haa, vrgiu_print)) ;
270 1.1 takemura /*
271 1.1 takemura * GIU-ISA bridge
272 1.1 takemura */
273 1.1 takemura #if 1 /* XXX Sometimes mounting root device failed. Why? XXX*/
274 1.1 takemura config_defer(self, vrgiu_callback);
275 1.1 takemura #else
276 1.1 takemura vrgiu_callback(self);
277 1.1 takemura #endif
278 1.1 takemura }
279 1.1 takemura
280 1.1 takemura void
281 1.26 uch vrgiu_callback(struct device *self)
282 1.1 takemura {
283 1.1 takemura struct vrgiu_softc *sc = (void*)self;
284 1.20 takemura struct hpcio_attach_args haa;
285 1.1 takemura
286 1.20 takemura haa.haa_busname = "vrisab";
287 1.20 takemura haa.haa_sc = sc;
288 1.20 takemura haa.haa_getchip = vrgiu_getchip;
289 1.22 takemura haa.haa_iot = sc->sc_iot;
290 1.20 takemura config_found(self, &haa, vrgiu_print);
291 1.1 takemura }
292 1.1 takemura
293 1.1 takemura int
294 1.26 uch vrgiu_print(void *aux, const char *pnp)
295 1.1 takemura {
296 1.1 takemura if (pnp)
297 1.1 takemura return (QUIET);
298 1.1 takemura return (UNCONF);
299 1.1 takemura }
300 1.1 takemura
301 1.1 takemura void
302 1.26 uch vrgiu_dump_iosetting(struct vrgiu_softc *sc)
303 1.3 takemura {
304 1.28 takemura long iosel, inten, useupdn, termupdn, edge, hold, level;
305 1.3 takemura u_int32_t m;
306 1.28 takemura char syms[] = "iiiiiiiilhLHeeEEoooooooooooooooo"
307 1.28 takemura "DDDDDDDDDDDDDDDDUUUUUUUUUUUUUUUU";
308 1.26 uch
309 1.3 takemura iosel= vrgiu_regread_4(sc, GIUIOSEL_REG);
310 1.3 takemura inten= vrgiu_regread_4(sc, GIUINTEN_REG);
311 1.28 takemura edge = vrgiu_regread_4(sc, GIUINTTYP_REG);
312 1.28 takemura hold = vrgiu_regread_4(sc, GIUINTHTSEL_REG);
313 1.28 takemura level = vrgiu_regread_4(sc, GIUINTALSEL_REG);
314 1.33 sato
315 1.33 sato if (GIUUSEUPDN_REG_W == GIU_NO_REG_W)
316 1.33 sato useupdn = 0;
317 1.33 sato else
318 1.33 sato useupdn = vrgiu_regread(sc, GIUUSEUPDN_REG_W);
319 1.33 sato if (GIUTERMUPDN_REG_W == GIU_NO_REG_W)
320 1.33 sato termupdn = 0;
321 1.33 sato else
322 1.33 sato termupdn = vrgiu_regread(sc, GIUTERMUPDN_REG_W);
323 1.3 takemura for (m = 0x80000000; m; m >>=1)
324 1.28 takemura printf ("%c", syms[
325 1.28 takemura ((useupdn&m) ? 32 : 0) +
326 1.28 takemura ((iosel&m) ? 16 : 0) + ((termupdn&m) ? 16 : 0) +
327 1.28 takemura ((inten&m) ? 8 : 0) +
328 1.28 takemura ((edge&m) ? 4 : 0) +
329 1.28 takemura ((hold&m) ? 2 : 0) +
330 1.28 takemura ((level&m) ? 1 : 0)]);
331 1.3 takemura }
332 1.3 takemura
333 1.3 takemura void
334 1.41 cegger vrgiu_diff_iosetting(void)
335 1.14 sato {
336 1.14 sato struct vrgiu_softc *sc = this_giu;
337 1.14 sato static long oiosel = 0, ointen = 0, ouseupdn = 0, otermupdn = 0;
338 1.14 sato long iosel, inten, useupdn, termupdn;
339 1.14 sato u_int32_t m;
340 1.14 sato
341 1.14 sato iosel= vrgiu_regread_4(sc, GIUIOSEL_REG);
342 1.14 sato inten= vrgiu_regread_4(sc, GIUINTEN_REG);
343 1.33 sato if (GIUUSEUPDN_REG_W == GIU_NO_REG_W)
344 1.33 sato useupdn = 0;
345 1.33 sato else
346 1.33 sato useupdn = vrgiu_regread(sc, GIUUSEUPDN_REG_W);
347 1.33 sato if (GIUTERMUPDN_REG_W == GIU_NO_REG_W)
348 1.33 sato termupdn = 0;
349 1.33 sato else
350 1.33 sato termupdn = vrgiu_regread(sc, GIUTERMUPDN_REG_W);
351 1.14 sato if (oiosel != iosel || ointen != inten ||
352 1.14 sato ouseupdn != useupdn || otermupdn != termupdn) {
353 1.14 sato for (m = 0x80000000; m; m >>=1)
354 1.14 sato printf ("%c" , (useupdn&m) ?
355 1.26 uch ((termupdn&m) ? 'U' : 'D') :
356 1.26 uch ((iosel&m) ? 'o' : ((inten&m)?'I':'i')));
357 1.14 sato }
358 1.14 sato oiosel = iosel;
359 1.14 sato ointen = inten;
360 1.14 sato ouseupdn = useupdn;
361 1.14 sato otermupdn = termupdn;
362 1.14 sato }
363 1.14 sato
364 1.14 sato void
365 1.26 uch vrgiu_dump_io(struct vrgiu_softc *sc)
366 1.9 sato {
367 1.9 sato
368 1.35 takemura dbg_bit_display(vrgiu_regread_4(sc, GIUPODAT_REG));
369 1.35 takemura dbg_bit_display(vrgiu_regread_4(sc, GIUPIOD_REG));
370 1.35 takemura printf("\n");
371 1.14 sato }
372 1.14 sato
373 1.14 sato void
374 1.41 cegger vrgiu_diff_io(void)
375 1.14 sato {
376 1.14 sato struct vrgiu_softc *sc = this_giu;
377 1.14 sato static u_int32_t opreg[2] = {0, 0};
378 1.14 sato u_int32_t preg[2];
379 1.14 sato
380 1.14 sato preg[0] = vrgiu_regread_4(sc, GIUPIOD_REG);
381 1.14 sato preg[1] = vrgiu_regread_4(sc, GIUPODAT_REG);
382 1.14 sato
383 1.14 sato if (opreg[0] != preg[0] || opreg[1] != preg[1]) {
384 1.14 sato printf("giu data: ");
385 1.35 takemura dbg_bit_display(preg[1]);
386 1.35 takemura dbg_bit_display(preg[0]);
387 1.35 takemura printf("\n");
388 1.14 sato }
389 1.14 sato opreg[0] = preg[0];
390 1.14 sato opreg[1] = preg[1];
391 1.9 sato }
392 1.9 sato
393 1.9 sato void
394 1.26 uch vrgiu_dump_regs(struct vrgiu_softc *sc)
395 1.1 takemura {
396 1.26 uch
397 1.1 takemura if (sc == NULL) {
398 1.36 provos panic("%s(%d): VRGIU device not initialized",
399 1.26 uch __FILE__, __LINE__);
400 1.1 takemura }
401 1.1 takemura printf(" IOSEL: %08x\n", vrgiu_regread_4(sc, GIUIOSEL_REG));
402 1.1 takemura printf(" PIOD: %08x\n", vrgiu_regread_4(sc, GIUPIOD_REG));
403 1.1 takemura printf(" PODAT: %08x\n", vrgiu_regread_4(sc, GIUPODAT_REG));
404 1.1 takemura printf(" INTSTAT: %08x\n", vrgiu_regread_4(sc, GIUINTSTAT_REG));
405 1.1 takemura printf(" INTEN: %08x\n", vrgiu_regread_4(sc, GIUINTEN_REG));
406 1.1 takemura printf(" INTTYP: %08x\n", vrgiu_regread_4(sc, GIUINTTYP_REG));
407 1.1 takemura printf(" INTALSEL: %08x\n", vrgiu_regread_4(sc, GIUINTALSEL_REG));
408 1.1 takemura printf(" INTHTSEL: %08x\n", vrgiu_regread_4(sc, GIUINTHTSEL_REG));
409 1.1 takemura }
410 1.1 takemura /*
411 1.1 takemura * GIU regster access method.
412 1.1 takemura */
413 1.1 takemura u_int32_t
414 1.26 uch vrgiu_regread_4(struct vrgiu_softc *sc, bus_addr_t offs)
415 1.1 takemura {
416 1.1 takemura u_int16_t reg[2];
417 1.26 uch
418 1.1 takemura bus_space_read_region_2 (sc->sc_iot, sc->sc_ioh, offs, reg, 2);
419 1.26 uch
420 1.26 uch return (reg[0] | (reg[1] << 16));
421 1.1 takemura }
422 1.1 takemura
423 1.3 takemura u_int16_t
424 1.26 uch vrgiu_regread(struct vrgiu_softc *sc, bus_addr_t off)
425 1.3 takemura {
426 1.26 uch
427 1.26 uch return (bus_space_read_2(sc->sc_iot, sc->sc_ioh, off));
428 1.3 takemura }
429 1.3 takemura
430 1.1 takemura void
431 1.26 uch vrgiu_regwrite_4(struct vrgiu_softc *sc, bus_addr_t offs, u_int32_t data)
432 1.1 takemura {
433 1.1 takemura u_int16_t reg[2];
434 1.26 uch
435 1.1 takemura reg[0] = data & 0xffff;
436 1.1 takemura reg[1] = (data>>16)&0xffff;
437 1.1 takemura bus_space_write_region_2 (sc->sc_iot, sc->sc_ioh, offs, reg, 2);
438 1.1 takemura }
439 1.3 takemura
440 1.3 takemura void
441 1.26 uch vrgiu_regwrite(struct vrgiu_softc *sc, bus_addr_t off, u_int16_t data)
442 1.3 takemura {
443 1.26 uch
444 1.3 takemura bus_space_write_2(sc->sc_iot, sc->sc_ioh, off, data);
445 1.3 takemura }
446 1.4 takemura
447 1.1 takemura /*
448 1.1 takemura * PORT
449 1.1 takemura */
450 1.1 takemura int
451 1.26 uch vrgiu_port_read(hpcio_chip_t hc, int port)
452 1.1 takemura {
453 1.20 takemura struct vrgiu_softc *sc = hc->hc_sc;
454 1.4 takemura int on;
455 1.4 takemura
456 1.4 takemura if (!LEGAL_OUT_PORT(port))
457 1.4 takemura panic("vrgiu_port_read: illegal gpio port");
458 1.4 takemura
459 1.4 takemura if (port < 32)
460 1.20 takemura on = (vrgiu_regread_4(sc, GIUPIOD_REG) & (1 << port));
461 1.4 takemura else
462 1.20 takemura on = (vrgiu_regread_4(sc, GIUPODAT_REG) & (1 << (port - 32)));
463 1.4 takemura
464 1.4 takemura return (on ? 1 : 0);
465 1.1 takemura }
466 1.1 takemura
467 1.20 takemura void
468 1.26 uch vrgiu_port_write(hpcio_chip_t hc, int port, int onoff)
469 1.1 takemura {
470 1.20 takemura struct vrgiu_softc *sc = hc->hc_sc;
471 1.4 takemura u_int32_t reg[2];
472 1.4 takemura int bank;
473 1.1 takemura
474 1.1 takemura if (!LEGAL_OUT_PORT(port))
475 1.1 takemura panic("vrgiu_port_write: illegal gpio port");
476 1.1 takemura
477 1.20 takemura reg[0] = vrgiu_regread_4(sc, GIUPIOD_REG);
478 1.20 takemura reg[1] = vrgiu_regread_4(sc, GIUPODAT_REG);
479 1.1 takemura bank = port < 32 ? 0 : 1;
480 1.1 takemura if (bank == 1)
481 1.1 takemura port -= 32;
482 1.1 takemura
483 1.1 takemura if (onoff)
484 1.1 takemura reg[bank] |= (1<<port);
485 1.1 takemura else
486 1.1 takemura reg[bank] &= ~(1<<port);
487 1.20 takemura vrgiu_regwrite_4(sc, GIUPIOD_REG, reg[0]);
488 1.20 takemura vrgiu_regwrite_4(sc, GIUPODAT_REG, reg[1]);
489 1.20 takemura }
490 1.20 takemura
491 1.20 takemura static void
492 1.26 uch vrgiu_update(hpcio_chip_t hc)
493 1.20 takemura {
494 1.20 takemura }
495 1.20 takemura
496 1.20 takemura static void
497 1.26 uch vrgiu_dump(hpcio_chip_t hc)
498 1.20 takemura {
499 1.20 takemura }
500 1.20 takemura
501 1.20 takemura static hpcio_chip_t
502 1.26 uch vrgiu_getchip(void* scx, int chipid)
503 1.20 takemura {
504 1.20 takemura struct vrgiu_softc *sc = scx;
505 1.1 takemura
506 1.20 takemura return (&sc->sc_iochip);
507 1.1 takemura }
508 1.20 takemura
509 1.1 takemura /*
510 1.1 takemura * Interrupt staff
511 1.1 takemura */
512 1.1 takemura void *
513 1.26 uch vrgiu_intr_establish(
514 1.26 uch hpcio_chip_t hc,
515 1.26 uch int port, /* GPIO pin # */
516 1.26 uch int mode, /* GIU trigger setting */
517 1.26 uch int (*ih_fun)(void *),
518 1.26 uch void *ih_arg)
519 1.1 takemura {
520 1.20 takemura struct vrgiu_softc *sc = hc->hc_sc;
521 1.1 takemura int s;
522 1.1 takemura u_int32_t reg, mask;
523 1.1 takemura struct vrgiu_intr_entry *ih;
524 1.1 takemura
525 1.1 takemura if (!LEGAL_INTR_PORT(port))
526 1.1 takemura panic ("vrgiu_intr_establish: bogus interrupt line.");
527 1.1 takemura if (sc->sc_intr_mode[port] && mode != sc->sc_intr_mode[port])
528 1.1 takemura panic ("vrgiu_intr_establish: bogus interrupt type.");
529 1.1 takemura else
530 1.1 takemura sc->sc_intr_mode[port] = mode;
531 1.1 takemura mask = (1 << port);
532 1.1 takemura
533 1.1 takemura s = splhigh();
534 1.1 takemura
535 1.1 takemura if (!(ih = malloc(sizeof(struct vrgiu_intr_entry), M_DEVBUF, M_NOWAIT)))
536 1.1 takemura panic ("vrgiu_intr_establish: no memory.");
537 1.1 takemura
538 1.28 takemura DPRINTF(DEBUG_INTR, ("%s: port %d ", sc->sc_dev.dv_xname, port));
539 1.1 takemura ih->ih_port = port;
540 1.1 takemura ih->ih_fun = ih_fun;
541 1.1 takemura ih->ih_arg = ih_arg;
542 1.1 takemura TAILQ_INSERT_TAIL(&sc->sc_intr_head[port], ih, ih_link);
543 1.1 takemura #ifdef WINCE_DEFAULT_SETTING
544 1.1 takemura #warning WINCE_DEFAULT_SETTING
545 1.1 takemura #else
546 1.1 takemura /*
547 1.1 takemura * Setup registers
548 1.1 takemura */
549 1.1 takemura /* Input mode */
550 1.1 takemura reg = vrgiu_regread_4(sc, GIUIOSEL_REG);
551 1.1 takemura reg &= ~mask;
552 1.1 takemura vrgiu_regwrite_4(sc, GIUIOSEL_REG, reg);
553 1.1 takemura
554 1.1 takemura /* interrupt type */
555 1.1 takemura reg = vrgiu_regread_4(sc, GIUINTTYP_REG);
556 1.3 takemura DPRINTF(DEBUG_INTR, ("[%s->",reg & mask ? "edge" : "level"));
557 1.20 takemura if (mode & HPCIO_INTR_EDGE) {
558 1.3 takemura DPRINTF(DEBUG_INTR, ("edge]"));
559 1.1 takemura reg |= mask; /* edge */
560 1.1 takemura } else {
561 1.3 takemura DPRINTF(DEBUG_INTR, ("level]"));
562 1.1 takemura reg &= ~mask; /* level */
563 1.1 takemura }
564 1.1 takemura vrgiu_regwrite_4(sc, GIUINTTYP_REG, reg);
565 1.1 takemura
566 1.1 takemura /* interrupt level */
567 1.20 takemura if (!(mode & HPCIO_INTR_EDGE)) {
568 1.1 takemura reg = vrgiu_regread_4(sc, GIUINTALSEL_REG);
569 1.3 takemura DPRINTF(DEBUG_INTR, ("[%s->",reg & mask ? "high" : "low"));
570 1.20 takemura if (mode & HPCIO_INTR_HIGH) {
571 1.3 takemura DPRINTF(DEBUG_INTR, ("high]"));
572 1.1 takemura reg |= mask; /* high */
573 1.1 takemura } else {
574 1.3 takemura DPRINTF(DEBUG_INTR, ("low]"));
575 1.1 takemura reg &= ~mask; /* low */
576 1.1 takemura }
577 1.1 takemura vrgiu_regwrite_4(sc, GIUINTALSEL_REG, reg);
578 1.1 takemura }
579 1.1 takemura /* hold or through */
580 1.1 takemura reg = vrgiu_regread_4(sc, GIUINTHTSEL_REG);
581 1.3 takemura DPRINTF(DEBUG_INTR, ("[%s->",reg & mask ? "hold" : "through"));
582 1.20 takemura if (mode & HPCIO_INTR_HOLD) {
583 1.3 takemura DPRINTF(DEBUG_INTR, ("hold]"));
584 1.1 takemura reg |= mask; /* hold */
585 1.1 takemura } else {
586 1.3 takemura DPRINTF(DEBUG_INTR, ("through]"));
587 1.1 takemura reg &= ~mask; /* through */
588 1.1 takemura }
589 1.1 takemura vrgiu_regwrite_4(sc, GIUINTHTSEL_REG, reg);
590 1.1 takemura #endif
591 1.1 takemura /*
592 1.1 takemura * clear interrupt status
593 1.1 takemura */
594 1.1 takemura reg = vrgiu_regread_4(sc, GIUINTSTAT_REG);
595 1.1 takemura reg &= ~mask;
596 1.1 takemura vrgiu_regwrite_4(sc, GIUINTSTAT_REG, reg);
597 1.1 takemura /*
598 1.1 takemura * enable interrupt
599 1.1 takemura */
600 1.1 takemura #ifdef WINCE_DEFAULT_SETTING
601 1.1 takemura #warning WINCE_DEFAULT_SETTING
602 1.1 takemura #else
603 1.1 takemura sc->sc_intr_mask |= mask;
604 1.1 takemura vrgiu_regwrite_4(sc, GIUINTEN_REG, sc->sc_intr_mask);
605 1.1 takemura /* Unmask GIU level 2 mask register */
606 1.1 takemura vrip_intr_setmask2(sc->sc_vc, sc->sc_ih, (1<<port), 1);
607 1.1 takemura #endif
608 1.1 takemura splx(s);
609 1.1 takemura
610 1.3 takemura DPRINTF(DEBUG_INTR, ("\n"));
611 1.1 takemura
612 1.26 uch return (ih);
613 1.1 takemura }
614 1.1 takemura
615 1.1 takemura void
616 1.26 uch vrgiu_intr_disestablish(hpcio_chip_t hc, void *arg)
617 1.1 takemura {
618 1.1 takemura struct vrgiu_intr_entry *ihe = arg;
619 1.20 takemura struct vrgiu_softc *sc = hc->hc_sc;
620 1.1 takemura int port = ihe->ih_port;
621 1.1 takemura struct vrgiu_intr_entry *ih;
622 1.1 takemura int s;
623 1.1 takemura
624 1.1 takemura s = splhigh();
625 1.1 takemura TAILQ_FOREACH(ih, &sc->sc_intr_head[port], ih_link) {
626 1.1 takemura if (ih == ihe) {
627 1.1 takemura TAILQ_REMOVE(&sc->sc_intr_head[port], ih, ih_link);
628 1.1 takemura free(ih, M_DEVBUF);
629 1.1 takemura if (TAILQ_EMPTY(&sc->sc_intr_head[port])) {
630 1.1 takemura /* Disable interrupt */
631 1.1 takemura #ifdef WINCE_DEFAULT_SETTING
632 1.1 takemura #warning WINCE_DEFAULT_SETTING
633 1.1 takemura #else
634 1.1 takemura sc->sc_intr_mask &= ~(1<<port);
635 1.1 takemura vrgiu_regwrite_4(sc, GIUINTEN_REG, sc->sc_intr_mask);
636 1.1 takemura #endif
637 1.1 takemura }
638 1.1 takemura splx(s);
639 1.1 takemura return;
640 1.1 takemura }
641 1.1 takemura }
642 1.1 takemura panic("vrgiu_intr_disetablish: no such a handle.");
643 1.1 takemura /* NOTREACHED */
644 1.1 takemura }
645 1.1 takemura
646 1.20 takemura /* Clear interrupt */
647 1.20 takemura void
648 1.26 uch vrgiu_intr_clear(hpcio_chip_t hc, void *arg)
649 1.20 takemura {
650 1.20 takemura struct vrgiu_softc *sc = hc->hc_sc;
651 1.20 takemura struct vrgiu_intr_entry *ihe = arg;
652 1.20 takemura u_int32_t reg;
653 1.20 takemura
654 1.20 takemura reg = vrgiu_regread_4(sc, GIUINTSTAT_REG);
655 1.20 takemura vrgiu_regwrite_4(sc, GIUINTSTAT_REG, reg & ~(1 << ihe->ih_port));
656 1.22 takemura }
657 1.22 takemura
658 1.22 takemura static void
659 1.26 uch vrgiu_register_iochip(hpcio_chip_t hc, hpcio_chip_t iochip)
660 1.22 takemura {
661 1.22 takemura struct vrgiu_softc *sc = hc->hc_sc;
662 1.22 takemura
663 1.30 takemura vrip_register_gpio(sc->sc_vc, iochip);
664 1.20 takemura }
665 1.20 takemura
666 1.20 takemura /* interrupt handler */
667 1.1 takemura int
668 1.26 uch vrgiu_intr(void *arg)
669 1.1 takemura {
670 1.1 takemura #ifdef DUMP_GIU_LEVEL2_INTR
671 1.1 takemura #warning DUMP_GIU_LEVEL2_INTR
672 1.1 takemura static u_int32_t oreg;
673 1.1 takemura #endif
674 1.1 takemura struct vrgiu_softc *sc = arg;
675 1.1 takemura int i;
676 1.1 takemura u_int32_t reg;
677 1.17 sato int ledvalue = CONFIG_HOOK_LED_FLASH;
678 1.17 sato
679 1.1 takemura /* Get Level 2 interrupt status */
680 1.30 takemura vrip_intr_getstatus2 (sc->sc_vc, sc->sc_ih, ®);
681 1.1 takemura #ifdef DUMP_GIU_LEVEL2_INTR
682 1.1 takemura #warning DUMP_GIU_LEVEL2_INTR
683 1.1 takemura {
684 1.1 takemura u_int32_t uedge, dedge, j;
685 1.1 takemura for (j = 0x80000000; j > 0; j >>=1)
686 1.1 takemura printf ("%c" , reg&j ? '|' : '.');
687 1.1 takemura uedge = (reg ^ oreg) & reg;
688 1.1 takemura dedge = (reg ^ oreg) & ~reg;
689 1.1 takemura if (uedge || dedge) {
690 1.1 takemura for (j = 0; j < 32; j++) {
691 1.1 takemura if (uedge & (1 << j))
692 1.1 takemura printf ("+%d", j);
693 1.1 takemura else if (dedge & (1 << j))
694 1.1 takemura printf ("-%d", j);
695 1.1 takemura }
696 1.1 takemura }
697 1.1 takemura oreg = reg;
698 1.1 takemura printf ("\n");
699 1.1 takemura }
700 1.1 takemura #endif
701 1.2 uch /* Clear interrupt */
702 1.2 uch vrgiu_regwrite_4(sc, GIUINTSTAT_REG, vrgiu_regread_4(sc, GIUINTSTAT_REG));
703 1.2 uch
704 1.1 takemura /* Dispatch handler */
705 1.1 takemura for (i = 0; i < MAX_GPIO_INOUT; i++) {
706 1.1 takemura if (reg & (1 << i)) {
707 1.1 takemura register struct vrgiu_intr_entry *ih;
708 1.1 takemura TAILQ_FOREACH(ih, &sc->sc_intr_head[i], ih_link) {
709 1.1 takemura ih->ih_fun(ih->ih_arg);
710 1.1 takemura }
711 1.1 takemura }
712 1.1 takemura }
713 1.2 uch
714 1.17 sato if (vrgiu_intr_led)
715 1.26 uch config_hook_call(CONFIG_HOOK_SET, CONFIG_HOOK_LED,
716 1.26 uch (void *)&ledvalue);
717 1.26 uch return (0);
718 1.1 takemura }
719