vrip.c revision 1.27 1 1.27 thorpej /* $NetBSD: vrip.c,v 1.27 2002/10/02 05:26:55 thorpej Exp $ */
2 1.1 takemura
3 1.1 takemura /*-
4 1.14 takemura * Copyright (c) 1999, 2002
5 1.1 takemura * Shin Takemura and PocketBSD Project. All rights reserved.
6 1.1 takemura *
7 1.1 takemura * Redistribution and use in source and binary forms, with or without
8 1.1 takemura * modification, are permitted provided that the following conditions
9 1.1 takemura * are met:
10 1.1 takemura * 1. Redistributions of source code must retain the above copyright
11 1.1 takemura * notice, this list of conditions and the following disclaimer.
12 1.1 takemura * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 takemura * notice, this list of conditions and the following disclaimer in the
14 1.1 takemura * documentation and/or other materials provided with the distribution.
15 1.14 takemura * 3. Neither the name of the project nor the names of its contributors
16 1.1 takemura * may be used to endorse or promote products derived from this software
17 1.1 takemura * without specific prior written permission.
18 1.1 takemura *
19 1.1 takemura * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
20 1.1 takemura * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
21 1.1 takemura * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
22 1.1 takemura * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
23 1.1 takemura * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
24 1.1 takemura * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
25 1.1 takemura * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
26 1.1 takemura * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
27 1.1 takemura * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
28 1.1 takemura * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
29 1.1 takemura * SUCH DAMAGE.
30 1.1 takemura *
31 1.1 takemura */
32 1.7 sato #include "opt_vr41xx.h"
33 1.7 sato #include "opt_tx39xx.h"
34 1.7 sato
35 1.1 takemura #include <sys/param.h>
36 1.1 takemura #include <sys/systm.h>
37 1.1 takemura #include <sys/device.h>
38 1.1 takemura #include <sys/reboot.h>
39 1.1 takemura
40 1.1 takemura #include <machine/cpu.h>
41 1.1 takemura #include <machine/bus.h>
42 1.1 takemura #include <machine/autoconf.h>
43 1.8 sato #include <machine/platid.h>
44 1.8 sato #include <machine/platid_mask.h>
45 1.1 takemura
46 1.1 takemura #include <hpcmips/vr/vr.h>
47 1.9 sato #include <hpcmips/vr/vrcpudef.h>
48 1.15 takemura #include <hpcmips/vr/vripunit.h>
49 1.15 takemura #include <hpcmips/vr/vripif.h>
50 1.1 takemura #include <hpcmips/vr/vripreg.h>
51 1.1 takemura #include <hpcmips/vr/vripvar.h>
52 1.1 takemura #include <hpcmips/vr/icureg.h>
53 1.15 takemura #include <hpcmips/vr/cmureg.h>
54 1.1 takemura #include "locators.h"
55 1.1 takemura
56 1.16 uch #ifdef VRIP_DEBUG
57 1.16 uch #define DPRINTF_ENABLE
58 1.16 uch #define DPRINTF_DEBUG vrip_debug
59 1.16 uch #endif
60 1.16 uch #define USE_HPC_DPRINTF
61 1.16 uch #include <machine/debug.h>
62 1.16 uch
63 1.16 uch #ifdef VRIP_DEBUG
64 1.16 uch #define DBG_BIT_PRINT(reg) if (vrip_debug) dbg_bit_print(reg);
65 1.16 uch #define DUMP_LEVEL2MASK(sc,arg) if (vrip_debug) __vrip_dump_level2mask(sc,arg)
66 1.3 takemura #else
67 1.16 uch #define DBG_BIT_PRINT(arg)
68 1.16 uch #define DUMP_LEVEL2MASK(sc,arg)
69 1.3 takemura #endif
70 1.3 takemura
71 1.15 takemura #define VALID_UNIT(sc, unit) (0 <= (unit) && (unit) < (sc)->sc_nunits)
72 1.15 takemura
73 1.18 takemura #ifdef SINGLE_VRIP_BASE
74 1.12 uch int vripmatch(struct device *, struct cfdata *, void *);
75 1.12 uch void vripattach(struct device *, struct device *, void *);
76 1.18 takemura #endif
77 1.12 uch int vrip_print(void *, const char *);
78 1.12 uch int vrip_search(struct device *, struct cfdata *, void *);
79 1.12 uch int vrip_intr(void *, u_int32_t, u_int32_t);
80 1.1 takemura
81 1.15 takemura int __vrip_power(vrip_chipset_tag_t, int, int);
82 1.15 takemura vrip_intr_handle_t __vrip_intr_establish(vrip_chipset_tag_t, int, int,
83 1.15 takemura int, int(*)(void*), void*);
84 1.15 takemura void __vrip_intr_disestablish(vrip_chipset_tag_t, vrip_intr_handle_t);
85 1.15 takemura void __vrip_intr_setmask1(vrip_chipset_tag_t, vrip_intr_handle_t, int);
86 1.15 takemura void __vrip_intr_setmask2(vrip_chipset_tag_t, vrip_intr_handle_t,
87 1.15 takemura u_int32_t, int);
88 1.15 takemura void __vrip_intr_getstatus2(vrip_chipset_tag_t, vrip_intr_handle_t,
89 1.15 takemura u_int32_t*);
90 1.15 takemura void __vrip_register_cmu(vrip_chipset_tag_t, vrcmu_chipset_tag_t);
91 1.15 takemura void __vrip_register_gpio(vrip_chipset_tag_t, hpcio_chip_t);
92 1.17 takemura void __vrip_register_dmaau(vrip_chipset_tag_t, vrdmaau_chipset_tag_t);
93 1.17 takemura void __vrip_register_dcu(vrip_chipset_tag_t, vrdcu_chipset_tag_t);
94 1.15 takemura void __vrip_dump_level2mask(vrip_chipset_tag_t, void *);
95 1.1 takemura
96 1.15 takemura struct vrip_softc *the_vrip_sc = NULL;
97 1.1 takemura
98 1.15 takemura static const struct vrip_chipset_tag vrip_chipset_methods = {
99 1.15 takemura .vc_power = __vrip_power,
100 1.15 takemura .vc_intr_establish = __vrip_intr_establish,
101 1.15 takemura .vc_intr_disestablish = __vrip_intr_disestablish,
102 1.15 takemura .vc_intr_setmask1 = __vrip_intr_setmask1,
103 1.15 takemura .vc_intr_setmask2 = __vrip_intr_setmask2,
104 1.15 takemura .vc_intr_getstatus2 = __vrip_intr_getstatus2,
105 1.15 takemura .vc_register_cmu = __vrip_register_cmu,
106 1.15 takemura .vc_register_gpio = __vrip_register_gpio,
107 1.17 takemura .vc_register_dmaau = __vrip_register_dmaau,
108 1.17 takemura .vc_register_dcu = __vrip_register_dcu,
109 1.15 takemura };
110 1.2 takemura
111 1.18 takemura #ifdef SINGLE_VRIP_BASE
112 1.27 thorpej CFATTACH_DECL(vrip, sizeof(struct vrip_softc),
113 1.27 thorpej vripmatch, vripattach, NULL, NULL);
114 1.18 takemura
115 1.15 takemura static const struct vrip_unit vrip_units[] = {
116 1.15 takemura [VRIP_UNIT_PMU] = { "pmu",
117 1.15 takemura { VRIP_INTR_POWER, VRIP_INTR_BAT, }, },
118 1.15 takemura [VRIP_UNIT_RTC] = { "rtc",
119 1.15 takemura { VRIP_INTR_RTCL1, }, },
120 1.15 takemura [VRIP_UNIT_PIU] = { "piu",
121 1.15 takemura { VRIP_INTR_PIU, },
122 1.15 takemura CMUMASK_PIU,
123 1.15 takemura ICUPIUINT_REG_W, MPIUINT_REG_W },
124 1.15 takemura [VRIP_UNIT_KIU] = { "kiu",
125 1.15 takemura { VRIP_INTR_KIU, },
126 1.15 takemura CMUMASK_KIU,
127 1.15 takemura KIUINT_REG_W, MKIUINT_REG_W },
128 1.15 takemura [VRIP_UNIT_SIU] = { "siu",
129 1.15 takemura { VRIP_INTR_SIU, }, },
130 1.15 takemura [VRIP_UNIT_GIU] = { "giu",
131 1.15 takemura { VRIP_INTR_GIU, },
132 1.15 takemura 0,
133 1.15 takemura GIUINT_L_REG_W,MGIUINT_L_REG_W,
134 1.12 uch GIUINT_H_REG_W, MGIUINT_H_REG_W },
135 1.15 takemura [VRIP_UNIT_LED] = { "led",
136 1.15 takemura { VRIP_INTR_LED, }, },
137 1.15 takemura [VRIP_UNIT_AIU] = { "aiu",
138 1.15 takemura { VRIP_INTR_AIU, },
139 1.15 takemura CMUMASK_AIU,
140 1.15 takemura AIUINT_REG_W, MAIUINT_REG_W },
141 1.15 takemura [VRIP_UNIT_FIR] = { "fir",
142 1.15 takemura { VRIP_INTR_FIR, },
143 1.15 takemura CMUMASK_FIR,
144 1.15 takemura FIRINT_REG_W, MFIRINT_REG_W },
145 1.15 takemura [VRIP_UNIT_DSIU]= { "dsiu",
146 1.15 takemura { VRIP_INTR_DSIU, },
147 1.15 takemura CMUMASK_DSIU,
148 1.15 takemura DSIUINT_REG_W, MDSIUINT_REG_W },
149 1.15 takemura [VRIP_UNIT_PCIU]= { "pciu",
150 1.15 takemura { VRIP_INTR_PCI, },
151 1.15 takemura CMUMASK_PCIU,
152 1.15 takemura PCIINT_REG_W, MPCIINT_REG_W },
153 1.15 takemura [VRIP_UNIT_SCU] = { "scu",
154 1.15 takemura { VRIP_INTR_SCU, },
155 1.15 takemura 0,
156 1.15 takemura SCUINT_REG_W, MSCUINT_REG_W },
157 1.15 takemura [VRIP_UNIT_CSI] = { "csi",
158 1.15 takemura { VRIP_INTR_CSI, },
159 1.15 takemura CMUMASK_CSI,
160 1.15 takemura CSIINT_REG_W, MCSIINT_REG_W },
161 1.15 takemura [VRIP_UNIT_BCU] = { "bcu",
162 1.15 takemura { VRIP_INTR_BCU, },
163 1.15 takemura 0,
164 1.17 takemura BCUINT_REG_W, MBCUINT_REG_W },
165 1.1 takemura };
166 1.9 sato
167 1.1 takemura void
168 1.12 uch vripattach(struct device *parent, struct device *self, void *aux)
169 1.1 takemura {
170 1.15 takemura struct vrip_softc *sc = (struct vrip_softc*)self;
171 1.15 takemura
172 1.15 takemura printf("\n");
173 1.15 takemura
174 1.15 takemura sc->sc_units = vrip_units;
175 1.15 takemura sc->sc_nunits = sizeof(vrip_units)/sizeof(struct vrip_unit);
176 1.18 takemura sc->sc_icu_addr = VRIP_ICU_ADDR;
177 1.18 takemura sc->sc_sysint2 = SYSINT2_REG_W;
178 1.18 takemura sc->sc_msysint2 = MSYSINT2_REG_W;
179 1.15 takemura
180 1.15 takemura vripattach_common(parent, self, aux);
181 1.15 takemura }
182 1.18 takemura #endif /* SINGLE_VRIP_BASE */
183 1.20 takemura
184 1.20 takemura int
185 1.20 takemura vripmatch(struct device *parent, struct cfdata *match, void *aux)
186 1.20 takemura {
187 1.20 takemura struct mainbus_attach_args *ma = aux;
188 1.20 takemura
189 1.20 takemura #if defined(SINGLE_VRIP_BASE) && defined(TX39XX)
190 1.20 takemura if (!platid_match(&platid, &platid_mask_CPU_MIPS_VR_41XX))
191 1.20 takemura return (0);
192 1.20 takemura #endif /* SINGLE_VRIP_BASE && TX39XX */
193 1.24 thorpej if (strcmp(ma->ma_name, match->cf_name))
194 1.20 takemura return (0);
195 1.20 takemura
196 1.20 takemura return (1);
197 1.20 takemura }
198 1.15 takemura
199 1.15 takemura void
200 1.15 takemura vripattach_common(struct device *parent, struct device *self, void *aux)
201 1.15 takemura {
202 1.1 takemura struct mainbus_attach_args *ma = aux;
203 1.1 takemura struct vrip_softc *sc = (struct vrip_softc*)self;
204 1.1 takemura
205 1.15 takemura sc->sc_chipset = vrip_chipset_methods; /* structure assignment */
206 1.15 takemura sc->sc_chipset.vc_sc = sc;
207 1.19 takemura
208 1.19 takemura #ifdef DIAGNOSTIC
209 1.19 takemura if (sc->sc_icu_addr == 0 ||
210 1.19 takemura sc->sc_sysint2 == 0 ||
211 1.19 takemura sc->sc_msysint2 == 0)
212 1.19 takemura panic("vripattach: missing register info.");
213 1.19 takemura #endif /* DIAGNOSTIC */
214 1.15 takemura
215 1.1 takemura /*
216 1.1 takemura * Map ICU (Interrupt Control Unit) register space.
217 1.1 takemura */
218 1.1 takemura sc->sc_iot = ma->ma_iot;
219 1.18 takemura if (bus_space_map(sc->sc_iot, sc->sc_icu_addr,
220 1.12 uch 0x20 /*XXX lower area only*/,
221 1.12 uch 0, /* no flags */
222 1.12 uch &sc->sc_ioh)) {
223 1.1 takemura printf("vripattach: can't map ICU register.\n");
224 1.1 takemura return;
225 1.1 takemura }
226 1.1 takemura
227 1.1 takemura /*
228 1.1 takemura * Disable all Level 1 interrupts.
229 1.1 takemura */
230 1.2 takemura sc->sc_intrmask = 0;
231 1.1 takemura bus_space_write_2(sc->sc_iot, sc->sc_ioh, MSYSINT1_REG_W, 0x0000);
232 1.18 takemura bus_space_write_2(sc->sc_iot, sc->sc_ioh, sc->sc_msysint2, 0x0000);
233 1.1 takemura /*
234 1.1 takemura * Level 1 interrupts are redirected to HwInt0
235 1.1 takemura */
236 1.1 takemura vr_intr_establish(VR_INTR0, vrip_intr, self);
237 1.2 takemura the_vrip_sc = sc;
238 1.1 takemura /*
239 1.1 takemura * Attach each devices
240 1.17 takemura * GIU CMU DMAAU DCU interface interface is used by other system
241 1.17 takemura * device. so attach first
242 1.1 takemura */
243 1.1 takemura sc->sc_pri = 2;
244 1.1 takemura config_search(vrip_search, self, vrip_print);
245 1.1 takemura /* Other system devices. */
246 1.1 takemura sc->sc_pri = 1;
247 1.1 takemura config_search(vrip_search, self, vrip_print);
248 1.1 takemura }
249 1.1 takemura
250 1.1 takemura int
251 1.12 uch vrip_print(void *aux, const char *hoge)
252 1.1 takemura {
253 1.1 takemura struct vrip_attach_args *va = (struct vrip_attach_args*)aux;
254 1.22 takemura bus_addr_t endaddr, mask;
255 1.1 takemura
256 1.22 takemura if (va->va_addr != VRIPIFCF_ADDR_DEFAULT)
257 1.22 takemura printf(" addr 0x%08lx", va->va_addr);
258 1.22 takemura if (va->va_size != VRIPIFCF_SIZE_DEFAULT) {
259 1.22 takemura endaddr = (va->va_addr + va->va_size - 1);
260 1.22 takemura mask = ((va->va_addr ^ endaddr) & 0xff0000) ? 0xffffff:0xffff;
261 1.22 takemura printf("-%04lx", endaddr & mask);
262 1.22 takemura }
263 1.22 takemura if (va->va_addr2 != VRIPIFCF_ADDR2_DEFAULT)
264 1.22 takemura printf(", 0x%08lx", va->va_addr2);
265 1.22 takemura if (va->va_size2 != VRIPIFCF_SIZE2_DEFAULT)
266 1.22 takemura printf("-%04lx", (va->va_addr2 + va->va_size2 - 1) & 0xffff);
267 1.12 uch
268 1.1 takemura return (UNCONF);
269 1.1 takemura }
270 1.1 takemura
271 1.1 takemura int
272 1.12 uch vrip_search(struct device *parent, struct cfdata *cf, void *aux)
273 1.1 takemura {
274 1.1 takemura struct vrip_softc *sc = (struct vrip_softc *)parent;
275 1.1 takemura struct vrip_attach_args va;
276 1.23 takemura platid_mask_t mask;
277 1.23 takemura
278 1.23 takemura if (cf->cf_loc[VRIPIFCF_PLATFORM] != VRIPIFCF_PLATFORM_DEFAULT) {
279 1.23 takemura mask = PLATID_DEREF(cf->cf_loc[VRIPIFCF_PLATFORM]);
280 1.23 takemura if (platid_match(&platid, &mask) == 0)
281 1.23 takemura return (0);
282 1.23 takemura }
283 1.1 takemura
284 1.21 takemura memset(&va, 0, sizeof(va));
285 1.15 takemura va.va_vc = &sc->sc_chipset;
286 1.1 takemura va.va_iot = sc->sc_iot;
287 1.15 takemura va.va_unit = cf->cf_loc[VRIPIFCF_UNIT];
288 1.15 takemura va.va_addr = cf->cf_loc[VRIPIFCF_ADDR];
289 1.15 takemura va.va_size = cf->cf_loc[VRIPIFCF_SIZE];
290 1.15 takemura va.va_addr2 = cf->cf_loc[VRIPIFCF_ADDR2];
291 1.15 takemura va.va_size2 = cf->cf_loc[VRIPIFCF_SIZE2];
292 1.10 takemura va.va_gpio_chips = sc->sc_gpio_chips;
293 1.17 takemura va.va_cc = sc->sc_chipset.vc_cc;
294 1.17 takemura va.va_ac = sc->sc_chipset.vc_ac;
295 1.17 takemura va.va_dc = sc->sc_chipset.vc_dc;
296 1.25 thorpej if ((config_match(parent, cf, &va) == sc->sc_pri))
297 1.1 takemura config_attach(parent, cf, &va, vrip_print);
298 1.1 takemura
299 1.12 uch return (0);
300 1.1 takemura }
301 1.1 takemura
302 1.15 takemura int
303 1.15 takemura __vrip_power(vrip_chipset_tag_t vc, int unit, int onoff)
304 1.15 takemura {
305 1.15 takemura struct vrip_softc *sc = vc->vc_sc;
306 1.15 takemura const struct vrip_unit *vu;
307 1.15 takemura
308 1.15 takemura if (sc->sc_chipset.vc_cc == NULL)
309 1.15 takemura return (0); /* You have no clock mask unit yet. */
310 1.15 takemura if (!VALID_UNIT(sc, unit))
311 1.15 takemura return (0);
312 1.15 takemura vu = &sc->sc_units[unit];
313 1.15 takemura
314 1.15 takemura return (*sc->sc_chipset.vc_cc->cc_clock)(sc->sc_chipset.vc_cc,
315 1.15 takemura vu->vu_clkmask, onoff);
316 1.15 takemura }
317 1.15 takemura
318 1.15 takemura vrip_intr_handle_t
319 1.15 takemura __vrip_intr_establish(vrip_chipset_tag_t vc, int unit, int line, int level,
320 1.12 uch int (*ih_fun)(void *), void *ih_arg)
321 1.1 takemura {
322 1.15 takemura struct vrip_softc *sc = vc->vc_sc;
323 1.15 takemura const struct vrip_unit *vu;
324 1.1 takemura struct intrhand *ih;
325 1.1 takemura
326 1.15 takemura if (!VALID_UNIT(sc, unit))
327 1.15 takemura return (NULL);
328 1.15 takemura vu = &sc->sc_units[unit];
329 1.15 takemura ih = &sc->sc_intrhands[vu->vu_intr[line]];
330 1.1 takemura if (ih->ih_fun) /* Can't share level 1 interrupt */
331 1.15 takemura return (NULL);
332 1.1 takemura ih->ih_fun = ih_fun;
333 1.1 takemura ih->ih_arg = ih_arg;
334 1.15 takemura ih->ih_unit = vu;
335 1.1 takemura
336 1.1 takemura /* Mask level 2 interrupt mask register. (disable interrupt) */
337 1.1 takemura vrip_intr_setmask2(vc, ih, ~0, 0);
338 1.1 takemura /* Unmask Level 1 interrupt mask register (enable interrupt) */
339 1.1 takemura vrip_intr_setmask1(vc, ih, 1);
340 1.1 takemura
341 1.12 uch return ((void *)ih);
342 1.1 takemura }
343 1.1 takemura
344 1.1 takemura void
345 1.15 takemura __vrip_intr_disestablish(vrip_chipset_tag_t vc, vrip_intr_handle_t handle)
346 1.1 takemura {
347 1.15 takemura struct intrhand *ih = handle;
348 1.12 uch
349 1.1 takemura ih->ih_fun = NULL;
350 1.1 takemura ih->ih_arg = NULL;
351 1.1 takemura /* Mask level 2 interrupt mask register(if any). (disable interrupt) */
352 1.1 takemura vrip_intr_setmask2(vc, ih, ~0, 0);
353 1.1 takemura /* Mask Level 1 interrupt mask register (disable interrupt) */
354 1.1 takemura vrip_intr_setmask1(vc, ih, 0);
355 1.1 takemura }
356 1.1 takemura
357 1.2 takemura void
358 1.2 takemura vrip_intr_suspend()
359 1.2 takemura {
360 1.18 takemura struct vrip_softc *sc = the_vrip_sc;
361 1.18 takemura bus_space_tag_t iot = sc->sc_iot;
362 1.18 takemura bus_space_handle_t ioh = sc->sc_ioh;
363 1.2 takemura
364 1.2 takemura bus_space_write_2 (iot, ioh, MSYSINT1_REG_W, (1<<VRIP_INTR_POWER));
365 1.18 takemura bus_space_write_2 (iot, ioh, sc->sc_msysint2, 0);
366 1.2 takemura }
367 1.2 takemura
368 1.2 takemura void
369 1.2 takemura vrip_intr_resume()
370 1.2 takemura {
371 1.18 takemura struct vrip_softc *sc = the_vrip_sc;
372 1.18 takemura u_int32_t reg = sc->sc_intrmask;
373 1.18 takemura bus_space_tag_t iot = sc->sc_iot;
374 1.18 takemura bus_space_handle_t ioh = sc->sc_ioh;
375 1.2 takemura
376 1.2 takemura bus_space_write_2 (iot, ioh, MSYSINT1_REG_W, reg & 0xffff);
377 1.18 takemura bus_space_write_2 (iot, ioh, sc->sc_msysint2, (reg >> 16) & 0xffff);
378 1.2 takemura }
379 1.2 takemura
380 1.1 takemura /* Set level 1 interrupt mask. */
381 1.1 takemura void
382 1.15 takemura __vrip_intr_setmask1(vrip_chipset_tag_t vc, vrip_intr_handle_t handle,
383 1.15 takemura int enable)
384 1.1 takemura {
385 1.15 takemura struct vrip_softc *sc = vc->vc_sc;
386 1.15 takemura struct intrhand *ih = handle;
387 1.15 takemura int level1 = ih - sc->sc_intrhands;
388 1.1 takemura bus_space_tag_t iot = sc->sc_iot;
389 1.1 takemura bus_space_handle_t ioh = sc->sc_ioh;
390 1.2 takemura u_int32_t reg = sc->sc_intrmask;
391 1.1 takemura
392 1.16 uch DPRINTF(("__vrip_intr_setmask1: SYSINT: %s %d\n",
393 1.16 uch enable ? "enable" : "disable", level1));
394 1.1 takemura reg = (bus_space_read_2 (iot, ioh, MSYSINT1_REG_W)&0xffff) |
395 1.18 takemura ((bus_space_read_2 (iot, ioh, sc->sc_msysint2) << 16)&0xffff0000);
396 1.1 takemura if (enable)
397 1.1 takemura reg |= (1 << level1);
398 1.1 takemura else {
399 1.1 takemura reg &= ~(1 << level1);
400 1.1 takemura }
401 1.2 takemura sc->sc_intrmask = reg;
402 1.1 takemura bus_space_write_2 (iot, ioh, MSYSINT1_REG_W, reg & 0xffff);
403 1.18 takemura bus_space_write_2 (iot, ioh, sc->sc_msysint2, (reg >> 16) & 0xffff);
404 1.16 uch DBG_BIT_PRINT(reg);
405 1.1 takemura
406 1.1 takemura return;
407 1.1 takemura }
408 1.1 takemura
409 1.15 takemura void
410 1.15 takemura __vrip_dump_level2mask(vrip_chipset_tag_t vc, vrip_intr_handle_t handle)
411 1.1 takemura {
412 1.15 takemura struct vrip_softc *sc = vc->vc_sc;
413 1.15 takemura struct intrhand *ih = handle;
414 1.15 takemura const struct vrip_unit *vu = ih->ih_unit;
415 1.1 takemura u_int32_t reg;
416 1.1 takemura
417 1.15 takemura if (vu->vu_mlreg) {
418 1.16 uch DPRINTF(("level1[%d] level2 mask:", vu->vu_intr[0]));
419 1.15 takemura reg = bus_space_read_2(sc->sc_iot, sc->sc_ioh, vu->vu_mlreg);
420 1.15 takemura if (vu->vu_mhreg) { /* GIU [16:31] case only */
421 1.16 uch reg |= (bus_space_read_2(sc->sc_iot, sc->sc_ioh,
422 1.16 uch vu->vu_mhreg) << 16);
423 1.16 uch dbg_bit_print(reg);
424 1.1 takemura } else
425 1.16 uch dbg_bit_print(reg);
426 1.1 takemura }
427 1.1 takemura }
428 1.1 takemura
429 1.1 takemura /* Get level 2 interrupt status */
430 1.1 takemura void
431 1.15 takemura __vrip_intr_getstatus2(vrip_chipset_tag_t vc, vrip_intr_handle_t handle,
432 1.12 uch u_int32_t *mask /* Level 2 mask */)
433 1.1 takemura {
434 1.15 takemura struct vrip_softc *sc = vc->vc_sc;
435 1.15 takemura struct intrhand *ih = handle;
436 1.15 takemura const struct vrip_unit *vu = ih->ih_unit;
437 1.1 takemura u_int32_t reg;
438 1.12 uch
439 1.1 takemura reg = bus_space_read_2(sc->sc_iot, sc->sc_ioh,
440 1.15 takemura vu->vu_lreg);
441 1.1 takemura reg |= ((bus_space_read_2(sc->sc_iot, sc->sc_ioh,
442 1.15 takemura vu->vu_hreg) << 16)&0xffff0000);
443 1.16 uch /* dbg_bit_print(reg);*/
444 1.1 takemura *mask = reg;
445 1.1 takemura }
446 1.1 takemura
447 1.1 takemura /* Set level 2 interrupt mask. */
448 1.1 takemura void
449 1.15 takemura __vrip_intr_setmask2(vrip_chipset_tag_t vc, vrip_intr_handle_t handle,
450 1.12 uch u_int32_t mask /* Level 2 mask */, int onoff)
451 1.1 takemura {
452 1.15 takemura struct vrip_softc *sc = vc->vc_sc;
453 1.15 takemura struct intrhand *ih = handle;
454 1.15 takemura const struct vrip_unit *vu = ih->ih_unit;
455 1.1 takemura u_int16_t reg;
456 1.3 takemura
457 1.6 sato DPRINTF(("vrip_intr_setmask2:\n"));
458 1.16 uch DUMP_LEVEL2MASK(vc, handle);
459 1.1 takemura #ifdef WINCE_DEFAULT_SETTING
460 1.1 takemura #warning WINCE_DEFAULT_SETTING
461 1.1 takemura #else
462 1.15 takemura if (vu->vu_mlreg) {
463 1.15 takemura reg = bus_space_read_2(sc->sc_iot, sc->sc_ioh, vu->vu_mlreg);
464 1.1 takemura if (onoff)
465 1.1 takemura reg |= (mask&0xffff);
466 1.1 takemura else
467 1.1 takemura reg &= ~(mask&0xffff);
468 1.15 takemura bus_space_write_2(sc->sc_iot, sc->sc_ioh, vu->vu_mlreg, reg);
469 1.21 takemura if (vu->vu_mhreg != 0) { /* GIU [16:31] case only */
470 1.12 uch reg = bus_space_read_2(sc->sc_iot, sc->sc_ioh,
471 1.15 takemura vu->vu_mhreg);
472 1.1 takemura if (onoff)
473 1.1 takemura reg |= ((mask >> 16) & 0xffff);
474 1.1 takemura else
475 1.12 uch reg &= ~((mask >> 16) & 0xffff);
476 1.1 takemura bus_space_write_2(sc->sc_iot, sc->sc_ioh,
477 1.15 takemura vu->vu_mhreg, reg);
478 1.1 takemura }
479 1.1 takemura }
480 1.1 takemura #endif /* WINCE_DEFAULT_SETTING */
481 1.16 uch DUMP_LEVEL2MASK(vc, handle);
482 1.3 takemura
483 1.1 takemura return;
484 1.1 takemura }
485 1.1 takemura
486 1.1 takemura int
487 1.12 uch vrip_intr(void *arg, u_int32_t pc, u_int32_t statusReg)
488 1.1 takemura {
489 1.1 takemura struct vrip_softc *sc = (struct vrip_softc*)arg;
490 1.1 takemura bus_space_tag_t iot = sc->sc_iot;
491 1.1 takemura bus_space_handle_t ioh = sc->sc_ioh;
492 1.1 takemura int i;
493 1.1 takemura u_int32_t reg, mask;
494 1.1 takemura /*
495 1.1 takemura * Read level1 interrupt status.
496 1.1 takemura */
497 1.1 takemura reg = (bus_space_read_2 (iot, ioh, SYSINT1_REG_W)&0xffff) |
498 1.18 takemura ((bus_space_read_2 (iot, ioh, sc->sc_sysint2)<< 16)&0xffff0000);
499 1.1 takemura mask = (bus_space_read_2 (iot, ioh, MSYSINT1_REG_W)&0xffff) |
500 1.18 takemura ((bus_space_read_2 (iot, ioh, sc->sc_msysint2)<< 16)&0xffff0000);
501 1.1 takemura reg &= mask;
502 1.1 takemura
503 1.1 takemura /*
504 1.1 takemura * Dispatch each handler.
505 1.1 takemura */
506 1.1 takemura for (i = 0; i < 32; i++) {
507 1.15 takemura register struct intrhand *ih = &sc->sc_intrhands[i];
508 1.1 takemura if (ih->ih_fun && (reg & (1 << i))) {
509 1.1 takemura ih->ih_fun(ih->ih_arg);
510 1.1 takemura }
511 1.1 takemura }
512 1.12 uch
513 1.12 uch return (1);
514 1.1 takemura }
515 1.1 takemura
516 1.1 takemura void
517 1.15 takemura __vrip_register_cmu(vrip_chipset_tag_t vc, vrcmu_chipset_tag_t cmu)
518 1.1 takemura {
519 1.15 takemura struct vrip_softc *sc = vc->vc_sc;
520 1.12 uch
521 1.15 takemura sc->sc_chipset.vc_cc = cmu;
522 1.1 takemura }
523 1.1 takemura
524 1.1 takemura void
525 1.15 takemura __vrip_register_gpio(vrip_chipset_tag_t vc, hpcio_chip_t chip)
526 1.1 takemura {
527 1.15 takemura struct vrip_softc *sc = vc->vc_sc;
528 1.10 takemura
529 1.10 takemura if (chip->hc_chipid < 0 || VRIP_NIOCHIPS <= chip->hc_chipid)
530 1.10 takemura panic("%s: '%s' has unknown id, %d", __FUNCTION__,
531 1.10 takemura chip->hc_name, chip->hc_chipid);
532 1.10 takemura sc->sc_gpio_chips[chip->hc_chipid] = chip;
533 1.17 takemura }
534 1.17 takemura
535 1.17 takemura void
536 1.17 takemura __vrip_register_dmaau(vrip_chipset_tag_t vc, vrdmaau_chipset_tag_t dmaau)
537 1.17 takemura {
538 1.17 takemura struct vrip_softc *sc = vc->vc_sc;
539 1.17 takemura
540 1.17 takemura sc->sc_chipset.vc_ac = dmaau;
541 1.17 takemura }
542 1.17 takemura
543 1.17 takemura void
544 1.17 takemura __vrip_register_dcu(vrip_chipset_tag_t vc, vrdcu_chipset_tag_t dcu)
545 1.17 takemura {
546 1.17 takemura struct vrip_softc *sc = vc->vc_sc;
547 1.17 takemura
548 1.17 takemura sc->sc_chipset.vc_dc = dcu;
549 1.1 takemura }
550