vrpciu.c revision 1.2 1 1.2 takemura /* $NetBSD: vrpciu.c,v 1.2 2001/11/22 14:24:33 takemura Exp $ */
2 1.1 enami
3 1.1 enami /*-
4 1.1 enami * Copyright (c) 2001 Enami Tsugutomo.
5 1.1 enami * All rights reserved.
6 1.1 enami *
7 1.1 enami * Redistribution and use in source and binary forms, with or without
8 1.1 enami * modification, are permitted provided that the following conditions
9 1.1 enami * are met:
10 1.1 enami * 1. Redistributions of source code must retain the above copyright
11 1.1 enami * notice, this list of conditions and the following disclaimer.
12 1.1 enami * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 enami * notice, this list of conditions and the following disclaimer in the
14 1.1 enami * documentation and/or other materials provided with the distribution.
15 1.1 enami *
16 1.1 enami * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
17 1.1 enami * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 1.1 enami * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 1.1 enami * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
20 1.1 enami * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21 1.1 enami * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22 1.1 enami * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23 1.1 enami * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24 1.1 enami * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 enami * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 enami * SUCH DAMAGE.
27 1.1 enami */
28 1.1 enami
29 1.1 enami #include <sys/param.h>
30 1.1 enami #include <sys/systm.h>
31 1.1 enami #include <sys/device.h>
32 1.1 enami
33 1.1 enami #include <machine/bus.h>
34 1.2 takemura #include <machine/bus_space_hpcmips.h>
35 1.2 takemura #include <machine/bus_dma_hpcmips.h>
36 1.1 enami
37 1.1 enami #include <dev/pci/pcivar.h>
38 1.1 enami
39 1.1 enami #include <hpcmips/vr/icureg.h>
40 1.1 enami #include <hpcmips/vr/vripvar.h>
41 1.1 enami #include <hpcmips/vr/vrpciureg.h>
42 1.1 enami #include <hpcmips/vr/vrc4173bcuvar.h>
43 1.1 enami
44 1.1 enami #include "pci.h"
45 1.1 enami
46 1.1 enami #ifdef DEBUG
47 1.1 enami #define DPRINTF(args) printf args
48 1.1 enami #else
49 1.1 enami #define DPRINTF(args)
50 1.1 enami #endif
51 1.1 enami
52 1.1 enami struct vrpciu_softc {
53 1.1 enami struct device sc_dev;
54 1.1 enami
55 1.1 enami vrip_chipset_tag_t sc_vc;
56 1.1 enami bus_space_tag_t sc_iot;
57 1.1 enami bus_space_handle_t sc_ioh;
58 1.1 enami void *sc_ih;
59 1.1 enami
60 1.1 enami struct vrc4173bcu_softc *sc_bcu; /* vrc4173bcu */
61 1.1 enami
62 1.1 enami struct hpcmips_pci_chipset sc_pc;
63 1.1 enami };
64 1.1 enami
65 1.1 enami static void vrpciu_write(struct vrpciu_softc *, int, u_int32_t);
66 1.1 enami static u_int32_t
67 1.1 enami vrpciu_read(struct vrpciu_softc *, int);
68 1.1 enami #ifdef DEBUG
69 1.1 enami static void vrpciu_write_2(struct vrpciu_softc *, int, u_int16_t)
70 1.1 enami __attribute__((unused));
71 1.1 enami static u_int16_t
72 1.1 enami vrpciu_read_2(struct vrpciu_softc *, int);
73 1.1 enami #endif
74 1.1 enami static int vrpciu_match(struct device *, struct cfdata *, void *);
75 1.1 enami static void vrpciu_attach(struct device *, struct device *, void *);
76 1.1 enami #if NPCI > 0
77 1.1 enami static int vrpciu_print(void *, const char *);
78 1.1 enami #endif
79 1.1 enami static int vrpciu_intr(void *);
80 1.1 enami static void vrpciu_attach_hook(struct device *, struct device *,
81 1.1 enami struct pcibus_attach_args *);
82 1.1 enami static int vrpciu_bus_maxdevs(pci_chipset_tag_t, int);
83 1.1 enami static pcitag_t vrpciu_make_tag(pci_chipset_tag_t, int, int, int);
84 1.1 enami static void vrpciu_decompose_tag(pci_chipset_tag_t, pcitag_t, int *, int *,
85 1.1 enami int *);
86 1.1 enami static pcireg_t vrpciu_conf_read(pci_chipset_tag_t, pcitag_t, int);
87 1.1 enami static void vrpciu_conf_write(pci_chipset_tag_t, pcitag_t, int, pcireg_t);
88 1.1 enami static void *vrpciu_intr_establish(pci_chipset_tag_t, pci_intr_handle_t,
89 1.1 enami int, int (*)(void *), void *);
90 1.1 enami static void vrpciu_intr_disestablish(pci_chipset_tag_t, void *);
91 1.1 enami static void *vrpciu_vrcintr_establish(pci_chipset_tag_t, int,
92 1.1 enami int (*)(void *), void *);
93 1.1 enami static void vrpciu_vrcintr_disestablish(pci_chipset_tag_t, void *);
94 1.1 enami
95 1.1 enami struct cfattach vrpciu_ca = {
96 1.1 enami sizeof(struct vrpciu_softc), vrpciu_match, vrpciu_attach
97 1.1 enami };
98 1.1 enami
99 1.1 enami static void
100 1.1 enami vrpciu_write(struct vrpciu_softc *sc, int offset, u_int32_t val)
101 1.1 enami {
102 1.1 enami
103 1.1 enami bus_space_write_4(sc->sc_iot, sc->sc_ioh, offset, val);
104 1.1 enami }
105 1.1 enami
106 1.1 enami static u_int32_t
107 1.1 enami vrpciu_read(struct vrpciu_softc *sc, int offset)
108 1.1 enami {
109 1.1 enami
110 1.1 enami return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, offset));
111 1.1 enami }
112 1.1 enami
113 1.1 enami #ifdef DEBUG
114 1.1 enami static void
115 1.1 enami vrpciu_write_2(struct vrpciu_softc *sc, int offset, u_int16_t val)
116 1.1 enami {
117 1.1 enami
118 1.1 enami bus_space_write_2(sc->sc_iot, sc->sc_ioh, offset, val);
119 1.1 enami }
120 1.1 enami
121 1.1 enami static u_int16_t
122 1.1 enami vrpciu_read_2(struct vrpciu_softc *sc, int offset)
123 1.1 enami {
124 1.1 enami
125 1.1 enami return (bus_space_read_2(sc->sc_iot, sc->sc_ioh, offset));
126 1.1 enami }
127 1.1 enami #endif
128 1.1 enami
129 1.1 enami static int
130 1.1 enami vrpciu_match(struct device *parent, struct cfdata *match, void *aux)
131 1.1 enami {
132 1.1 enami
133 1.1 enami return (1);
134 1.1 enami }
135 1.1 enami
136 1.1 enami static void
137 1.1 enami vrpciu_attach(struct device *parent, struct device *self, void *aux)
138 1.1 enami {
139 1.1 enami struct vrpciu_softc *sc = (struct vrpciu_softc *)self;
140 1.1 enami pci_chipset_tag_t pc = &sc->sc_pc;
141 1.1 enami struct vrip_attach_args *va = aux;
142 1.2 takemura struct bus_space_tag_hpcmips *iot;
143 1.1 enami u_int32_t reg;
144 1.2 takemura char tmpbuf[16];
145 1.1 enami #if NPCI > 0
146 1.1 enami struct pcibus_attach_args pba;
147 1.1 enami #endif
148 1.1 enami
149 1.1 enami sc->sc_vc = va->va_vc;
150 1.1 enami sc->sc_iot = va->va_iot;
151 1.1 enami if (bus_space_map(sc->sc_iot, va->va_addr, va->va_size, 0,
152 1.1 enami &sc->sc_ioh)) {
153 1.1 enami printf(": couldn't map io space\n");
154 1.1 enami return;
155 1.1 enami }
156 1.1 enami
157 1.1 enami sc->sc_ih = vrip_intr_establish(va->va_vc, va->va_intr, IPL_TTY,
158 1.1 enami vrpciu_intr, sc);
159 1.1 enami if (sc->sc_ih == NULL) {
160 1.1 enami printf(": couldn't establish interrupt\n");
161 1.1 enami return;
162 1.1 enami }
163 1.1 enami
164 1.1 enami /* Enable level 2 interrupt */
165 1.1 enami vrip_intr_setmask2(va->va_vc, sc->sc_ih, PCIINT_INT0, 1);
166 1.1 enami
167 1.1 enami printf("\n");
168 1.1 enami
169 1.1 enami #ifdef DEBUG
170 1.1 enami #define DUMP_MAW(sc, name, reg) do { \
171 1.1 enami printf("%s: %s =\t0x%08x\n", (sc)->sc_dev.dv_xname, \
172 1.1 enami (name), (reg)); \
173 1.1 enami printf("%s:\tIBA/MASK =\t0x%08x/0x%08x (0x%08x - 0x%08x)\n", \
174 1.1 enami (sc)->sc_dev.dv_xname, \
175 1.1 enami reg & VRPCIU_MAW_IBAMASK, VRPCIU_MAW_ADDRMASK(reg), \
176 1.1 enami VRPCIU_MAW_ADDR(reg), \
177 1.1 enami VRPCIU_MAW_ADDR(reg) + VRPCIU_MAW_SIZE(reg)); \
178 1.1 enami printf("%s:\tWINEN =\t0x%08x\n", (sc)->sc_dev.dv_xname, \
179 1.1 enami reg & VRPCIU_MAW_WINEN); \
180 1.1 enami printf("%s:\tPCIADR =\t0x%08x\n", (sc)->sc_dev.dv_xname, \
181 1.1 enami VRPCIU_MAW_PCIADDR(reg)); \
182 1.1 enami } while (0)
183 1.1 enami #define DUMP_TAW(sc, name, reg) do { \
184 1.1 enami printf("%s: %s =\t\t0x%08x\n", (sc)->sc_dev.dv_xname, \
185 1.1 enami (name), (reg)); \
186 1.1 enami printf("%s:\tMASK =\t0x%08x\n", (sc)->sc_dev.dv_xname, \
187 1.1 enami VRPCIU_TAW_ADDRMASK(reg)); \
188 1.1 enami printf("%s:\tWINEN =\t0x%08x\n", (sc)->sc_dev.dv_xname, \
189 1.1 enami reg & VRPCIU_TAW_WINEN); \
190 1.1 enami printf("%s:\tIBA =\t0x%08x\n", (sc)->sc_dev.dv_xname, \
191 1.1 enami VRPCIU_TAW_IBA(reg)); \
192 1.1 enami } while (0)
193 1.1 enami reg = vrpciu_read(sc, VRPCIU_MMAW1REG);
194 1.1 enami DUMP_MAW(sc, "MMAW1", reg);
195 1.1 enami reg = vrpciu_read(sc, VRPCIU_MMAW2REG);
196 1.1 enami DUMP_MAW(sc, "MMAW2", reg);
197 1.1 enami reg = vrpciu_read(sc, VRPCIU_TAW1REG);
198 1.1 enami DUMP_TAW(sc, "TAW1", reg);
199 1.1 enami reg = vrpciu_read(sc, VRPCIU_TAW2REG);
200 1.1 enami DUMP_TAW(sc, "TAW2", reg);
201 1.1 enami reg = vrpciu_read(sc, VRPCIU_MIOAWREG);
202 1.1 enami DUMP_MAW(sc, "MIOAW", reg);
203 1.1 enami printf("%s: BUSERRAD =\t0x%08x\n", sc->sc_dev.dv_xname,
204 1.1 enami vrpciu_read(sc, VRPCIU_BUSERRADREG));
205 1.1 enami printf("%s: INTCNTSTA =\t0x%08x\n", sc->sc_dev.dv_xname,
206 1.1 enami vrpciu_read(sc, VRPCIU_INTCNTSTAREG));
207 1.1 enami printf("%s: EXACC =\t0x%08x\n", sc->sc_dev.dv_xname,
208 1.1 enami vrpciu_read(sc, VRPCIU_EXACCREG));
209 1.1 enami printf("%s: RECONT =\t0x%08x\n", sc->sc_dev.dv_xname,
210 1.1 enami vrpciu_read(sc, VRPCIU_RECONTREG));
211 1.1 enami printf("%s: PCIEN =\t0x%08x\n", sc->sc_dev.dv_xname,
212 1.1 enami vrpciu_read(sc, VRPCIU_ENREG));
213 1.1 enami printf("%s: CLOCKSEL =\t0x%08x\n", sc->sc_dev.dv_xname,
214 1.1 enami vrpciu_read(sc, VRPCIU_CLKSELREG));
215 1.1 enami printf("%s: TRDYV =\t0x%08x\n", sc->sc_dev.dv_xname,
216 1.1 enami vrpciu_read(sc, VRPCIU_TRDYVREG));
217 1.1 enami printf("%s: CLKRUN =\t0x%08x\n", sc->sc_dev.dv_xname,
218 1.1 enami vrpciu_read_2(sc, VRPCIU_CLKRUNREG));
219 1.1 enami printf("%s: IDREG =\t0x%08x\n", sc->sc_dev.dv_xname,
220 1.1 enami vrpciu_read(sc, VRPCIU_CONF_BASE + PCI_ID_REG));
221 1.1 enami reg = vrpciu_read(sc, VRPCIU_CONF_BASE + PCI_COMMAND_STATUS_REG);
222 1.1 enami printf("%s: CSR =\t\t0x%08x\n", sc->sc_dev.dv_xname, reg);
223 1.1 enami vrpciu_write(sc, VRPCIU_CONF_BASE + PCI_COMMAND_STATUS_REG, reg);
224 1.1 enami printf("%s: CSR =\t\t0x%08x\n", sc->sc_dev.dv_xname,
225 1.1 enami vrpciu_read(sc, VRPCIU_CONF_BASE + PCI_COMMAND_STATUS_REG));
226 1.1 enami printf("%s: CLASS =\t0x%08x\n", sc->sc_dev.dv_xname,
227 1.1 enami vrpciu_read(sc, VRPCIU_CONF_BASE + PCI_CLASS_REG));
228 1.1 enami printf("%s: BHLC =\t\t0x%08x\n", sc->sc_dev.dv_xname,
229 1.1 enami vrpciu_read(sc, VRPCIU_CONF_BASE + PCI_BHLC_REG));
230 1.1 enami printf("%s: MAIL =\t\t0x%08x\n", sc->sc_dev.dv_xname,
231 1.1 enami vrpciu_read(sc, VRPCIU_CONF_BASE + VRPCIU_CONF_MAILREG));
232 1.1 enami printf("%s: MBA1 =\t\t0x%08x\n", sc->sc_dev.dv_xname,
233 1.1 enami vrpciu_read(sc, VRPCIU_CONF_BASE + VRPCIU_CONF_MBA1REG));
234 1.1 enami printf("%s: MBA2 =\t\t0x%08x\n", sc->sc_dev.dv_xname,
235 1.1 enami vrpciu_read(sc, VRPCIU_CONF_BASE + VRPCIU_CONF_MBA2REG));
236 1.1 enami printf("%s: INTR =\t\t0x%08x\n", sc->sc_dev.dv_xname,
237 1.1 enami vrpciu_read(sc, VRPCIU_CONF_BASE + PCI_INTERRUPT_REG));
238 1.1 enami #if 0
239 1.1 enami vrpciu_write(sc, VRPCIU_CONF_BASE + PCI_INTERRUPT_REG,
240 1.1 enami vrpciu_read(sc, VRPCIU_CONF_BASE + PCI_INTERRUPT_REG) | 0x01);
241 1.1 enami printf("%s: INTR =\t\t0x%08x\n", sc->sc_dev.dv_xname,
242 1.1 enami vrpciu_read(sc, VRPCIU_CONF_BASE + PCI_INTERRUPT_REG));
243 1.1 enami #endif
244 1.1 enami #endif
245 1.1 enami
246 1.1 enami pc->pc_dev = &sc->sc_dev;
247 1.1 enami pc->pc_attach_hook = vrpciu_attach_hook;
248 1.1 enami pc->pc_bus_maxdevs = vrpciu_bus_maxdevs;
249 1.1 enami pc->pc_bus_devorder = vrc4173bcu_pci_bus_devorder;
250 1.1 enami pc->pc_make_tag = vrpciu_make_tag;
251 1.1 enami pc->pc_decompose_tag = vrpciu_decompose_tag;
252 1.1 enami pc->pc_conf_read = vrpciu_conf_read;
253 1.1 enami pc->pc_conf_write = vrpciu_conf_write;
254 1.1 enami pc->pc_intr_map = vrc4173bcu_pci_intr_map;
255 1.1 enami pc->pc_intr_string = vrc4173bcu_pci_intr_string;
256 1.1 enami pc->pc_intr_evcnt = vrc4173bcu_pci_intr_evcnt;
257 1.1 enami pc->pc_intr_establish = vrpciu_intr_establish;
258 1.1 enami pc->pc_intr_disestablish = vrpciu_intr_disestablish;
259 1.1 enami pc->pc_vrcintr_establish = vrpciu_vrcintr_establish;
260 1.1 enami pc->pc_vrcintr_disestablish = vrpciu_vrcintr_disestablish;
261 1.1 enami
262 1.1 enami #if 0
263 1.1 enami {
264 1.1 enami int i;
265 1.1 enami
266 1.1 enami for (i = 0; i < 8; i++)
267 1.1 enami printf("%s: ID_REG(0, 0, %d) = 0x%08x\n",
268 1.1 enami sc->sc_dev.dv_xname, i,
269 1.1 enami pci_conf_read(pc, pci_make_tag(pc, 0, 0, i),
270 1.1 enami PCI_ID_REG));
271 1.1 enami }
272 1.1 enami #endif
273 1.1 enami
274 1.1 enami #if NPCI > 0
275 1.1 enami memset(&pba, 0, sizeof(pba));
276 1.1 enami pba.pba_busname = "pci";
277 1.1 enami
278 1.1 enami /* For now, just inherit window mappings set by WinCE. XXX. */
279 1.1 enami
280 1.2 takemura iot = hpcmips_alloc_bus_space_tag();
281 1.1 enami reg = vrpciu_read(sc, VRPCIU_MIOAWREG);
282 1.2 takemura snprintf(tmpbuf, sizeof(tmpbuf), "%s/iot",
283 1.1 enami sc->sc_dev.dv_xname);
284 1.2 takemura hpcmips_init_bus_space(iot, (struct bus_space_tag_hpcmips *)sc->sc_iot,
285 1.2 takemura tmpbuf, VRPCIU_MAW_ADDR(reg), VRPCIU_MAW_SIZE(reg));
286 1.2 takemura pba.pba_iot = &iot->bst;
287 1.1 enami
288 1.1 enami /*
289 1.1 enami * Just use system bus space tag. It works since WinCE maps
290 1.1 enami * PCI bus space at same offset. But this isn't right thing
291 1.1 enami * of course. XXX.
292 1.1 enami */
293 1.1 enami pba.pba_memt = sc->sc_iot;
294 1.2 takemura pba.pba_dmat = &hpcmips_default_bus_dma_tag.bdt;
295 1.1 enami pba.pba_bus = 0;
296 1.1 enami pba.pba_flags = PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED |
297 1.1 enami PCI_FLAGS_MRL_OKAY;
298 1.1 enami pba.pba_pc = pc;
299 1.1 enami
300 1.1 enami config_found(self, &pba, vrpciu_print);
301 1.1 enami #endif
302 1.1 enami }
303 1.1 enami
304 1.1 enami #if NPCI > 0
305 1.1 enami static int
306 1.1 enami vrpciu_print(void *aux, const char *pnp)
307 1.1 enami {
308 1.1 enami struct pcibus_attach_args *pba = aux;
309 1.1 enami
310 1.1 enami if (pnp != NULL)
311 1.1 enami printf("%s at %s", pba->pba_busname, pnp);
312 1.1 enami else
313 1.1 enami printf(" bus %d", pba->pba_bus);
314 1.1 enami
315 1.1 enami return (UNCONF);
316 1.1 enami }
317 1.1 enami #endif
318 1.1 enami
319 1.1 enami /*
320 1.1 enami * Handle PCI error interrupts.
321 1.1 enami */
322 1.1 enami int
323 1.1 enami vrpciu_intr(void *arg)
324 1.1 enami {
325 1.1 enami struct vrpciu_softc *sc = (struct vrpciu_softc *)arg;
326 1.1 enami u_int32_t isr;
327 1.1 enami
328 1.1 enami isr = vrpciu_read(sc, VRPCIU_INTCNTSTAREG);
329 1.1 enami printf("%s: vrpciu_intr 0x%08x\n", sc->sc_dev.dv_xname, isr);
330 1.1 enami return ((isr & 0x0f) ? 1 : 0);
331 1.1 enami }
332 1.1 enami
333 1.1 enami void
334 1.1 enami vrpciu_attach_hook(struct device *parent, struct device *self,
335 1.1 enami struct pcibus_attach_args *pba)
336 1.1 enami {
337 1.1 enami
338 1.1 enami return;
339 1.1 enami }
340 1.1 enami
341 1.1 enami int
342 1.1 enami vrpciu_bus_maxdevs(pci_chipset_tag_t pc, int busno)
343 1.1 enami {
344 1.1 enami
345 1.1 enami return (32);
346 1.1 enami }
347 1.1 enami
348 1.1 enami pcitag_t
349 1.1 enami vrpciu_make_tag(pci_chipset_tag_t pc, int bus, int device, int function)
350 1.1 enami {
351 1.1 enami
352 1.1 enami return ((bus << 16) | (device << 11) | (function << 8));
353 1.1 enami }
354 1.1 enami
355 1.1 enami void
356 1.1 enami vrpciu_decompose_tag(pci_chipset_tag_t pc, pcitag_t tag, int *bp, int *dp,
357 1.1 enami int *fp)
358 1.1 enami {
359 1.1 enami
360 1.1 enami if (bp != NULL)
361 1.1 enami *bp = (tag >> 16) & 0xff;
362 1.1 enami if (dp != NULL)
363 1.1 enami *dp = (tag >> 11) & 0x1f;
364 1.1 enami if (fp != NULL)
365 1.1 enami *fp = (tag >> 8) & 0x07;
366 1.1 enami }
367 1.1 enami
368 1.1 enami pcireg_t
369 1.1 enami vrpciu_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg)
370 1.1 enami {
371 1.1 enami struct vrpciu_softc *sc = (struct vrpciu_softc *)pc->pc_dev;
372 1.1 enami u_int32_t val;
373 1.1 enami int bus, device, function;
374 1.1 enami
375 1.1 enami pci_decompose_tag(pc, tag, &bus, &device, &function);
376 1.1 enami if (bus == 0) {
377 1.1 enami if (device > 21)
378 1.1 enami return ((pcitag_t)-1);
379 1.1 enami tag = (1 << (device + 11)) | (function << 8); /* Type 0 */
380 1.1 enami } else
381 1.1 enami tag |= VRPCIU_CONF_TYPE1;
382 1.1 enami
383 1.1 enami vrpciu_write(sc, VRPCIU_CONFAREG, tag | reg);
384 1.1 enami val = vrpciu_read(sc, VRPCIU_CONFDREG);
385 1.1 enami #if 0
386 1.1 enami printf("%s: conf_read: tag = 0x%08x, reg = 0x%x, val = 0x%08x\n",
387 1.1 enami sc->sc_dev.dv_xname, (u_int32_t)tag, reg, val);
388 1.1 enami #endif
389 1.1 enami return (val);
390 1.1 enami }
391 1.1 enami
392 1.1 enami void
393 1.1 enami vrpciu_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg,
394 1.1 enami pcireg_t data)
395 1.1 enami {
396 1.1 enami struct vrpciu_softc *sc = (struct vrpciu_softc *)pc->pc_dev;
397 1.1 enami int bus, device, function;
398 1.1 enami
399 1.1 enami #if 0
400 1.1 enami printf("%s: conf_write: tag = 0x%08x, reg = 0x%x, val = 0x%08x\n",
401 1.1 enami sc->sc_dev.dv_xname, (u_int32_t)tag, reg, (u_int32_t)data);
402 1.1 enami #endif
403 1.1 enami vrpciu_decompose_tag(pc, tag, &bus, &device, &function);
404 1.1 enami if (bus == 0) {
405 1.1 enami if (device > 21)
406 1.1 enami return;
407 1.1 enami tag = (1 << (device + 11)) | (function << 8); /* Type 0 */
408 1.1 enami } else
409 1.1 enami tag |= VRPCIU_CONF_TYPE1;
410 1.1 enami
411 1.1 enami vrpciu_write(sc, VRPCIU_CONFAREG, tag | reg);
412 1.1 enami vrpciu_write(sc, VRPCIU_CONFDREG, data);
413 1.1 enami }
414 1.1 enami
415 1.1 enami void *
416 1.1 enami vrpciu_intr_establish(pci_chipset_tag_t pc, pci_intr_handle_t ih, int level,
417 1.1 enami int (*func)(void *), void *arg)
418 1.1 enami {
419 1.1 enami struct vrpciu_softc *sc = (struct vrpciu_softc *)pc->pc_dev;
420 1.1 enami
421 1.1 enami if (ih == -1)
422 1.1 enami return (NULL);
423 1.1 enami DPRINTF(("vrpciu_intr_establish: %p\n", sc));
424 1.1 enami return (vrc4173bcu_intr_establish(sc->sc_bcu, ih, func, arg));
425 1.1 enami }
426 1.1 enami
427 1.1 enami void
428 1.1 enami vrpciu_intr_disestablish(pci_chipset_tag_t pc, void *cookie)
429 1.1 enami {
430 1.1 enami struct vrpciu_softc *sc = (struct vrpciu_softc *)pc->pc_dev;
431 1.1 enami
432 1.1 enami DPRINTF(("vrpciu_intr_disestablish: %p\n", sc));
433 1.1 enami vrc4173bcu_intr_disestablish(sc->sc_bcu, cookie);
434 1.1 enami }
435 1.1 enami
436 1.1 enami void *
437 1.1 enami vrpciu_vrcintr_establish(pci_chipset_tag_t pc, int port,
438 1.1 enami int (*func)(void *), void *arg)
439 1.1 enami {
440 1.1 enami struct vrpciu_softc *sc = (struct vrpciu_softc *)pc->pc_dev;
441 1.1 enami struct vrip_softc *vsc = (struct vrip_softc *)sc->sc_vc;
442 1.1 enami void *ih;
443 1.1 enami
444 1.1 enami sc->sc_bcu = arg;
445 1.1 enami ih = hpcio_intr_establish(vsc->sc_gpio_chips[VRIP_IOCHIP_VRGIU],
446 1.1 enami port, HPCIO_INTR_LEVEL | HPCIO_INTR_LOW | HPCIO_INTR_HOLD,
447 1.1 enami func, arg);
448 1.1 enami
449 1.1 enami return (ih);
450 1.1 enami }
451 1.1 enami
452 1.1 enami void
453 1.1 enami vrpciu_vrcintr_disestablish(pci_chipset_tag_t pc, void *ih)
454 1.1 enami {
455 1.1 enami struct vrpciu_softc *sc = (struct vrpciu_softc *)pc->pc_dev;
456 1.1 enami struct vrip_softc *vsc = (struct vrip_softc *)sc->sc_vc;
457 1.1 enami
458 1.1 enami return (vrip_intr_disestablish(vsc->sc_gpio_chips[VRIP_IOCHIP_VRGIU],
459 1.1 enami ih));
460 1.1 enami }
461