vrpciu.c revision 1.9 1 1.9 thorpej /* $NetBSD: vrpciu.c,v 1.9 2002/05/16 01:01:36 thorpej Exp $ */
2 1.1 enami
3 1.1 enami /*-
4 1.1 enami * Copyright (c) 2001 Enami Tsugutomo.
5 1.1 enami * All rights reserved.
6 1.1 enami *
7 1.1 enami * Redistribution and use in source and binary forms, with or without
8 1.1 enami * modification, are permitted provided that the following conditions
9 1.1 enami * are met:
10 1.1 enami * 1. Redistributions of source code must retain the above copyright
11 1.1 enami * notice, this list of conditions and the following disclaimer.
12 1.1 enami * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 enami * notice, this list of conditions and the following disclaimer in the
14 1.1 enami * documentation and/or other materials provided with the distribution.
15 1.1 enami *
16 1.1 enami * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
17 1.1 enami * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 1.1 enami * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 1.1 enami * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
20 1.1 enami * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21 1.1 enami * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22 1.1 enami * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23 1.1 enami * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24 1.1 enami * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 enami * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 enami * SUCH DAMAGE.
27 1.1 enami */
28 1.1 enami
29 1.1 enami #include <sys/param.h>
30 1.1 enami #include <sys/systm.h>
31 1.1 enami #include <sys/device.h>
32 1.1 enami
33 1.1 enami #include <machine/bus.h>
34 1.2 takemura #include <machine/bus_space_hpcmips.h>
35 1.2 takemura #include <machine/bus_dma_hpcmips.h>
36 1.4 takemura #include <machine/config_hook.h>
37 1.5 shin #include <machine/platid.h>
38 1.5 shin #include <machine/platid_mask.h>
39 1.1 enami
40 1.1 enami #include <dev/pci/pcivar.h>
41 1.3 takemura #include <dev/pci/pcidevs.h>
42 1.5 shin #include <dev/pci/pciidereg.h>
43 1.1 enami
44 1.1 enami #include <hpcmips/vr/icureg.h>
45 1.6 takemura #include <hpcmips/vr/vripif.h>
46 1.1 enami #include <hpcmips/vr/vrpciureg.h>
47 1.1 enami
48 1.1 enami #include "pci.h"
49 1.1 enami
50 1.1 enami #ifdef DEBUG
51 1.1 enami #define DPRINTF(args) printf args
52 1.1 enami #else
53 1.1 enami #define DPRINTF(args)
54 1.1 enami #endif
55 1.1 enami
56 1.1 enami struct vrpciu_softc {
57 1.1 enami struct device sc_dev;
58 1.1 enami
59 1.1 enami vrip_chipset_tag_t sc_vc;
60 1.1 enami bus_space_tag_t sc_iot;
61 1.1 enami bus_space_handle_t sc_ioh;
62 1.1 enami void *sc_ih;
63 1.1 enami
64 1.1 enami struct vrc4173bcu_softc *sc_bcu; /* vrc4173bcu */
65 1.1 enami
66 1.1 enami struct hpcmips_pci_chipset sc_pc;
67 1.1 enami };
68 1.1 enami
69 1.1 enami static void vrpciu_write(struct vrpciu_softc *, int, u_int32_t);
70 1.1 enami static u_int32_t
71 1.1 enami vrpciu_read(struct vrpciu_softc *, int);
72 1.1 enami #ifdef DEBUG
73 1.1 enami static void vrpciu_write_2(struct vrpciu_softc *, int, u_int16_t)
74 1.1 enami __attribute__((unused));
75 1.1 enami static u_int16_t
76 1.1 enami vrpciu_read_2(struct vrpciu_softc *, int);
77 1.1 enami #endif
78 1.1 enami static int vrpciu_match(struct device *, struct cfdata *, void *);
79 1.1 enami static void vrpciu_attach(struct device *, struct device *, void *);
80 1.1 enami #if NPCI > 0
81 1.1 enami static int vrpciu_print(void *, const char *);
82 1.1 enami #endif
83 1.1 enami static int vrpciu_intr(void *);
84 1.1 enami static void vrpciu_attach_hook(struct device *, struct device *,
85 1.1 enami struct pcibus_attach_args *);
86 1.1 enami static int vrpciu_bus_maxdevs(pci_chipset_tag_t, int);
87 1.3 takemura static int vrpciu_bus_devorder(pci_chipset_tag_t, int, char *);
88 1.1 enami static pcitag_t vrpciu_make_tag(pci_chipset_tag_t, int, int, int);
89 1.1 enami static void vrpciu_decompose_tag(pci_chipset_tag_t, pcitag_t, int *, int *,
90 1.1 enami int *);
91 1.1 enami static pcireg_t vrpciu_conf_read(pci_chipset_tag_t, pcitag_t, int);
92 1.1 enami static void vrpciu_conf_write(pci_chipset_tag_t, pcitag_t, int, pcireg_t);
93 1.4 takemura static int vrpciu_intr_map(struct pci_attach_args *, pci_intr_handle_t *);
94 1.4 takemura static const char *vrpciu_intr_string(pci_chipset_tag_t, pci_intr_handle_t);
95 1.4 takemura static const struct evcnt *vrpciu_intr_evcnt(pci_chipset_tag_t,
96 1.4 takemura pci_intr_handle_t);
97 1.1 enami static void *vrpciu_intr_establish(pci_chipset_tag_t, pci_intr_handle_t,
98 1.1 enami int, int (*)(void *), void *);
99 1.1 enami static void vrpciu_intr_disestablish(pci_chipset_tag_t, void *);
100 1.1 enami
101 1.1 enami struct cfattach vrpciu_ca = {
102 1.1 enami sizeof(struct vrpciu_softc), vrpciu_match, vrpciu_attach
103 1.1 enami };
104 1.1 enami
105 1.1 enami static void
106 1.1 enami vrpciu_write(struct vrpciu_softc *sc, int offset, u_int32_t val)
107 1.1 enami {
108 1.1 enami
109 1.1 enami bus_space_write_4(sc->sc_iot, sc->sc_ioh, offset, val);
110 1.1 enami }
111 1.1 enami
112 1.1 enami static u_int32_t
113 1.1 enami vrpciu_read(struct vrpciu_softc *sc, int offset)
114 1.1 enami {
115 1.1 enami
116 1.1 enami return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, offset));
117 1.1 enami }
118 1.1 enami
119 1.1 enami #ifdef DEBUG
120 1.1 enami static void
121 1.1 enami vrpciu_write_2(struct vrpciu_softc *sc, int offset, u_int16_t val)
122 1.1 enami {
123 1.1 enami
124 1.1 enami bus_space_write_2(sc->sc_iot, sc->sc_ioh, offset, val);
125 1.1 enami }
126 1.1 enami
127 1.1 enami static u_int16_t
128 1.1 enami vrpciu_read_2(struct vrpciu_softc *sc, int offset)
129 1.1 enami {
130 1.1 enami
131 1.1 enami return (bus_space_read_2(sc->sc_iot, sc->sc_ioh, offset));
132 1.1 enami }
133 1.1 enami #endif
134 1.1 enami
135 1.1 enami static int
136 1.1 enami vrpciu_match(struct device *parent, struct cfdata *match, void *aux)
137 1.1 enami {
138 1.1 enami
139 1.1 enami return (1);
140 1.1 enami }
141 1.1 enami
142 1.1 enami static void
143 1.1 enami vrpciu_attach(struct device *parent, struct device *self, void *aux)
144 1.1 enami {
145 1.1 enami struct vrpciu_softc *sc = (struct vrpciu_softc *)self;
146 1.1 enami pci_chipset_tag_t pc = &sc->sc_pc;
147 1.1 enami struct vrip_attach_args *va = aux;
148 1.7 takemura #if defined(DEBUG) || NPCI > 0
149 1.7 takemura u_int32_t reg;
150 1.7 takemura #endif
151 1.7 takemura #if NPCI > 0
152 1.2 takemura struct bus_space_tag_hpcmips *iot;
153 1.2 takemura char tmpbuf[16];
154 1.1 enami struct pcibus_attach_args pba;
155 1.1 enami #endif
156 1.1 enami
157 1.1 enami sc->sc_vc = va->va_vc;
158 1.1 enami sc->sc_iot = va->va_iot;
159 1.1 enami if (bus_space_map(sc->sc_iot, va->va_addr, va->va_size, 0,
160 1.1 enami &sc->sc_ioh)) {
161 1.1 enami printf(": couldn't map io space\n");
162 1.1 enami return;
163 1.1 enami }
164 1.1 enami
165 1.6 takemura sc->sc_ih = vrip_intr_establish(va->va_vc, va->va_unit, 0, IPL_TTY,
166 1.1 enami vrpciu_intr, sc);
167 1.1 enami if (sc->sc_ih == NULL) {
168 1.1 enami printf(": couldn't establish interrupt\n");
169 1.1 enami return;
170 1.1 enami }
171 1.1 enami
172 1.1 enami /* Enable level 2 interrupt */
173 1.1 enami vrip_intr_setmask2(va->va_vc, sc->sc_ih, PCIINT_INT0, 1);
174 1.1 enami
175 1.1 enami printf("\n");
176 1.1 enami
177 1.1 enami #ifdef DEBUG
178 1.1 enami #define DUMP_MAW(sc, name, reg) do { \
179 1.1 enami printf("%s: %s =\t0x%08x\n", (sc)->sc_dev.dv_xname, \
180 1.1 enami (name), (reg)); \
181 1.1 enami printf("%s:\tIBA/MASK =\t0x%08x/0x%08x (0x%08x - 0x%08x)\n", \
182 1.1 enami (sc)->sc_dev.dv_xname, \
183 1.1 enami reg & VRPCIU_MAW_IBAMASK, VRPCIU_MAW_ADDRMASK(reg), \
184 1.1 enami VRPCIU_MAW_ADDR(reg), \
185 1.1 enami VRPCIU_MAW_ADDR(reg) + VRPCIU_MAW_SIZE(reg)); \
186 1.1 enami printf("%s:\tWINEN =\t0x%08x\n", (sc)->sc_dev.dv_xname, \
187 1.1 enami reg & VRPCIU_MAW_WINEN); \
188 1.1 enami printf("%s:\tPCIADR =\t0x%08x\n", (sc)->sc_dev.dv_xname, \
189 1.1 enami VRPCIU_MAW_PCIADDR(reg)); \
190 1.1 enami } while (0)
191 1.1 enami #define DUMP_TAW(sc, name, reg) do { \
192 1.1 enami printf("%s: %s =\t\t0x%08x\n", (sc)->sc_dev.dv_xname, \
193 1.1 enami (name), (reg)); \
194 1.1 enami printf("%s:\tMASK =\t0x%08x\n", (sc)->sc_dev.dv_xname, \
195 1.1 enami VRPCIU_TAW_ADDRMASK(reg)); \
196 1.1 enami printf("%s:\tWINEN =\t0x%08x\n", (sc)->sc_dev.dv_xname, \
197 1.1 enami reg & VRPCIU_TAW_WINEN); \
198 1.1 enami printf("%s:\tIBA =\t0x%08x\n", (sc)->sc_dev.dv_xname, \
199 1.1 enami VRPCIU_TAW_IBA(reg)); \
200 1.1 enami } while (0)
201 1.1 enami reg = vrpciu_read(sc, VRPCIU_MMAW1REG);
202 1.1 enami DUMP_MAW(sc, "MMAW1", reg);
203 1.1 enami reg = vrpciu_read(sc, VRPCIU_MMAW2REG);
204 1.1 enami DUMP_MAW(sc, "MMAW2", reg);
205 1.1 enami reg = vrpciu_read(sc, VRPCIU_TAW1REG);
206 1.1 enami DUMP_TAW(sc, "TAW1", reg);
207 1.1 enami reg = vrpciu_read(sc, VRPCIU_TAW2REG);
208 1.1 enami DUMP_TAW(sc, "TAW2", reg);
209 1.1 enami reg = vrpciu_read(sc, VRPCIU_MIOAWREG);
210 1.1 enami DUMP_MAW(sc, "MIOAW", reg);
211 1.1 enami printf("%s: BUSERRAD =\t0x%08x\n", sc->sc_dev.dv_xname,
212 1.1 enami vrpciu_read(sc, VRPCIU_BUSERRADREG));
213 1.1 enami printf("%s: INTCNTSTA =\t0x%08x\n", sc->sc_dev.dv_xname,
214 1.1 enami vrpciu_read(sc, VRPCIU_INTCNTSTAREG));
215 1.1 enami printf("%s: EXACC =\t0x%08x\n", sc->sc_dev.dv_xname,
216 1.1 enami vrpciu_read(sc, VRPCIU_EXACCREG));
217 1.1 enami printf("%s: RECONT =\t0x%08x\n", sc->sc_dev.dv_xname,
218 1.1 enami vrpciu_read(sc, VRPCIU_RECONTREG));
219 1.1 enami printf("%s: PCIEN =\t0x%08x\n", sc->sc_dev.dv_xname,
220 1.1 enami vrpciu_read(sc, VRPCIU_ENREG));
221 1.1 enami printf("%s: CLOCKSEL =\t0x%08x\n", sc->sc_dev.dv_xname,
222 1.1 enami vrpciu_read(sc, VRPCIU_CLKSELREG));
223 1.1 enami printf("%s: TRDYV =\t0x%08x\n", sc->sc_dev.dv_xname,
224 1.1 enami vrpciu_read(sc, VRPCIU_TRDYVREG));
225 1.1 enami printf("%s: CLKRUN =\t0x%08x\n", sc->sc_dev.dv_xname,
226 1.1 enami vrpciu_read_2(sc, VRPCIU_CLKRUNREG));
227 1.1 enami printf("%s: IDREG =\t0x%08x\n", sc->sc_dev.dv_xname,
228 1.1 enami vrpciu_read(sc, VRPCIU_CONF_BASE + PCI_ID_REG));
229 1.1 enami reg = vrpciu_read(sc, VRPCIU_CONF_BASE + PCI_COMMAND_STATUS_REG);
230 1.1 enami printf("%s: CSR =\t\t0x%08x\n", sc->sc_dev.dv_xname, reg);
231 1.1 enami vrpciu_write(sc, VRPCIU_CONF_BASE + PCI_COMMAND_STATUS_REG, reg);
232 1.1 enami printf("%s: CSR =\t\t0x%08x\n", sc->sc_dev.dv_xname,
233 1.1 enami vrpciu_read(sc, VRPCIU_CONF_BASE + PCI_COMMAND_STATUS_REG));
234 1.1 enami printf("%s: CLASS =\t0x%08x\n", sc->sc_dev.dv_xname,
235 1.1 enami vrpciu_read(sc, VRPCIU_CONF_BASE + PCI_CLASS_REG));
236 1.1 enami printf("%s: BHLC =\t\t0x%08x\n", sc->sc_dev.dv_xname,
237 1.1 enami vrpciu_read(sc, VRPCIU_CONF_BASE + PCI_BHLC_REG));
238 1.1 enami printf("%s: MAIL =\t\t0x%08x\n", sc->sc_dev.dv_xname,
239 1.1 enami vrpciu_read(sc, VRPCIU_CONF_BASE + VRPCIU_CONF_MAILREG));
240 1.1 enami printf("%s: MBA1 =\t\t0x%08x\n", sc->sc_dev.dv_xname,
241 1.1 enami vrpciu_read(sc, VRPCIU_CONF_BASE + VRPCIU_CONF_MBA1REG));
242 1.1 enami printf("%s: MBA2 =\t\t0x%08x\n", sc->sc_dev.dv_xname,
243 1.1 enami vrpciu_read(sc, VRPCIU_CONF_BASE + VRPCIU_CONF_MBA2REG));
244 1.1 enami printf("%s: INTR =\t\t0x%08x\n", sc->sc_dev.dv_xname,
245 1.1 enami vrpciu_read(sc, VRPCIU_CONF_BASE + PCI_INTERRUPT_REG));
246 1.1 enami #if 0
247 1.1 enami vrpciu_write(sc, VRPCIU_CONF_BASE + PCI_INTERRUPT_REG,
248 1.1 enami vrpciu_read(sc, VRPCIU_CONF_BASE + PCI_INTERRUPT_REG) | 0x01);
249 1.1 enami printf("%s: INTR =\t\t0x%08x\n", sc->sc_dev.dv_xname,
250 1.1 enami vrpciu_read(sc, VRPCIU_CONF_BASE + PCI_INTERRUPT_REG));
251 1.1 enami #endif
252 1.1 enami #endif
253 1.1 enami
254 1.1 enami pc->pc_dev = &sc->sc_dev;
255 1.1 enami pc->pc_attach_hook = vrpciu_attach_hook;
256 1.1 enami pc->pc_bus_maxdevs = vrpciu_bus_maxdevs;
257 1.3 takemura pc->pc_bus_devorder = vrpciu_bus_devorder;
258 1.1 enami pc->pc_make_tag = vrpciu_make_tag;
259 1.1 enami pc->pc_decompose_tag = vrpciu_decompose_tag;
260 1.1 enami pc->pc_conf_read = vrpciu_conf_read;
261 1.1 enami pc->pc_conf_write = vrpciu_conf_write;
262 1.4 takemura pc->pc_intr_map = vrpciu_intr_map;
263 1.4 takemura pc->pc_intr_string = vrpciu_intr_string;
264 1.4 takemura pc->pc_intr_evcnt = vrpciu_intr_evcnt;
265 1.1 enami pc->pc_intr_establish = vrpciu_intr_establish;
266 1.1 enami pc->pc_intr_disestablish = vrpciu_intr_disestablish;
267 1.1 enami
268 1.1 enami #if 0
269 1.1 enami {
270 1.1 enami int i;
271 1.1 enami
272 1.1 enami for (i = 0; i < 8; i++)
273 1.1 enami printf("%s: ID_REG(0, 0, %d) = 0x%08x\n",
274 1.1 enami sc->sc_dev.dv_xname, i,
275 1.1 enami pci_conf_read(pc, pci_make_tag(pc, 0, 0, i),
276 1.1 enami PCI_ID_REG));
277 1.1 enami }
278 1.1 enami #endif
279 1.1 enami
280 1.1 enami #if NPCI > 0
281 1.1 enami memset(&pba, 0, sizeof(pba));
282 1.1 enami pba.pba_busname = "pci";
283 1.1 enami
284 1.1 enami /* For now, just inherit window mappings set by WinCE. XXX. */
285 1.1 enami
286 1.2 takemura iot = hpcmips_alloc_bus_space_tag();
287 1.1 enami reg = vrpciu_read(sc, VRPCIU_MIOAWREG);
288 1.2 takemura snprintf(tmpbuf, sizeof(tmpbuf), "%s/iot",
289 1.1 enami sc->sc_dev.dv_xname);
290 1.2 takemura hpcmips_init_bus_space(iot, (struct bus_space_tag_hpcmips *)sc->sc_iot,
291 1.2 takemura tmpbuf, VRPCIU_MAW_ADDR(reg), VRPCIU_MAW_SIZE(reg));
292 1.2 takemura pba.pba_iot = &iot->bst;
293 1.1 enami
294 1.1 enami /*
295 1.1 enami * Just use system bus space tag. It works since WinCE maps
296 1.1 enami * PCI bus space at same offset. But this isn't right thing
297 1.1 enami * of course. XXX.
298 1.1 enami */
299 1.1 enami pba.pba_memt = sc->sc_iot;
300 1.2 takemura pba.pba_dmat = &hpcmips_default_bus_dma_tag.bdt;
301 1.1 enami pba.pba_bus = 0;
302 1.9 thorpej pba.pba_bridgetag = NULL;
303 1.5 shin
304 1.5 shin if (platid_match(&platid, &platid_mask_MACH_LASER5_L_BOARD)) {
305 1.5 shin /*
306 1.5 shin * fix PCI device configration for L-Router.
307 1.5 shin */
308 1.5 shin /* change IDE controller to native mode */
309 1.5 shin reg = pci_conf_read(pc, pci_make_tag(pc, 0, 16, 0),
310 1.5 shin PCI_CLASS_REG);
311 1.5 shin reg |= PCIIDE_INTERFACE_PCI(0) << PCI_INTERFACE_SHIFT;
312 1.5 shin reg |= PCIIDE_INTERFACE_PCI(1) << PCI_INTERFACE_SHIFT;
313 1.5 shin pci_conf_write(pc, pci_make_tag(pc, 0, 16, 0), PCI_CLASS_REG,
314 1.5 shin reg);
315 1.5 shin /* fix broken BAR setting of fxp0, fxp1 */
316 1.5 shin pci_conf_write(pc, pci_make_tag(pc, 0, 0, 0), PCI_MAPREG_START,
317 1.5 shin 0x11100000);
318 1.5 shin pci_conf_write(pc, pci_make_tag(pc, 0, 1, 0), PCI_MAPREG_START,
319 1.5 shin 0x11200000);
320 1.5 shin }
321 1.5 shin
322 1.1 enami pba.pba_flags = PCI_FLAGS_IO_ENABLED | PCI_FLAGS_MEM_ENABLED |
323 1.1 enami PCI_FLAGS_MRL_OKAY;
324 1.1 enami pba.pba_pc = pc;
325 1.1 enami
326 1.1 enami config_found(self, &pba, vrpciu_print);
327 1.1 enami #endif
328 1.1 enami }
329 1.1 enami
330 1.1 enami #if NPCI > 0
331 1.1 enami static int
332 1.1 enami vrpciu_print(void *aux, const char *pnp)
333 1.1 enami {
334 1.1 enami struct pcibus_attach_args *pba = aux;
335 1.1 enami
336 1.1 enami if (pnp != NULL)
337 1.1 enami printf("%s at %s", pba->pba_busname, pnp);
338 1.1 enami else
339 1.1 enami printf(" bus %d", pba->pba_bus);
340 1.1 enami
341 1.1 enami return (UNCONF);
342 1.1 enami }
343 1.1 enami #endif
344 1.1 enami
345 1.1 enami /*
346 1.1 enami * Handle PCI error interrupts.
347 1.1 enami */
348 1.1 enami int
349 1.1 enami vrpciu_intr(void *arg)
350 1.1 enami {
351 1.1 enami struct vrpciu_softc *sc = (struct vrpciu_softc *)arg;
352 1.8 takemura u_int32_t isr, baddr;
353 1.1 enami
354 1.1 enami isr = vrpciu_read(sc, VRPCIU_INTCNTSTAREG);
355 1.8 takemura baddr = vrpciu_read(sc, VRPCIU_BUSERRADREG);
356 1.8 takemura printf("%s: status=0x%08x bad addr=0x%08x\n",
357 1.8 takemura sc->sc_dev.dv_xname, isr, baddr);
358 1.1 enami return ((isr & 0x0f) ? 1 : 0);
359 1.1 enami }
360 1.1 enami
361 1.1 enami void
362 1.1 enami vrpciu_attach_hook(struct device *parent, struct device *self,
363 1.1 enami struct pcibus_attach_args *pba)
364 1.1 enami {
365 1.1 enami
366 1.1 enami return;
367 1.1 enami }
368 1.1 enami
369 1.1 enami int
370 1.1 enami vrpciu_bus_maxdevs(pci_chipset_tag_t pc, int busno)
371 1.1 enami {
372 1.1 enami
373 1.1 enami return (32);
374 1.1 enami }
375 1.1 enami
376 1.3 takemura int
377 1.3 takemura vrpciu_bus_devorder(pci_chipset_tag_t pc, int busno, char *devs)
378 1.3 takemura {
379 1.3 takemura int i, dev;
380 1.3 takemura char priorities[32];
381 1.3 takemura static pcireg_t ids[] = {
382 1.3 takemura /* these devices should be attached first */
383 1.3 takemura PCI_ID_CODE(PCI_VENDOR_NEC, PCI_PRODUCT_NEC_VRC4173_BCU),
384 1.3 takemura };
385 1.3 takemura
386 1.3 takemura /* scan PCI devices and check the id table */
387 1.3 takemura memset(priorities, 0, sizeof(priorities));
388 1.3 takemura for (dev = 0; dev < 32; dev++) {
389 1.3 takemura pcireg_t id;
390 1.3 takemura id = pci_conf_read(pc, pci_make_tag(pc, 0, dev, 0),PCI_ID_REG);
391 1.3 takemura for (i = 0; i < sizeof(ids)/sizeof(*ids); i++)
392 1.3 takemura if (id == ids[i])
393 1.3 takemura priorities[dev] = 1;
394 1.3 takemura }
395 1.3 takemura
396 1.3 takemura /* fill order array */
397 1.3 takemura for (i = 1; 0 <= i; i--)
398 1.3 takemura for (dev = 0; dev < 32; dev++)
399 1.3 takemura if (priorities[dev] == i)
400 1.3 takemura *devs++ = dev;
401 1.3 takemura
402 1.3 takemura return (32);
403 1.3 takemura }
404 1.3 takemura
405 1.1 enami pcitag_t
406 1.1 enami vrpciu_make_tag(pci_chipset_tag_t pc, int bus, int device, int function)
407 1.1 enami {
408 1.1 enami
409 1.1 enami return ((bus << 16) | (device << 11) | (function << 8));
410 1.1 enami }
411 1.1 enami
412 1.1 enami void
413 1.1 enami vrpciu_decompose_tag(pci_chipset_tag_t pc, pcitag_t tag, int *bp, int *dp,
414 1.1 enami int *fp)
415 1.1 enami {
416 1.1 enami
417 1.1 enami if (bp != NULL)
418 1.1 enami *bp = (tag >> 16) & 0xff;
419 1.1 enami if (dp != NULL)
420 1.1 enami *dp = (tag >> 11) & 0x1f;
421 1.1 enami if (fp != NULL)
422 1.1 enami *fp = (tag >> 8) & 0x07;
423 1.1 enami }
424 1.1 enami
425 1.1 enami pcireg_t
426 1.1 enami vrpciu_conf_read(pci_chipset_tag_t pc, pcitag_t tag, int reg)
427 1.1 enami {
428 1.1 enami struct vrpciu_softc *sc = (struct vrpciu_softc *)pc->pc_dev;
429 1.1 enami u_int32_t val;
430 1.1 enami int bus, device, function;
431 1.1 enami
432 1.1 enami pci_decompose_tag(pc, tag, &bus, &device, &function);
433 1.1 enami if (bus == 0) {
434 1.1 enami if (device > 21)
435 1.1 enami return ((pcitag_t)-1);
436 1.1 enami tag = (1 << (device + 11)) | (function << 8); /* Type 0 */
437 1.1 enami } else
438 1.1 enami tag |= VRPCIU_CONF_TYPE1;
439 1.1 enami
440 1.1 enami vrpciu_write(sc, VRPCIU_CONFAREG, tag | reg);
441 1.1 enami val = vrpciu_read(sc, VRPCIU_CONFDREG);
442 1.1 enami #if 0
443 1.1 enami printf("%s: conf_read: tag = 0x%08x, reg = 0x%x, val = 0x%08x\n",
444 1.1 enami sc->sc_dev.dv_xname, (u_int32_t)tag, reg, val);
445 1.1 enami #endif
446 1.1 enami return (val);
447 1.1 enami }
448 1.1 enami
449 1.1 enami void
450 1.1 enami vrpciu_conf_write(pci_chipset_tag_t pc, pcitag_t tag, int reg,
451 1.1 enami pcireg_t data)
452 1.1 enami {
453 1.1 enami struct vrpciu_softc *sc = (struct vrpciu_softc *)pc->pc_dev;
454 1.1 enami int bus, device, function;
455 1.1 enami
456 1.1 enami #if 0
457 1.1 enami printf("%s: conf_write: tag = 0x%08x, reg = 0x%x, val = 0x%08x\n",
458 1.1 enami sc->sc_dev.dv_xname, (u_int32_t)tag, reg, (u_int32_t)data);
459 1.1 enami #endif
460 1.1 enami vrpciu_decompose_tag(pc, tag, &bus, &device, &function);
461 1.1 enami if (bus == 0) {
462 1.1 enami if (device > 21)
463 1.1 enami return;
464 1.1 enami tag = (1 << (device + 11)) | (function << 8); /* Type 0 */
465 1.1 enami } else
466 1.1 enami tag |= VRPCIU_CONF_TYPE1;
467 1.1 enami
468 1.1 enami vrpciu_write(sc, VRPCIU_CONFAREG, tag | reg);
469 1.1 enami vrpciu_write(sc, VRPCIU_CONFDREG, data);
470 1.1 enami }
471 1.1 enami
472 1.4 takemura int
473 1.4 takemura vrpciu_intr_map(struct pci_attach_args *pa, pci_intr_handle_t *ihp)
474 1.4 takemura {
475 1.4 takemura pci_chipset_tag_t pc = pa->pa_pc;
476 1.4 takemura pcitag_t intrtag = pa->pa_intrtag;
477 1.4 takemura int bus, dev, func;
478 1.4 takemura #ifdef DEBUG
479 1.4 takemura int line = pa->pa_intrline;
480 1.4 takemura int pin = pa->pa_intrpin;
481 1.4 takemura #endif
482 1.4 takemura
483 1.4 takemura pci_decompose_tag(pc, intrtag, &bus, &dev, &func);
484 1.4 takemura DPRINTF(("%s(%d, %d, %d): line = %d, pin = %d\n", pc->pc_dev->dv_xname,
485 1.4 takemura bus, dev, func, line, pin));
486 1.4 takemura
487 1.4 takemura *ihp = CONFIG_HOOK_PCIINTR_ID(bus, dev, func);
488 1.4 takemura
489 1.4 takemura return (0);
490 1.4 takemura }
491 1.4 takemura
492 1.4 takemura const char *
493 1.4 takemura vrpciu_intr_string(pci_chipset_tag_t pc, pci_intr_handle_t ih)
494 1.1 enami {
495 1.4 takemura static char irqstr[sizeof("pciintr") + 16];
496 1.4 takemura
497 1.4 takemura snprintf(irqstr, sizeof(irqstr), "pciintr %d:%d:%d",
498 1.4 takemura CONFIG_HOOK_PCIINTR_BUS((int)ih),
499 1.4 takemura CONFIG_HOOK_PCIINTR_DEVICE((int)ih),
500 1.4 takemura CONFIG_HOOK_PCIINTR_FUNCTION((int)ih));
501 1.1 enami
502 1.4 takemura return (irqstr);
503 1.1 enami }
504 1.1 enami
505 1.4 takemura const struct evcnt *
506 1.4 takemura vrpciu_intr_evcnt(pci_chipset_tag_t pc, pci_intr_handle_t ih)
507 1.1 enami {
508 1.1 enami
509 1.4 takemura /* XXX for now, no evcnt parent reported */
510 1.4 takemura
511 1.4 takemura return (NULL);
512 1.1 enami }
513 1.1 enami
514 1.1 enami void *
515 1.4 takemura vrpciu_intr_establish(pci_chipset_tag_t pc, pci_intr_handle_t ih, int level,
516 1.1 enami int (*func)(void *), void *arg)
517 1.1 enami {
518 1.1 enami
519 1.4 takemura if (ih == -1)
520 1.4 takemura return (NULL);
521 1.7 takemura DPRINTF(("vrpciu_intr_establish: %lx\n", ih));
522 1.3 takemura
523 1.4 takemura return (config_hook(CONFIG_HOOK_PCIINTR, ih, CONFIG_HOOK_EXCLUSIVE,
524 1.4 takemura (int (*)(void *, int, long, void *))func, arg));
525 1.1 enami }
526 1.1 enami
527 1.1 enami void
528 1.4 takemura vrpciu_intr_disestablish(pci_chipset_tag_t pc, void *cookie)
529 1.1 enami {
530 1.1 enami
531 1.7 takemura DPRINTF(("vrpciu_intr_disestablish: %p\n", cookie));
532 1.4 takemura config_unhook(cookie);
533 1.1 enami }
534