Home | History | Annotate | Line # | Download | only in vr
vrpmureg.h revision 1.1
      1  1.1  takemura /*	$NetBSD: vrpmureg.h,v 1.1 1999/09/16 12:23:33 takemura Exp $	*/
      2  1.1  takemura 
      3  1.1  takemura /*-
      4  1.1  takemura  * Copyright (c) 1999 SATO Kazumi. All rights reserved.
      5  1.1  takemura  * Copyright (c) 1999 PocketBSD Project. All rights reserved.
      6  1.1  takemura  *
      7  1.1  takemura  * Redistribution and use in source and binary forms, with or without
      8  1.1  takemura  * modification, are permitted provided that the following conditions
      9  1.1  takemura  * are met:
     10  1.1  takemura  * 1. Redistributions of source code must retain the above copyright
     11  1.1  takemura  *    notice, this list of conditions and the following disclaimer.
     12  1.1  takemura  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  takemura  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  takemura  *    documentation and/or other materials provided with the distribution.
     15  1.1  takemura  * 3. All advertising materials mentioning features or use of this software
     16  1.1  takemura  *    must display the following acknowledgement:
     17  1.1  takemura  *	This product includes software developed by the PocketBSD project
     18  1.1  takemura  *	and its contributors.
     19  1.1  takemura  * 4. Neither the name of the project nor the names of its contributors
     20  1.1  takemura  *    may be used to endorse or promote products derived from this software
     21  1.1  takemura  *    without specific prior written permission.
     22  1.1  takemura  *
     23  1.1  takemura  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     24  1.1  takemura  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     25  1.1  takemura  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     26  1.1  takemura  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     27  1.1  takemura  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     28  1.1  takemura  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     29  1.1  takemura  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     30  1.1  takemura  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     31  1.1  takemura  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     32  1.1  takemura  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     33  1.1  takemura  * SUCH DAMAGE.
     34  1.1  takemura  *
     35  1.1  takemura  */
     36  1.1  takemura 
     37  1.1  takemura /*
     38  1.1  takemura  *	PMU (Power Management Unit) Registers definitions.
     39  1.1  takemura  *		start 0xB0000A0
     40  1.1  takemura  */
     41  1.1  takemura 
     42  1.1  takemura #define	PMUINT_REG_W	0x000	/* PMU interrupt/Status Register */
     43  1.1  takemura 
     44  1.1  takemura #define		PMUINT_GPIO3		(1<<15)		/* GPIO3 */
     45  1.1  takemura #define		PMUINT_GPIO2		(1<<14)		/* GPIO2 */
     46  1.1  takemura #define		PMUINT_GPIO1		(1<<13)		/* GPIO1 */
     47  1.1  takemura #define		PMUINT_GPIO0		(1<<12)		/* GPIO0 */
     48  1.1  takemura #define		PMUINT_DCDST		(1<<10)		/* DCD#  */
     49  1.1  takemura #define		PMUINT_RTC		(1<<9)		/* RTC Alarm */
     50  1.1  takemura #define		PMUINT_BATT		(1<<8)		/* BATTERY LOW  */
     51  1.1  takemura #define		PMUINT_TIMOUTRST	(1<<5)		/* HAL Timer Reset */
     52  1.1  takemura #define		PMUINT_RTCRST		(1<<4)		/* RTC Reset */
     53  1.1  takemura #define		PMUINT_RSTSWRST		(1<<3)		/* Reset SW */
     54  1.1  takemura #define		PMUINT_DMSWRST		(1<<2)		/* Deadman's SW */
     55  1.1  takemura #define		PMUINT_BATTINTR		(1<<1)		/* Low batt during normal operation */
     56  1.1  takemura #define		PMUINT_POWERSW		(1)		/* Power Switch */
     57  1.1  takemura 
     58  1.1  takemura 
     59  1.1  takemura #define	PMUCNT_REG_W	0x002	/* PMU Control Register */
     60  1.1  takemura 
     61  1.1  takemura #define		PMUCNT_GPIO3MASK	(1<<15)		/* GPIO3 MASK */
     62  1.1  takemura #define		PMUCNT_GPIO3EN		(1<<15)		/* GPIO3 Enable */
     63  1.1  takemura #define		PMUCNT_GPIO3DS		(0<<15)		/* GPIO3 Disable */
     64  1.1  takemura 
     65  1.1  takemura #define		PMUCNT_GPIO2MASK	(1<<14)		/* GPIO2 MASK */
     66  1.1  takemura #define		PMUCNT_GPIO2EN		(1<<14)		/* GPIO2 Enable */
     67  1.1  takemura #define		PMUCNT_GPIO2DS		(0<<14)		/* GPIO2 Disable */
     68  1.1  takemura 
     69  1.1  takemura #define		PMUCNT_GPIO1MASK	(1<<13)		/* GPIO1 MASK */
     70  1.1  takemura #define		PMUCNT_GPIO1EN		(1<<13)		/* GPIO1 Enable */
     71  1.1  takemura #define		PMUCNT_GPIO1DS		(0<<13)		/* GPIO1 Disable */
     72  1.1  takemura 
     73  1.1  takemura #define		PMUCNT_GPIO0MASK	(1<<12)		/* GPIO0 MASK */
     74  1.1  takemura #define		PMUCNT_GPIO0EN		(1<<12)		/* GPIO0 Enable */
     75  1.1  takemura #define		PMUCNT_GPIO0DS		(0<<12)		/* GPIO0 Disable */
     76  1.1  takemura 
     77  1.1  takemura #define		PMUCNT_GPIO3TRIG	(1<<11)		/* GPIO3 TRIG */
     78  1.1  takemura #define		PMUCNT_GPIO3D		(1<<11)		/* GPIO3 Fall */
     79  1.1  takemura #define		PMUCNT_GPIO3U		(0<<11)		/* GPIO3 Raise */
     80  1.1  takemura 
     81  1.1  takemura #define		PMUCNT_GPIO2TRIG	(1<<10)		/* GPIO2 TRIG */
     82  1.1  takemura #define		PMUCNT_GPIO2D		(1<<10)		/* GPIO2 Fall */
     83  1.1  takemura #define		PMUCNT_GPIO2U		(0<<10)		/* GPIO2 Raise */
     84  1.1  takemura 
     85  1.1  takemura #define		PMUCNT_GPIO1TRIG	(1<<9)		/* GPIO1 TRIG */
     86  1.1  takemura #define		PMUCNT_GPIO1D		(1<<9)		/* GPIO1 Fall */
     87  1.1  takemura #define		PMUCNT_GPIO1U		(0<<9)		/* GPIO1 Raise */
     88  1.1  takemura 
     89  1.1  takemura #define		PMUCNT_GPIO0TRIG	(1<<8)		/* GPIO0 TRIG */
     90  1.1  takemura #define		PMUCNT_GPIO0D		(1<<8)		/* GPIO0 Fall */
     91  1.1  takemura #define		PMUCNT_GPIO0U		(0<<8)		/* GPIO0 Raise */
     92  1.1  takemura 
     93  1.1  takemura #define		PMUCNT_HALTIMERRST	(1<<2)		/* HAL Timer Reset */
     94  1.1  takemura 
     95  1.1  takemura 
     96  1.1  takemura #define	PMUINT2_REG_W	0x004	/* PMU interrupt/Status Register 2 */
     97  1.1  takemura 
     98  1.1  takemura #define		PMUINT_GPIO12		(1<<15)		/* GPIO12 */
     99  1.1  takemura #define		PMUINT_GPIO11		(1<<14)		/* GPIO11 */
    100  1.1  takemura #define		PMUINT_GPIO10		(1<<13)		/* GPIO10 */
    101  1.1  takemura #define		PMUINT_GPIO9		(1<<12)		/* GPIO9 */
    102  1.1  takemura 
    103  1.1  takemura 
    104  1.1  takemura #define	PMUCNT2_REG_W	0x006	/* PMU Control Register 2 */
    105  1.1  takemura #define		PMUCNT_GPIO12MASK	(1<<15)		/* GPIO12 MASK */
    106  1.1  takemura #define		PMUCNT_GPIO12EN		(1<<15)		/* GPIO12 Enable */
    107  1.1  takemura #define		PMUCNT_GPIO12DS		(0<<15)		/* GPIO12 Disable */
    108  1.1  takemura 
    109  1.1  takemura #define		PMUCNT_GPIO11MASK	(1<<14)		/* GPIO11 MASK */
    110  1.1  takemura #define		PMUCNT_GPIO11EN		(1<<14)		/* GPIO11 Enable */
    111  1.1  takemura #define		PMUCNT_GPIO11DS		(0<<14)		/* GPIO11 Disable */
    112  1.1  takemura 
    113  1.1  takemura #define		PMUCNT_GPIO10MASK	(1<<13)		/* GPIO10 MASK */
    114  1.1  takemura #define		PMUCNT_GPIO10EN		(1<<13)		/* GPIO10 Enable */
    115  1.1  takemura #define		PMUCNT_GPIO10DS		(0<<13)		/* GPIO10 Disable */
    116  1.1  takemura 
    117  1.1  takemura #define		PMUCNT_GPIO9MASK	(1<<12)		/* GPIO9 MASK */
    118  1.1  takemura #define		PMUCNT_GPIO9EN		(1<<12)		/* GPIO9 Enable */
    119  1.1  takemura #define		PMUCNT_GPIO9DS		(0<<12)		/* GPIO9 Disable */
    120  1.1  takemura 
    121  1.1  takemura #define		PMUCNT_GPIO12TRIG	(1<<11)		/* GPIO12 TRIG */
    122  1.1  takemura #define		PMUCNT_GPIO12D		(1<<11)		/* GPIO12 Fail */
    123  1.1  takemura #define		PMUCNT_GPIO12U		(0<<11)		/* GPIO12 Raise */
    124  1.1  takemura 
    125  1.1  takemura #define		PMUCNT_GPIO11TRIG	(1<<10)		/* GPIO11 TRIG */
    126  1.1  takemura #define		PMUCNT_GPIO11D		(1<<10)		/* GPIO11 Fail */
    127  1.1  takemura #define		PMUCNT_GPIO11U		(0<<10)		/* GPIO11 Raise */
    128  1.1  takemura 
    129  1.1  takemura #define		PMUCNT_GPIO10TRIG	(1<<9)		/* GPIO10 TRIG */
    130  1.1  takemura #define		PMUCNT_GPIO10D		(1<<9)		/* GPIO10 Fail */
    131  1.1  takemura #define		PMUCNT_GPIO10U		(0<<9)		/* GPIO10 Raise */
    132  1.1  takemura 
    133  1.1  takemura #define		PMUCNT_GPIO9TRIG	(1<<8)		/* GPIO9 TRIG */
    134  1.1  takemura #define		PMUCNT_GPIO9D		(1<<8)		/* GPIO9 Fail */
    135  1.1  takemura #define		PMUCNT_GPIO9U		(0<<8)		/* GPIO9 Raise */
    136  1.1  takemura 
    137  1.1  takemura 
    138  1.1  takemura #define	PMUWAIT_REG_W	0x008	/* PMU Wait Control Register */
    139  1.1  takemura 
    140  1.1  takemura /* END vrpmureg.h */
    141