vrpmureg.h revision 1.4 1 1.4 enami /* $NetBSD: vrpmureg.h,v 1.4 2001/06/11 06:02:21 enami Exp $ */
2 1.1 takemura
3 1.1 takemura /*-
4 1.1 takemura * Copyright (c) 1999 SATO Kazumi. All rights reserved.
5 1.1 takemura * Copyright (c) 1999 PocketBSD Project. All rights reserved.
6 1.1 takemura *
7 1.1 takemura * Redistribution and use in source and binary forms, with or without
8 1.1 takemura * modification, are permitted provided that the following conditions
9 1.1 takemura * are met:
10 1.1 takemura * 1. Redistributions of source code must retain the above copyright
11 1.1 takemura * notice, this list of conditions and the following disclaimer.
12 1.1 takemura * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 takemura * notice, this list of conditions and the following disclaimer in the
14 1.1 takemura * documentation and/or other materials provided with the distribution.
15 1.1 takemura * 3. All advertising materials mentioning features or use of this software
16 1.1 takemura * must display the following acknowledgement:
17 1.1 takemura * This product includes software developed by the PocketBSD project
18 1.1 takemura * and its contributors.
19 1.1 takemura * 4. Neither the name of the project nor the names of its contributors
20 1.1 takemura * may be used to endorse or promote products derived from this software
21 1.1 takemura * without specific prior written permission.
22 1.1 takemura *
23 1.1 takemura * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
24 1.1 takemura * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
25 1.1 takemura * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
26 1.1 takemura * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
27 1.1 takemura * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
28 1.1 takemura * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
29 1.1 takemura * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30 1.1 takemura * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31 1.1 takemura * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32 1.1 takemura * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
33 1.1 takemura * SUCH DAMAGE.
34 1.1 takemura *
35 1.1 takemura */
36 1.1 takemura
37 1.1 takemura /*
38 1.1 takemura * PMU (Power Management Unit) Registers definitions.
39 1.4 enami * start 0xB0000A0 (??????)
40 1.4 enami * start 0xF0000C0 (vr4122)
41 1.1 takemura */
42 1.1 takemura
43 1.1 takemura #define PMUINT_REG_W 0x000 /* PMU interrupt/Status Register */
44 1.1 takemura
45 1.1 takemura #define PMUINT_GPIO3 (1<<15) /* GPIO3 */
46 1.1 takemura #define PMUINT_GPIO2 (1<<14) /* GPIO2 */
47 1.1 takemura #define PMUINT_GPIO1 (1<<13) /* GPIO1 */
48 1.1 takemura #define PMUINT_GPIO0 (1<<12) /* GPIO0 */
49 1.1 takemura #define PMUINT_DCDST (1<<10) /* DCD# */
50 1.1 takemura #define PMUINT_RTC (1<<9) /* RTC Alarm */
51 1.1 takemura #define PMUINT_BATT (1<<8) /* BATTERY LOW */
52 1.1 takemura #define PMUINT_TIMOUTRST (1<<5) /* HAL Timer Reset */
53 1.1 takemura #define PMUINT_RTCRST (1<<4) /* RTC Reset */
54 1.1 takemura #define PMUINT_RSTSWRST (1<<3) /* Reset SW */
55 1.1 takemura #define PMUINT_DMSWRST (1<<2) /* Deadman's SW */
56 1.4 enami #define PMUINT_BATTINTR (1<<1) /* Low batt during
57 1.4 enami normal operation */
58 1.1 takemura #define PMUINT_POWERSW (1) /* Power Switch */
59 1.1 takemura
60 1.2 sato #define PMUINT_ALL (PMUINT_GPIO3|PMUINT_GPIO2|\
61 1.2 sato PMUINT_GPIO1|PMUINT_GPIO0|\
62 1.2 sato PMUINT_DCDST|PMUINT_RTC|\
63 1.2 sato PMUINT_BATT|PMUINT_TIMOUTRST|\
64 1.2 sato PMUINT_RTCRST|PMUINT_RSTSWRST|\
65 1.2 sato PMUINT_DMSWRST|PMUINT_BATTINTR|\
66 1.2 sato PMUINT_POWERSW)
67 1.1 takemura
68 1.1 takemura #define PMUCNT_REG_W 0x002 /* PMU Control Register */
69 1.1 takemura
70 1.1 takemura #define PMUCNT_GPIO3MASK (1<<15) /* GPIO3 MASK */
71 1.1 takemura #define PMUCNT_GPIO3EN (1<<15) /* GPIO3 Enable */
72 1.1 takemura #define PMUCNT_GPIO3DS (0<<15) /* GPIO3 Disable */
73 1.1 takemura
74 1.1 takemura #define PMUCNT_GPIO2MASK (1<<14) /* GPIO2 MASK */
75 1.1 takemura #define PMUCNT_GPIO2EN (1<<14) /* GPIO2 Enable */
76 1.1 takemura #define PMUCNT_GPIO2DS (0<<14) /* GPIO2 Disable */
77 1.1 takemura
78 1.1 takemura #define PMUCNT_GPIO1MASK (1<<13) /* GPIO1 MASK */
79 1.1 takemura #define PMUCNT_GPIO1EN (1<<13) /* GPIO1 Enable */
80 1.1 takemura #define PMUCNT_GPIO1DS (0<<13) /* GPIO1 Disable */
81 1.1 takemura
82 1.1 takemura #define PMUCNT_GPIO0MASK (1<<12) /* GPIO0 MASK */
83 1.1 takemura #define PMUCNT_GPIO0EN (1<<12) /* GPIO0 Enable */
84 1.1 takemura #define PMUCNT_GPIO0DS (0<<12) /* GPIO0 Disable */
85 1.1 takemura
86 1.1 takemura #define PMUCNT_GPIO3TRIG (1<<11) /* GPIO3 TRIG */
87 1.1 takemura #define PMUCNT_GPIO3D (1<<11) /* GPIO3 Fall */
88 1.1 takemura #define PMUCNT_GPIO3U (0<<11) /* GPIO3 Raise */
89 1.1 takemura
90 1.1 takemura #define PMUCNT_GPIO2TRIG (1<<10) /* GPIO2 TRIG */
91 1.1 takemura #define PMUCNT_GPIO2D (1<<10) /* GPIO2 Fall */
92 1.1 takemura #define PMUCNT_GPIO2U (0<<10) /* GPIO2 Raise */
93 1.1 takemura
94 1.1 takemura #define PMUCNT_GPIO1TRIG (1<<9) /* GPIO1 TRIG */
95 1.1 takemura #define PMUCNT_GPIO1D (1<<9) /* GPIO1 Fall */
96 1.1 takemura #define PMUCNT_GPIO1U (0<<9) /* GPIO1 Raise */
97 1.1 takemura
98 1.1 takemura #define PMUCNT_GPIO0TRIG (1<<8) /* GPIO0 TRIG */
99 1.1 takemura #define PMUCNT_GPIO0D (1<<8) /* GPIO0 Fall */
100 1.1 takemura #define PMUCNT_GPIO0U (0<<8) /* GPIO0 Raise */
101 1.1 takemura
102 1.1 takemura #define PMUCNT_HALTIMERRST (1<<2) /* HAL Timer Reset */
103 1.2 sato #define PMUCNT_ONE (1<<1) /* ALWAYS write 1 */
104 1.1 takemura
105 1.1 takemura
106 1.1 takemura #define PMUINT2_REG_W 0x004 /* PMU interrupt/Status Register 2 */
107 1.1 takemura
108 1.1 takemura #define PMUINT_GPIO12 (1<<15) /* GPIO12 */
109 1.1 takemura #define PMUINT_GPIO11 (1<<14) /* GPIO11 */
110 1.1 takemura #define PMUINT_GPIO10 (1<<13) /* GPIO10 */
111 1.1 takemura #define PMUINT_GPIO9 (1<<12) /* GPIO9 */
112 1.1 takemura
113 1.2 sato #define PMUINT2_ALL (PMUINT_GPIO12|PMUINT_GPIO11|\
114 1.2 sato PMUINT_GPIO10|PMUINT_GPIO9)
115 1.1 takemura
116 1.1 takemura #define PMUCNT2_REG_W 0x006 /* PMU Control Register 2 */
117 1.1 takemura #define PMUCNT_GPIO12MASK (1<<15) /* GPIO12 MASK */
118 1.1 takemura #define PMUCNT_GPIO12EN (1<<15) /* GPIO12 Enable */
119 1.1 takemura #define PMUCNT_GPIO12DS (0<<15) /* GPIO12 Disable */
120 1.1 takemura
121 1.1 takemura #define PMUCNT_GPIO11MASK (1<<14) /* GPIO11 MASK */
122 1.1 takemura #define PMUCNT_GPIO11EN (1<<14) /* GPIO11 Enable */
123 1.1 takemura #define PMUCNT_GPIO11DS (0<<14) /* GPIO11 Disable */
124 1.1 takemura
125 1.1 takemura #define PMUCNT_GPIO10MASK (1<<13) /* GPIO10 MASK */
126 1.1 takemura #define PMUCNT_GPIO10EN (1<<13) /* GPIO10 Enable */
127 1.1 takemura #define PMUCNT_GPIO10DS (0<<13) /* GPIO10 Disable */
128 1.1 takemura
129 1.1 takemura #define PMUCNT_GPIO9MASK (1<<12) /* GPIO9 MASK */
130 1.1 takemura #define PMUCNT_GPIO9EN (1<<12) /* GPIO9 Enable */
131 1.1 takemura #define PMUCNT_GPIO9DS (0<<12) /* GPIO9 Disable */
132 1.1 takemura
133 1.1 takemura #define PMUCNT_GPIO12TRIG (1<<11) /* GPIO12 TRIG */
134 1.1 takemura #define PMUCNT_GPIO12D (1<<11) /* GPIO12 Fail */
135 1.1 takemura #define PMUCNT_GPIO12U (0<<11) /* GPIO12 Raise */
136 1.1 takemura
137 1.1 takemura #define PMUCNT_GPIO11TRIG (1<<10) /* GPIO11 TRIG */
138 1.1 takemura #define PMUCNT_GPIO11D (1<<10) /* GPIO11 Fail */
139 1.1 takemura #define PMUCNT_GPIO11U (0<<10) /* GPIO11 Raise */
140 1.1 takemura
141 1.1 takemura #define PMUCNT_GPIO10TRIG (1<<9) /* GPIO10 TRIG */
142 1.1 takemura #define PMUCNT_GPIO10D (1<<9) /* GPIO10 Fail */
143 1.1 takemura #define PMUCNT_GPIO10U (0<<9) /* GPIO10 Raise */
144 1.1 takemura
145 1.1 takemura #define PMUCNT_GPIO9TRIG (1<<8) /* GPIO9 TRIG */
146 1.1 takemura #define PMUCNT_GPIO9D (1<<8) /* GPIO9 Fail */
147 1.1 takemura #define PMUCNT_GPIO9U (0<<8) /* GPIO9 Raise */
148 1.1 takemura
149 1.1 takemura
150 1.3 sato #define PMUWAIT_REG_W 0x008 /* PMU Wait Control Register (>= vr4111) */
151 1.2 sato #define PMUWAIT_DEFAULT 0x2c00 /* 343.75ms */
152 1.2 sato
153 1.3 sato #define PMUDIV_REG_W 0x00C /* PMU Div Mode Register (>= vr4121) */
154 1.4 enami #define PMUINTRCLKDIV_REG_W 0x00E /* PMU IntrClk Div Mode Register
155 1.4 enami (= vr4122) */
156 1.1 takemura
157 1.1 takemura /* END vrpmureg.h */
158