Home | History | Annotate | Line # | Download | only in hd64461
hd64461pcmcia.c revision 1.22
      1  1.22    lukem /*	$NetBSD: hd64461pcmcia.c,v 1.22 2003/07/15 02:29:37 lukem Exp $	*/
      2   1.1      uch 
      3   1.1      uch /*-
      4   1.9      uch  * Copyright (c) 2001, 2002 The NetBSD Foundation, Inc.
      5   1.1      uch  * All rights reserved.
      6   1.1      uch  *
      7   1.1      uch  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1      uch  * by UCHIYAMA Yasushi.
      9   1.1      uch  *
     10   1.1      uch  * Redistribution and use in source and binary forms, with or without
     11   1.1      uch  * modification, are permitted provided that the following conditions
     12   1.1      uch  * are met:
     13   1.1      uch  * 1. Redistributions of source code must retain the above copyright
     14   1.1      uch  *    notice, this list of conditions and the following disclaimer.
     15   1.1      uch  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1      uch  *    notice, this list of conditions and the following disclaimer in the
     17   1.1      uch  *    documentation and/or other materials provided with the distribution.
     18   1.1      uch  * 3. All advertising materials mentioning features or use of this software
     19   1.1      uch  *    must display the following acknowledgement:
     20   1.1      uch  *        This product includes software developed by the NetBSD
     21   1.1      uch  *        Foundation, Inc. and its contributors.
     22   1.1      uch  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23   1.1      uch  *    contributors may be used to endorse or promote products derived
     24   1.1      uch  *    from this software without specific prior written permission.
     25   1.1      uch  *
     26   1.1      uch  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27   1.1      uch  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28   1.1      uch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29   1.1      uch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30   1.1      uch  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31   1.1      uch  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32   1.1      uch  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33   1.1      uch  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34   1.1      uch  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35   1.1      uch  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36   1.1      uch  * POSSIBILITY OF SUCH DAMAGE.
     37   1.1      uch  */
     38  1.22    lukem 
     39  1.22    lukem #include <sys/cdefs.h>
     40  1.22    lukem __KERNEL_RCSID(0, "$NetBSD: hd64461pcmcia.c,v 1.22 2003/07/15 02:29:37 lukem Exp $");
     41   1.9      uch 
     42   1.9      uch #include "debug_hpcsh.h"
     43   1.1      uch 
     44   1.1      uch #include <sys/param.h>
     45   1.1      uch #include <sys/systm.h>
     46   1.1      uch #include <sys/device.h>
     47   1.1      uch #include <sys/malloc.h>
     48   1.1      uch #include <sys/kthread.h>
     49   1.1      uch #include <sys/boot_flag.h>
     50   1.1      uch 
     51   1.1      uch #include <machine/bus.h>
     52   1.1      uch #include <machine/intr.h>
     53   1.1      uch 
     54   1.1      uch #include <dev/pcmcia/pcmciareg.h>
     55   1.1      uch #include <dev/pcmcia/pcmciavar.h>
     56   1.1      uch #include <dev/pcmcia/pcmciachip.h>
     57   1.1      uch 
     58  1.13      uch #include <sh3/bscreg.h>
     59   1.1      uch 
     60   1.1      uch #include <hpcsh/dev/hd64461/hd64461reg.h>
     61   1.1      uch #include <hpcsh/dev/hd64461/hd64461var.h>
     62  1.15      uch #include <hpcsh/dev/hd64461/hd64461intcreg.h>
     63   1.1      uch #include <hpcsh/dev/hd64461/hd64461gpioreg.h>
     64  1.14      uch #include <hpcsh/dev/hd64461/hd64461pcmciavar.h>
     65   1.1      uch #include <hpcsh/dev/hd64461/hd64461pcmciareg.h>
     66   1.1      uch 
     67   1.2      uch #include "locators.h"
     68   1.2      uch 
     69   1.9      uch #ifdef	HD64461PCMCIA_DEBUG
     70   1.9      uch #define DPRINTF_ENABLE
     71   1.9      uch #define DPRINTF_DEBUG	hd64461pcmcia_debug
     72   1.1      uch #endif
     73  1.10      uch #include <machine/debug.h>
     74   1.1      uch 
     75   1.1      uch enum controller_channel {
     76   1.1      uch 	CHANNEL_0 = 0,
     77   1.1      uch 	CHANNEL_1 = 1,
     78   1.1      uch 	CHANNEL_MAX = 2
     79   1.1      uch };
     80   1.1      uch 
     81   1.1      uch enum memory_window_mode {
     82   1.1      uch 	MEMWIN_16M_MODE,
     83   1.1      uch 	MEMWIN_32M_MODE
     84   1.1      uch };
     85   1.1      uch 
     86   1.1      uch enum memory_window_16 {
     87   1.1      uch 	MEMWIN_16M_COMMON_0,
     88   1.1      uch 	MEMWIN_16M_COMMON_1,
     89   1.1      uch 	MEMWIN_16M_COMMON_2,
     90   1.1      uch 	MEMWIN_16M_COMMON_3,
     91   1.1      uch };
     92   1.1      uch #define MEMWIN_16M_MAX	4
     93   1.1      uch 
     94   1.1      uch enum memory_window_32 {
     95   1.1      uch 	MEMWIN_32M_ATTR,
     96   1.1      uch 	MEMWIN_32M_COMMON_0,
     97   1.1      uch 	MEMWIN_32M_COMMON_1,
     98   1.1      uch };
     99   1.1      uch #define MEMWIN_32M_MAX	3
    100   1.1      uch 
    101   1.1      uch enum hd64461pcmcia_event_type {
    102   1.1      uch 	EVENT_NONE,
    103   1.1      uch 	EVENT_INSERT,
    104   1.1      uch 	EVENT_REMOVE,
    105   1.1      uch };
    106   1.1      uch #define EVENT_QUEUE_MAX		5
    107   1.1      uch 
    108   1.1      uch struct hd64461pcmcia_softc; /* forward declaration */
    109   1.1      uch 
    110   1.1      uch struct hd64461pcmcia_window_cookie {
    111   1.1      uch 	bus_space_tag_t wc_tag;
    112   1.1      uch 	bus_space_handle_t wc_handle;
    113   1.1      uch 	int wc_size;
    114   1.1      uch 	int wc_window;
    115   1.1      uch };
    116   1.1      uch 
    117   1.1      uch struct hd64461pcmcia_channel {
    118   1.1      uch 	struct hd64461pcmcia_softc *ch_parent;
    119   1.1      uch 	struct device *ch_pcmcia;
    120   1.1      uch 	enum controller_channel ch_channel;
    121   1.1      uch 
    122   1.1      uch 	/* memory space */
    123   1.1      uch 	enum memory_window_mode ch_memory_window_mode;
    124   1.1      uch 	bus_space_tag_t ch_memt;
    125   1.1      uch 	bus_space_handle_t ch_memh;
    126   1.1      uch 	bus_addr_t ch_membase_addr;
    127   1.1      uch 	bus_size_t ch_memsize;
    128   1.1      uch 	bus_space_tag_t ch_cmemt[MEMWIN_16M_MAX];
    129   1.1      uch 
    130   1.1      uch 	/* I/O space */
    131   1.1      uch 	bus_space_tag_t ch_iot;
    132   1.1      uch 	bus_addr_t ch_iobase;
    133   1.1      uch 	bus_size_t ch_iosize;
    134   1.1      uch 
    135   1.1      uch 	/* card interrupt */
    136   1.1      uch 	int (*ch_ih_card_func)(void *);
    137   1.1      uch 	void *ch_ih_card_arg;
    138   1.1      uch 	int ch_attached;
    139   1.1      uch };
    140   1.1      uch 
    141   1.1      uch struct hd64461pcmcia_event {
    142   1.1      uch 	int __queued;
    143   1.1      uch 	enum hd64461pcmcia_event_type pe_type;
    144   1.1      uch 	struct hd64461pcmcia_channel *pe_ch;
    145   1.1      uch 	SIMPLEQ_ENTRY(hd64461pcmcia_event) pe_link;
    146   1.1      uch };
    147   1.1      uch 
    148   1.1      uch struct hd64461pcmcia_softc {
    149   1.1      uch 	struct device sc_dev;
    150   1.1      uch 	enum hd64461_module_id sc_module_id;
    151   1.1      uch 	int sc_shutdown;
    152   1.1      uch 
    153   1.1      uch 	/* CSC event */
    154   1.1      uch 	struct proc *sc_event_thread;
    155   1.1      uch 	struct hd64461pcmcia_event sc_event_pool[EVENT_QUEUE_MAX];
    156   1.1      uch 	SIMPLEQ_HEAD (, hd64461pcmcia_event) sc_event_head;
    157   1.1      uch 
    158   1.1      uch 	struct hd64461pcmcia_channel sc_ch[CHANNEL_MAX];
    159   1.1      uch };
    160   1.1      uch 
    161   1.9      uch STATIC int hd64461pcmcia_chip_mem_alloc(pcmcia_chipset_handle_t, bus_size_t,
    162   1.6      uch     struct pcmcia_mem_handle *);
    163   1.9      uch STATIC void hd64461pcmcia_chip_mem_free(pcmcia_chipset_handle_t,
    164   1.6      uch     struct pcmcia_mem_handle *);
    165   1.9      uch STATIC int hd64461pcmcia_chip_mem_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    166   1.8    soren     bus_size_t, struct pcmcia_mem_handle *, bus_size_t *, int *);
    167   1.9      uch STATIC void hd64461pcmcia_chip_mem_unmap(pcmcia_chipset_handle_t, int);
    168   1.9      uch STATIC int hd64461pcmcia_chip_io_alloc(pcmcia_chipset_handle_t, bus_addr_t,
    169   1.6      uch     bus_size_t, bus_size_t, struct pcmcia_io_handle *);
    170   1.9      uch STATIC void hd64461pcmcia_chip_io_free(pcmcia_chipset_handle_t,
    171   1.9      uch     struct pcmcia_io_handle *);
    172   1.9      uch STATIC int hd64461pcmcia_chip_io_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    173   1.6      uch     bus_size_t, struct pcmcia_io_handle *, int *);
    174   1.9      uch STATIC void hd64461pcmcia_chip_io_unmap(pcmcia_chipset_handle_t, int);
    175   1.9      uch STATIC void hd64461pcmcia_chip_socket_enable(pcmcia_chipset_handle_t);
    176   1.9      uch STATIC void hd64461pcmcia_chip_socket_disable(pcmcia_chipset_handle_t);
    177   1.9      uch STATIC void *hd64461pcmcia_chip_intr_establish(pcmcia_chipset_handle_t,
    178   1.6      uch     struct pcmcia_function *, int, int (*)(void *), void *);
    179   1.9      uch STATIC void hd64461pcmcia_chip_intr_disestablish(pcmcia_chipset_handle_t,
    180   1.9      uch     void *);
    181   1.1      uch 
    182   1.9      uch STATIC struct pcmcia_chip_functions hd64461pcmcia_functions = {
    183   1.9      uch 	hd64461pcmcia_chip_mem_alloc,
    184   1.9      uch 	hd64461pcmcia_chip_mem_free,
    185   1.9      uch 	hd64461pcmcia_chip_mem_map,
    186   1.9      uch 	hd64461pcmcia_chip_mem_unmap,
    187   1.9      uch 	hd64461pcmcia_chip_io_alloc,
    188   1.9      uch 	hd64461pcmcia_chip_io_free,
    189   1.9      uch 	hd64461pcmcia_chip_io_map,
    190   1.9      uch 	hd64461pcmcia_chip_io_unmap,
    191   1.9      uch 	hd64461pcmcia_chip_intr_establish,
    192   1.9      uch 	hd64461pcmcia_chip_intr_disestablish,
    193   1.9      uch 	hd64461pcmcia_chip_socket_enable,
    194   1.9      uch 	hd64461pcmcia_chip_socket_disable,
    195   1.1      uch };
    196   1.1      uch 
    197   1.9      uch STATIC int hd64461pcmcia_match(struct device *, struct cfdata *, void *);
    198   1.9      uch STATIC void hd64461pcmcia_attach(struct device *, struct device *, void *);
    199   1.9      uch STATIC int hd64461pcmcia_print(void *, const char *);
    200   1.9      uch STATIC int hd64461pcmcia_submatch(struct device *, struct cfdata *, void *);
    201   1.1      uch 
    202  1.19  thorpej CFATTACH_DECL(hd64461pcmcia, sizeof(struct hd64461pcmcia_softc),
    203  1.20  thorpej     hd64461pcmcia_match, hd64461pcmcia_attach, NULL, NULL);
    204   1.1      uch 
    205   1.9      uch STATIC void hd64461pcmcia_attach_channel(struct hd64461pcmcia_softc *,
    206   1.6      uch     enum controller_channel);
    207   1.1      uch /* hot plug */
    208   1.9      uch STATIC void hd64461pcmcia_create_event_thread(void *);
    209   1.9      uch STATIC void hd64461pcmcia_event_thread(void *);
    210   1.9      uch STATIC void queue_event(struct hd64461pcmcia_channel *,
    211   1.6      uch     enum hd64461pcmcia_event_type);
    212   1.1      uch /* interrupt handler */
    213   1.9      uch STATIC int hd64461pcmcia_channel0_intr(void *);
    214   1.9      uch STATIC int hd64461pcmcia_channel1_intr(void *);
    215   1.1      uch /* card status */
    216   1.9      uch STATIC enum hd64461pcmcia_event_type detect_card(enum controller_channel);
    217   1.9      uch STATIC void hd64461pcmcia_power_off(enum controller_channel)
    218   1.9      uch 	__attribute__((__unused__));
    219   1.9      uch STATIC void hd64461pcmcia_power_on(enum controller_channel)
    220   1.9      uch 	__attribute__((__unused__));
    221   1.1      uch /* memory window access ops */
    222   1.9      uch STATIC void hd64461pcmcia_memory_window_mode(enum controller_channel,
    223   1.6      uch     enum memory_window_mode)__attribute__((__unused__));
    224   1.9      uch STATIC void hd64461pcmcia_memory_window_16(enum controller_channel,
    225   1.9      uch     enum memory_window_16);
    226   1.2      uch /* bus width */
    227   1.9      uch STATIC void hd64461_set_bus_width(enum controller_channel, int);
    228   1.9      uch #ifdef HD64461PCMCIA_DEBUG
    229   1.9      uch STATIC void hd64461pcmcia_info(struct hd64461pcmcia_softc *);
    230   1.1      uch #endif
    231   1.3      uch /* fix SH3 Area[56] bug */
    232   1.9      uch STATIC void fixup_sh3_pcmcia_area(bus_space_tag_t);
    233   1.3      uch #define _BUS_SPACE_ACCESS_HOOK()					\
    234  1.11      uch do {									\
    235   1.3      uch 	u_int8_t dummy __attribute__((__unused__)) =			\
    236   1.3      uch 	 *(volatile u_int8_t *)0xba000000;				\
    237  1.11      uch } while (/*CONSTCOND*/0)
    238   1.3      uch _BUS_SPACE_WRITE(_sh3_pcmcia_bug, 1, 8)
    239   1.3      uch _BUS_SPACE_WRITE_MULTI(_sh3_pcmcia_bug, 1, 8)
    240   1.3      uch _BUS_SPACE_WRITE_REGION(_sh3_pcmcia_bug, 1, 8)
    241   1.3      uch _BUS_SPACE_SET_MULTI(_sh3_pcmcia_bug, 1, 8)
    242   1.3      uch #undef _BUS_SPACE_ACCESS_HOOK
    243   1.2      uch 
    244   1.2      uch #define DELAY_MS(x)	delay((x) * 1000)
    245   1.1      uch 
    246   1.9      uch int
    247   1.1      uch hd64461pcmcia_match(struct device *parent, struct cfdata *cf, void *aux)
    248   1.1      uch {
    249   1.1      uch 	struct hd64461_attach_args *ha = aux;
    250   1.1      uch 
    251   1.1      uch 	return (ha->ha_module_id == HD64461_MODULE_PCMCIA);
    252   1.1      uch }
    253   1.1      uch 
    254   1.9      uch void
    255   1.1      uch hd64461pcmcia_attach(struct device *parent, struct device *self, void *aux)
    256   1.1      uch {
    257   1.1      uch 	struct hd64461_attach_args *ha = aux;
    258   1.1      uch 	struct hd64461pcmcia_softc *sc = (struct hd64461pcmcia_softc *)self;
    259   1.1      uch 
    260   1.1      uch 	sc->sc_module_id = ha->ha_module_id;
    261   1.1      uch 
    262   1.1      uch 	printf("\n");
    263   1.1      uch 
    264   1.9      uch #ifdef HD64461PCMCIA_DEBUG
    265   1.9      uch 	hd64461pcmcia_info(sc);
    266   1.1      uch #endif
    267   1.1      uch 	/* Channel 0/1 common CSC event queue */
    268   1.1      uch 	SIMPLEQ_INIT (&sc->sc_event_head);
    269   1.1      uch 	kthread_create(hd64461pcmcia_create_event_thread, sc);
    270   1.1      uch 
    271   1.1      uch 	hd64461pcmcia_attach_channel(sc, CHANNEL_0);
    272   1.1      uch 	hd64461pcmcia_attach_channel(sc, CHANNEL_1);
    273   1.1      uch }
    274   1.1      uch 
    275   1.9      uch void
    276   1.1      uch hd64461pcmcia_create_event_thread(void *arg)
    277   1.1      uch {
    278   1.1      uch 	struct hd64461pcmcia_softc *sc = arg;
    279   1.1      uch 	int error;
    280   1.1      uch 
    281   1.1      uch 	error = kthread_create1(hd64461pcmcia_event_thread, sc,
    282   1.6      uch 	    &sc->sc_event_thread, "%s",
    283   1.6      uch 	    sc->sc_dev.dv_xname);
    284   1.1      uch 	KASSERT(error == 0);
    285   1.1      uch }
    286   1.1      uch 
    287   1.9      uch void
    288   1.1      uch hd64461pcmcia_event_thread(void *arg)
    289   1.1      uch {
    290   1.1      uch 	struct hd64461pcmcia_softc *sc = arg;
    291   1.1      uch 	struct hd64461pcmcia_event *pe;
    292   1.1      uch 	int s;
    293   1.1      uch 
    294   1.1      uch 	while (!sc->sc_shutdown) {
    295   1.1      uch 		tsleep(sc, PWAIT, "CSC wait", 0);
    296   1.1      uch 		s = splhigh();
    297   1.1      uch 		while ((pe = SIMPLEQ_FIRST(&sc->sc_event_head))) {
    298   1.1      uch 			splx(s);
    299   1.1      uch 			switch (pe->pe_type) {
    300   1.1      uch 			default:
    301   1.1      uch 				printf("%s: unknown event.\n", __FUNCTION__);
    302   1.1      uch 				break;
    303   1.1      uch 			case EVENT_INSERT:
    304   1.1      uch 				DPRINTF("insert event.\n");
    305   1.1      uch 				pcmcia_card_attach(pe->pe_ch->ch_pcmcia);
    306   1.1      uch 				break;
    307   1.1      uch 			case EVENT_REMOVE:
    308   1.1      uch 				DPRINTF("remove event.\n");
    309   1.1      uch 				pcmcia_card_detach(pe->pe_ch->ch_pcmcia,
    310   1.6      uch 				    DETACH_FORCE);
    311   1.1      uch 				break;
    312   1.1      uch 			}
    313   1.1      uch 			s = splhigh();
    314  1.16    lukem 			SIMPLEQ_REMOVE_HEAD(&sc->sc_event_head, pe_link);
    315   1.1      uch 			pe->__queued = 0;
    316   1.1      uch 		}
    317   1.1      uch 		splx(s);
    318   1.1      uch 	}
    319   1.1      uch 	/* NOTREACHED */
    320   1.1      uch }
    321   1.1      uch 
    322   1.9      uch int
    323   1.1      uch hd64461pcmcia_print(void *arg, const char *pnp)
    324   1.1      uch {
    325   1.6      uch 
    326   1.1      uch 	if (pnp)
    327  1.21  thorpej 		aprint_normal("pcmcia at %s", pnp);
    328   1.1      uch 
    329   1.1      uch 	return (UNCONF);
    330   1.1      uch }
    331   1.1      uch 
    332   1.9      uch int
    333   1.1      uch hd64461pcmcia_submatch(struct device *parent, struct cfdata *cf, void *aux)
    334   1.1      uch {
    335   1.1      uch 	struct pcmciabus_attach_args *paa = aux;
    336   1.2      uch 	struct hd64461pcmcia_channel *ch =
    337   1.6      uch 	    (struct hd64461pcmcia_channel *)paa->pch;
    338   1.1      uch 
    339   1.2      uch 	if (ch->ch_channel == CHANNEL_0) {
    340   1.2      uch 		if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
    341   1.2      uch 		    PCMCIABUSCF_CONTROLLER_DEFAULT &&
    342   1.2      uch 		    cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 0)
    343   1.2      uch 			return 0;
    344   1.2      uch 	} else {
    345   1.2      uch 		if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
    346   1.2      uch 		    PCMCIABUSCF_CONTROLLER_DEFAULT &&
    347   1.2      uch 		    cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 1)
    348   1.2      uch 			return 0;
    349   1.2      uch 	}
    350   1.1      uch 	paa->pct = (pcmcia_chipset_tag_t)&hd64461pcmcia_functions;
    351   1.1      uch 
    352  1.17  thorpej 	return (config_match(parent, cf, aux));
    353   1.1      uch }
    354   1.1      uch 
    355   1.9      uch void
    356   1.1      uch hd64461pcmcia_attach_channel(struct hd64461pcmcia_softc *sc,
    357   1.6      uch     enum controller_channel channel)
    358   1.1      uch {
    359   1.1      uch 	struct device *parent = (struct device *)sc;
    360   1.1      uch 	struct hd64461pcmcia_channel *ch = &sc->sc_ch[channel];
    361   1.1      uch 	struct pcmciabus_attach_args paa;
    362   1.1      uch 	bus_addr_t membase;
    363   1.1      uch 	int i;
    364   1.1      uch 
    365   1.1      uch 	ch->ch_parent = sc;
    366   1.1      uch 	ch->ch_channel = channel;
    367   1.1      uch 
    368   1.1      uch 	/*
    369   1.1      uch 	 * Continuous 16-MB Area Mode
    370   1.1      uch 	 */
    371   1.1      uch 	/* Attibute/Common memory extent */
    372   1.1      uch 	membase = (channel == CHANNEL_0)
    373   1.6      uch 	    ? HD64461_PCC0_MEMBASE : HD64461_PCC1_MEMBASE;
    374   1.3      uch 
    375   1.3      uch 	ch->ch_memt = bus_space_create(0, "PCMCIA attribute memory",
    376   1.6      uch 	    membase, 0x01000000); /* 16MB */
    377   1.3      uch 	bus_space_alloc(ch->ch_memt, 0, 0x00ffffff, 0x01000000,
    378   1.6      uch 	    0x01000000, 0x01000000, 0, &ch->ch_membase_addr,
    379   1.6      uch 	    &ch->ch_memh);
    380   1.3      uch 	fixup_sh3_pcmcia_area(ch->ch_memt);
    381   1.1      uch 
    382   1.1      uch 	/* Common memory space extent */
    383   1.1      uch 	ch->ch_memsize = 0x01000000;
    384   1.1      uch 	for (i = 0; i < MEMWIN_16M_MAX; i++) {
    385   1.3      uch 		ch->ch_cmemt[i] = bus_space_create(0, "PCMCIA common memory",
    386   1.6      uch 		    membase + 0x01000000,
    387   1.6      uch 		    ch->ch_memsize);
    388   1.3      uch 		fixup_sh3_pcmcia_area(ch->ch_cmemt[i]);
    389   1.1      uch 	}
    390   1.1      uch 
    391   1.1      uch 	/* I/O port extent and interrupt staff */
    392   1.9      uch 	hd64461pcmcia_chip_socket_disable(ch); /* enable CSC interrupt only */
    393   1.1      uch 
    394   1.1      uch 	if (channel == CHANNEL_0) {
    395   1.1      uch 		ch->ch_iobase = 0;
    396   1.1      uch 		ch->ch_iosize = HD64461_PCC0_IOSIZE;
    397   1.3      uch 		ch->ch_iot = bus_space_create(0, "PCMCIA I/O port",
    398   1.6      uch 		    HD64461_PCC0_IOBASE,
    399   1.6      uch 		    ch->ch_iosize);
    400   1.3      uch 		fixup_sh3_pcmcia_area(ch->ch_iot);
    401   1.1      uch 
    402  1.15      uch 		hd6446x_intr_establish(HD64461_INTC_PCC0, IST_LEVEL, IPL_TTY,
    403   1.6      uch 		    hd64461pcmcia_channel0_intr, ch);
    404   1.1      uch 	} else {
    405   1.9      uch 		hd64461_set_bus_width(CHANNEL_1, PCMCIA_WIDTH_IO16);
    406  1.15      uch 		hd6446x_intr_establish(HD64461_INTC_PCC1, IST_EDGE, IPL_TTY,
    407   1.6      uch 		    hd64461pcmcia_channel1_intr, ch);
    408   1.1      uch 	}
    409   1.1      uch 
    410   1.1      uch 	paa.paa_busname = "pcmcia";
    411   1.1      uch 	paa.pch = (pcmcia_chipset_handle_t)ch;
    412   1.1      uch 	paa.iobase = ch->ch_iobase;
    413   1.1      uch 	paa.iosize = ch->ch_iosize;
    414   1.1      uch 
    415   1.1      uch 	ch->ch_pcmcia = config_found_sm(parent, &paa, hd64461pcmcia_print,
    416   1.6      uch 	    hd64461pcmcia_submatch);
    417   1.1      uch 
    418   1.1      uch 	if (ch->ch_pcmcia && (detect_card(ch->ch_channel) == EVENT_INSERT)) {
    419   1.1      uch 		ch->ch_attached = 1;
    420   1.1      uch 		pcmcia_card_attach(ch->ch_pcmcia);
    421   1.1      uch 	}
    422   1.1      uch }
    423   1.1      uch 
    424   1.9      uch int
    425   1.1      uch hd64461pcmcia_channel0_intr(void *arg)
    426   1.1      uch {
    427   1.1      uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)arg;
    428   1.1      uch 	u_int8_t r;
    429   1.1      uch 	int ret = 0;
    430   1.1      uch 
    431   1.1      uch 	r = hd64461_reg_read_1(HD64461_PCC0CSCR_REG8);
    432   1.1      uch 	/* clear interrtupt (edge source only) */
    433   1.1      uch 	hd64461_reg_write_1(HD64461_PCC0CSCR_REG8, 0);
    434   1.1      uch 
    435   1.1      uch 	if (r & HD64461_PCC0CSCR_P0IREQ) {
    436   1.4      uch 		if (ch->ch_ih_card_func) {
    437   1.1      uch 			ret = (*ch->ch_ih_card_func)(ch->ch_ih_card_arg);
    438   1.4      uch 		} else
    439   1.1      uch 			DPRINTF("spurious IREQ interrupt.\n");
    440   1.1      uch 	}
    441   1.1      uch 
    442   1.1      uch 	if (r & HD64461_PCC0CSCR_P0CDC)
    443   1.1      uch 		queue_event(ch, detect_card(ch->ch_channel));
    444   1.1      uch 
    445   1.1      uch 	return ret;
    446   1.1      uch }
    447   1.1      uch 
    448   1.9      uch int
    449   1.1      uch hd64461pcmcia_channel1_intr(void *arg)
    450   1.1      uch {
    451   1.1      uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)arg;
    452   1.1      uch 	u_int8_t r;
    453   1.1      uch 	int ret = 0;
    454   1.1      uch 
    455   1.1      uch 	r = hd64461_reg_read_1(HD64461_PCC1CSCR_REG8);
    456   1.1      uch 	/* clear interrtupt */
    457   1.1      uch 	hd64461_reg_write_1(HD64461_PCC1CSCR_REG8, 0);
    458   1.1      uch 
    459   1.1      uch 	if (r & HD64461_PCC1CSCR_P1RC) {
    460   1.1      uch 		if (ch->ch_ih_card_func)
    461   1.1      uch 			ret = (*ch->ch_ih_card_func)(ch->ch_ih_card_arg);
    462   1.1      uch 		else
    463   1.1      uch 			DPRINTF("spurious READY interrupt.\n");
    464   1.1      uch 	}
    465   1.1      uch 
    466   1.1      uch 	if (r & HD64461_PCC1CSCR_P1CDC)
    467   1.1      uch 		queue_event(ch, detect_card(ch->ch_channel));
    468   1.1      uch 
    469   1.1      uch 	return ret;
    470   1.1      uch }
    471   1.1      uch 
    472   1.9      uch void
    473   1.1      uch queue_event(struct hd64461pcmcia_channel *ch,
    474   1.6      uch     enum hd64461pcmcia_event_type type)
    475   1.1      uch {
    476   1.1      uch 	struct hd64461pcmcia_event *pe, *pool;
    477   1.1      uch 	struct hd64461pcmcia_softc *sc = ch->ch_parent;
    478   1.1      uch 	int i;
    479   1.1      uch 	int s = splhigh();
    480   1.1      uch 
    481   1.1      uch 	if (type == EVENT_NONE)
    482   1.1      uch 		goto out;
    483   1.1      uch 
    484   1.1      uch 	pe = 0;
    485   1.1      uch 	pool = sc->sc_event_pool;
    486   1.1      uch 	for (i = 0; i < EVENT_QUEUE_MAX; i++) {
    487   1.1      uch 		if (!pool[i].__queued) {
    488   1.1      uch 			pe = &pool[i];
    489   1.1      uch 			break;
    490   1.1      uch 		}
    491   1.1      uch 	}
    492   1.1      uch 
    493   1.1      uch 	if (pe == 0) {
    494   1.1      uch 		printf("%s: event FIFO overflow (max %d).\n", __FUNCTION__,
    495   1.6      uch 		    EVENT_QUEUE_MAX);
    496   1.1      uch 		goto out;
    497   1.1      uch 	}
    498   1.1      uch 
    499   1.1      uch 	if ((ch->ch_attached && (type == EVENT_INSERT)) ||
    500   1.1      uch 	    (!ch->ch_attached && (type == EVENT_REMOVE))) {
    501   1.1      uch 		DPRINTF("spurious CSC interrupt.\n");
    502   1.1      uch 		goto out;
    503   1.1      uch 	}
    504   1.1      uch 
    505   1.1      uch 	ch->ch_attached = (type == EVENT_INSERT);
    506   1.1      uch 	pe->__queued = 1;
    507   1.1      uch 	pe->pe_type = type;
    508   1.1      uch 	pe->pe_ch = ch;
    509   1.1      uch 	SIMPLEQ_INSERT_TAIL(&sc->sc_event_head, pe, pe_link);
    510   1.1      uch 	wakeup(sc);
    511   1.1      uch  out:
    512   1.1      uch 	splx(s);
    513   1.1      uch }
    514   1.1      uch 
    515   1.1      uch /*
    516   1.1      uch  * interface for pcmcia driver.
    517   1.1      uch  */
    518   1.9      uch void *
    519   1.9      uch hd64461pcmcia_chip_intr_establish(pcmcia_chipset_handle_t pch,
    520   1.9      uch     struct pcmcia_function *pf,
    521   1.6      uch     int ipl, int (*ih_func)(void *), void *ih_arg)
    522   1.1      uch {
    523   1.1      uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    524   1.1      uch 	int channel = ch->ch_channel;
    525   1.1      uch 	bus_addr_t cscier = HD64461_PCCCSCIER(channel);
    526   1.1      uch 	int s = splhigh();
    527   1.1      uch 	u_int8_t r;
    528   1.1      uch 
    529   1.1      uch 	ch->ch_ih_card_func = ih_func;
    530   1.1      uch 	ch->ch_ih_card_arg = ih_arg;
    531   1.1      uch 
    532   1.1      uch 	/* enable card interrupt */
    533   1.1      uch 	r = hd64461_reg_read_1(cscier);
    534   1.1      uch 	if (channel == CHANNEL_0) {
    535   1.1      uch 		/* set level mode */
    536   1.1      uch 		r &= ~HD64461_PCC0CSCIER_P0IREQE_MASK;
    537   1.1      uch 		r |= HD64461_PCC0CSCIER_P0IREQE_LEVEL;
    538  1.15      uch 		hd6446x_intr_priority(HD64461_INTC_PCC0, ipl);
    539   1.1      uch 	} else {
    540   1.1      uch 		/* READY-pin LOW to HIGH changes generates interrupt */
    541   1.1      uch 		r |= HD64461_PCC1CSCIER_P1RE;
    542  1.15      uch 		hd6446x_intr_priority(HD64461_INTC_PCC1, ipl);
    543   1.1      uch 	}
    544   1.1      uch 	hd64461_reg_write_1(cscier, r);
    545   1.1      uch 
    546   1.1      uch 	splx(s);
    547   1.1      uch 
    548   1.1      uch 	return (void *)ih_func;
    549   1.1      uch }
    550   1.1      uch 
    551   1.9      uch void
    552   1.9      uch hd64461pcmcia_chip_intr_disestablish(pcmcia_chipset_handle_t pch, void *ih)
    553   1.1      uch {
    554   1.1      uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    555   1.1      uch 	int channel = ch->ch_channel;
    556   1.1      uch 	bus_addr_t cscier = HD64461_PCCCSCIER(channel);
    557   1.1      uch 	int s = splhigh();
    558   1.1      uch 	u_int8_t r;
    559   1.4      uch 
    560   1.1      uch 	/* disable card interrupt */
    561   1.1      uch 	r = hd64461_reg_read_1(cscier);
    562   1.1      uch 	if (channel == CHANNEL_0) {
    563   1.1      uch 		r &= ~HD64461_PCC0CSCIER_P0IREQE_MASK;
    564   1.1      uch 		r |= HD64461_PCC0CSCIER_P0IREQE_NONE;
    565  1.15      uch 		hd6446x_intr_priority(HD64461_INTC_PCC0, IPL_TTY);
    566   1.1      uch 	} else {
    567   1.1      uch 		r &= ~HD64461_PCC1CSCIER_P1RE;
    568  1.15      uch 		hd6446x_intr_priority(HD64461_INTC_PCC1, IPL_TTY);
    569   1.1      uch 	}
    570   1.1      uch 	hd64461_reg_write_1(cscier, r);
    571   1.1      uch 
    572   1.1      uch 	ch->ch_ih_card_func = 0;
    573   1.1      uch 
    574   1.1      uch 	splx(s);
    575   1.1      uch }
    576   1.1      uch 
    577   1.9      uch int
    578   1.9      uch hd64461pcmcia_chip_mem_alloc(pcmcia_chipset_handle_t pch, bus_size_t size,
    579   1.6      uch     struct pcmcia_mem_handle *pcmhp)
    580   1.1      uch {
    581   1.1      uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    582   1.1      uch 
    583   1.1      uch 	pcmhp->memt = ch->ch_memt;
    584   1.1      uch 	pcmhp->addr = ch->ch_membase_addr;
    585   1.1      uch 	pcmhp->memh = ch->ch_memh;
    586   1.1      uch 	pcmhp->size = size;
    587   1.1      uch 	pcmhp->realsize = size;
    588   1.2      uch 
    589   1.2      uch 	DPRINTF("base 0x%08lx size %#lx\n", pcmhp->addr, size);
    590   1.2      uch 
    591   1.1      uch 	return (0);
    592   1.1      uch }
    593   1.1      uch 
    594   1.9      uch void
    595   1.9      uch hd64461pcmcia_chip_mem_free(pcmcia_chipset_handle_t pch,
    596   1.9      uch     struct pcmcia_mem_handle *pcmhp)
    597   1.1      uch {
    598   1.1      uch 	/* nothing to do */
    599   1.1      uch }
    600   1.1      uch 
    601   1.9      uch int
    602   1.9      uch hd64461pcmcia_chip_mem_map(pcmcia_chipset_handle_t pch, int kind,
    603   1.9      uch     bus_addr_t card_addr,
    604   1.6      uch     bus_size_t size, struct pcmcia_mem_handle *pcmhp,
    605   1.8    soren     bus_size_t *offsetp, int *windowp)
    606   1.1      uch {
    607   1.1      uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    608   1.1      uch 	struct hd64461pcmcia_window_cookie *cookie;
    609   1.2      uch 	bus_addr_t ofs;
    610   1.1      uch 
    611   1.1      uch 	cookie = malloc(sizeof(struct hd64461pcmcia_window_cookie),
    612   1.6      uch 	    M_DEVBUF, M_NOWAIT);
    613   1.1      uch 	KASSERT(cookie);
    614   1.1      uch 	memset(cookie, 0, sizeof(struct hd64461pcmcia_window_cookie));
    615   1.1      uch 
    616   1.2      uch 	/* Address */
    617   1.2      uch 	if ((kind & ~PCMCIA_WIDTH_MEM_MASK) == PCMCIA_MEM_ATTR) {
    618   1.2      uch 		cookie->wc_tag = ch->ch_memt;
    619   1.1      uch 		if (bus_space_subregion(ch->ch_memt, ch->ch_memh, card_addr,
    620   1.6      uch 		    size, &cookie->wc_handle) != 0)
    621   1.1      uch 			goto bad;
    622   1.1      uch 
    623   1.1      uch 		*offsetp = card_addr;
    624   1.1      uch 		cookie->wc_window = -1;
    625   1.1      uch 	} else {
    626   1.1      uch 		int window = card_addr / ch->ch_memsize;
    627   1.1      uch 		KASSERT(window < MEMWIN_16M_MAX);
    628   1.1      uch 
    629   1.2      uch 		cookie->wc_tag = ch->ch_cmemt[window];
    630   1.2      uch 		ofs = card_addr - window * ch->ch_memsize;
    631   1.2      uch 		if (bus_space_map(cookie->wc_tag, ofs, size, 0,
    632   1.6      uch 		    &cookie->wc_handle) != 0)
    633   1.1      uch 			goto bad;
    634   1.2      uch 
    635   1.4      uch 		/* XXX bogus. check window per common memory access. */
    636   1.9      uch 		hd64461pcmcia_memory_window_16(ch->ch_channel, window);
    637   1.2      uch 		*offsetp = ofs + 0x01000000; /* skip attribute area */
    638   1.1      uch 		cookie->wc_window = window;
    639   1.1      uch 	}
    640   1.1      uch 	cookie->wc_size = size;
    641   1.1      uch 	*windowp = (int)cookie;
    642   1.1      uch 
    643   1.2      uch 	DPRINTF("(%s) %#lx+%#lx-> %#lx+%#lx\n", kind == PCMCIA_MEM_ATTR ?
    644   1.6      uch 	    "attribute" : "common", ch->ch_memh, card_addr, *offsetp,
    645   1.6      uch 	    size);
    646   1.1      uch 
    647   1.1      uch 	return (0);
    648   1.1      uch  bad:
    649   1.1      uch 	DPRINTF("%#lx-%#lx map failed.\n", card_addr, size);
    650   1.1      uch 	free(cookie, M_DEVBUF);
    651   1.1      uch 
    652   1.1      uch 	return (1);
    653   1.1      uch }
    654   1.1      uch 
    655   1.9      uch void
    656   1.9      uch hd64461pcmcia_chip_mem_unmap(pcmcia_chipset_handle_t pch, int window)
    657   1.1      uch {
    658   1.1      uch 	struct hd64461pcmcia_window_cookie *cookie = (void *)window;
    659   1.1      uch 
    660   1.1      uch 	if (cookie->wc_window != -1)
    661   1.1      uch 		bus_space_unmap(cookie->wc_tag, cookie->wc_handle,
    662   1.6      uch 		    cookie->wc_size);
    663   1.2      uch 	DPRINTF("%#lx-%#x\n", cookie->wc_handle, cookie->wc_size);
    664   1.1      uch 	free(cookie, M_DEVBUF);
    665   1.1      uch }
    666   1.1      uch 
    667   1.9      uch int
    668   1.9      uch hd64461pcmcia_chip_io_alloc(pcmcia_chipset_handle_t pch, bus_addr_t start,
    669   1.9      uch     bus_size_t size, bus_size_t align, struct pcmcia_io_handle *pcihp)
    670   1.1      uch {
    671   1.1      uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    672   1.1      uch 
    673   1.2      uch 	if (ch->ch_channel == CHANNEL_1)
    674   1.2      uch 		return (1);
    675   1.2      uch 
    676   1.1      uch 	if (start) {
    677   1.1      uch 		if (bus_space_map(ch->ch_iot, start, size, 0, &pcihp->ioh)) {
    678   1.1      uch 			DPRINTF("couldn't map %#lx+%#lx\n", start, size);
    679   1.1      uch 			return (1);
    680   1.1      uch 		}
    681   1.1      uch 		DPRINTF("map %#lx+%#lx\n", start, size);
    682   1.1      uch 	} else {
    683   1.1      uch 		if (bus_space_alloc(ch->ch_iot, ch->ch_iobase,
    684   1.6      uch 		    ch->ch_iobase + ch->ch_iosize - 1,
    685   1.6      uch 		    size, align, 0, 0, &pcihp->addr,
    686   1.6      uch 		    &pcihp->ioh)) {
    687   1.1      uch 			DPRINTF("couldn't allocate %#lx\n", size);
    688   1.1      uch 			return (1);
    689   1.1      uch 		}
    690   1.1      uch 		pcihp->flags = PCMCIA_IO_ALLOCATED;
    691   1.1      uch 		DPRINTF("%#lx from %#lx\n", size, pcihp->addr);
    692   1.1      uch 	}
    693   1.1      uch 
    694   1.1      uch 	pcihp->iot = ch->ch_iot;
    695   1.1      uch 	pcihp->size = size;
    696   1.1      uch 
    697   1.1      uch 	return (0);
    698   1.1      uch }
    699   1.1      uch 
    700   1.9      uch int
    701   1.9      uch hd64461pcmcia_chip_io_map(pcmcia_chipset_handle_t pch, int width,
    702   1.9      uch     bus_addr_t offset,
    703   1.6      uch     bus_size_t size, struct pcmcia_io_handle *pcihp, int *windowp)
    704   1.1      uch {
    705   1.1      uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    706   1.1      uch #ifdef HD64461PCMCIA_DEBUG
    707   1.1      uch 	static char *width_names[] = { "auto", "io8", "io16" };
    708   1.1      uch #endif
    709   1.2      uch 	if (ch->ch_channel == CHANNEL_1)
    710   1.2      uch 		return (1);
    711   1.1      uch 
    712   1.9      uch 	hd64461_set_bus_width(CHANNEL_0, width);
    713   1.1      uch 
    714   1.1      uch 	DPRINTF("%#lx:%#lx+%#lx %s\n", pcihp->ioh, offset, size,
    715   1.6      uch 	    width_names[width]);
    716   1.1      uch 
    717   1.1      uch 	return (0);
    718   1.1      uch }
    719   1.1      uch 
    720   1.9      uch void
    721   1.9      uch hd64461pcmcia_chip_io_free(pcmcia_chipset_handle_t pch,
    722   1.9      uch     struct pcmcia_io_handle *pcihp)
    723   1.1      uch {
    724   1.2      uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    725   1.2      uch 
    726   1.2      uch 	if (ch->ch_channel == CHANNEL_1)
    727   1.2      uch 		return;
    728   1.2      uch 
    729   1.1      uch 	if (pcihp->flags & PCMCIA_IO_ALLOCATED)
    730   1.1      uch 		bus_space_free(pcihp->iot, pcihp->ioh, pcihp->size);
    731   1.1      uch 	else
    732   1.1      uch 		bus_space_unmap(pcihp->iot, pcihp->ioh, pcihp->size);
    733   1.1      uch 
    734   1.1      uch 	DPRINTF("%#lx+%#lx\n", pcihp->ioh, pcihp->size);
    735   1.1      uch }
    736   1.1      uch 
    737   1.9      uch void
    738   1.9      uch hd64461pcmcia_chip_io_unmap(pcmcia_chipset_handle_t pch, int window)
    739   1.1      uch {
    740   1.1      uch 	/* nothing to do */
    741   1.1      uch }
    742   1.1      uch 
    743   1.9      uch void
    744   1.9      uch hd64461pcmcia_chip_socket_enable(pcmcia_chipset_handle_t pch)
    745   1.1      uch {
    746   1.1      uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    747   1.1      uch 	int channel = ch->ch_channel;
    748   1.1      uch 	bus_addr_t isr, gcr;
    749   1.1      uch 	u_int8_t r;
    750   1.1      uch 	int cardtype;
    751   1.1      uch 
    752   1.1      uch 	DPRINTF("enable channel %d\n", channel);
    753   1.1      uch 	isr = HD64461_PCCISR(channel);
    754   1.1      uch 	gcr = HD64461_PCCGCR(channel);
    755   1.1      uch 
    756   1.9      uch 	hd64461pcmcia_power_off(channel);
    757   1.9      uch 	hd64461pcmcia_power_on(channel);
    758   1.4      uch #if notyet
    759   1.4      uch 	{
    760   1.4      uch 		int i;
    761   1.4      uch 		/* assert reset */
    762   1.4      uch 		r = hd64461_reg_read_1(gcr);
    763   1.4      uch 		r |= HD64461_PCCGCR_PCCR;
    764   1.4      uch 		hd64461_reg_write_1(gcr, r);
    765   1.1      uch 
    766   1.4      uch 		/*
    767   1.4      uch 		 * hold RESET at least 10us.
    768   1.4      uch 		 */
    769   1.4      uch 		DELAY_MS(20);
    770   1.1      uch 
    771   1.4      uch 		/* clear the reset flag */
    772   1.4      uch 		r &= ~HD64461_PCCGCR_PCCR;
    773   1.4      uch 		hd64461_reg_write_1(gcr, r);
    774   1.4      uch 		DELAY_MS(2000);
    775   1.1      uch 
    776   1.4      uch 		/* wait for the chip to finish initializing */
    777   1.4      uch 		for (i = 0; i < 10000; i++) {
    778   1.4      uch 			if ((hd64461_reg_read_1(isr) & HD64461_PCCISR_READY))
    779   1.4      uch 				goto reset_ok;
    780   1.4      uch 			DELAY_MS(500);
    781   1.4      uch 
    782   1.4      uch 			if ((i > 5000) && (i % 100 == 99))
    783   1.4      uch 				printf(".");
    784   1.4      uch 		}
    785   1.4      uch 		printf("reset failed.\n");
    786   1.9      uch 		hd64461pcmcia_power_off(channel);
    787   1.4      uch 		return;
    788   1.4      uch 	reset_ok:
    789   1.1      uch 	}
    790   1.4      uch #endif /* notyet */
    791   1.1      uch 	/* set Continuous 16-MB Area Mode */
    792   1.1      uch 	ch->ch_memory_window_mode = MEMWIN_16M_MODE;
    793   1.9      uch 	hd64461pcmcia_memory_window_mode(channel, ch->ch_memory_window_mode);
    794   1.1      uch 
    795   1.1      uch 	/*
    796   1.1      uch 	 * set Common memory area.
    797   1.1      uch 	 */
    798   1.9      uch 	hd64461pcmcia_memory_window_16(channel, MEMWIN_16M_COMMON_0);
    799   1.1      uch 
    800   1.1      uch 	/* set the card type */
    801   1.7      uch 	r = hd64461_reg_read_1(gcr);
    802   1.1      uch 	if (channel == CHANNEL_0) {
    803   1.1      uch 		cardtype = pcmcia_card_gettype(ch->ch_pcmcia);
    804   1.1      uch 		if (cardtype == PCMCIA_IFTYPE_IO)
    805   1.1      uch 			r |= HD64461_PCC0GCR_P0PCCT;
    806   1.1      uch 		else
    807   1.1      uch 			r &= ~HD64461_PCC0GCR_P0PCCT;
    808   1.7      uch 	} else {
    809   1.7      uch 		/* reserved bit must be 0 */
    810   1.7      uch  		r &= ~HD64461_PCC1GCR_RESERVED;
    811   1.1      uch 	}
    812   1.7      uch 	hd64461_reg_write_1(gcr, r);
    813   1.1      uch 
    814   1.1      uch 	DPRINTF("OK.\n");
    815   1.1      uch }
    816   1.1      uch 
    817   1.9      uch void
    818   1.9      uch hd64461pcmcia_chip_socket_disable(pcmcia_chipset_handle_t pch)
    819   1.1      uch {
    820   1.1      uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    821   1.1      uch 	int channel = ch->ch_channel;
    822   1.1      uch 
    823   1.1      uch 	/* dont' disable CSC interrupt */
    824   1.1      uch 	hd64461_reg_write_1(HD64461_PCCCSCIER(channel), HD64461_PCCCSCIER_CDE);
    825   1.1      uch 	hd64461_reg_write_1(HD64461_PCCCSCR(channel), 0);
    826   1.1      uch 
    827   1.1      uch 	/* power down the socket */
    828   1.9      uch 	hd64461pcmcia_power_off(channel);
    829   1.1      uch }
    830   1.1      uch 
    831   1.1      uch /*
    832   1.1      uch  * Card detect
    833   1.1      uch  */
    834   1.9      uch void
    835   1.9      uch hd64461pcmcia_power_off(enum controller_channel channel)
    836   1.1      uch {
    837   1.4      uch #if notyet
    838   1.1      uch 	u_int8_t r;
    839   1.1      uch 	u_int16_t r16;
    840   1.1      uch 	bus_addr_t scr, gcr;
    841   1.1      uch 
    842   1.1      uch 	gcr = HD64461_PCCGCR(channel);
    843   1.1      uch 	scr = HD64461_PCCSCR(channel);
    844   1.1      uch 
    845   1.1      uch 	/* DRV (external buffer) high level */
    846   1.1      uch 	r = hd64461_reg_read_1(gcr);
    847   1.1      uch 	r &= ~HD64461_PCCGCR_DRVE;
    848   1.1      uch 	hd64461_reg_write_1(gcr, r);
    849   1.1      uch 
    850   1.1      uch 	/* stop power */
    851   1.1      uch 	r = hd64461_reg_read_1(scr);
    852   1.1      uch 	r |= HD64461_PCCSCR_VCC1; /* VCC1 high */
    853   1.1      uch 	hd64461_reg_write_1(scr, r);
    854   1.1      uch 	r = hd64461_reg_read_1(gcr);
    855   1.1      uch 	r |= HD64461_PCCGCR_VCC0; /* VCC0 high */
    856   1.1      uch 	hd64461_reg_write_1(gcr, r);
    857   1.1      uch 	/*
    858   1.1      uch 	 * wait 300ms until power fails (Tpf).  Then, wait 100ms since
    859   1.1      uch 	 * we are changing Vcc (Toff).
    860   1.1      uch 	 */
    861   1.2      uch 	DELAY_MS(300 + 100);
    862   1.1      uch 
    863   1.1      uch 	/* stop clock */
    864   1.1      uch 	r16 = hd64461_reg_read_2(HD64461_SYSSTBCR_REG16);
    865   1.1      uch 	r16 |= (channel == CHANNEL_0 ? HD64461_SYSSTBCR_SPC0ST :
    866   1.6      uch 	    HD64461_SYSSTBCR_SPC1ST);
    867   1.1      uch 	hd64461_reg_write_2(HD64461_SYSSTBCR_REG16, r16);
    868   1.1      uch 
    869   1.1      uch 	if (channel == CHANNEL_0) {
    870   1.4      uch 		/* GPIO Port A XXX Jornada690 specific? */
    871   1.1      uch 		r16 = hd64461_reg_read_2(HD64461_GPADR_REG16);
    872   1.1      uch 		r16 |= 0xf;
    873   1.1      uch 		hd64461_reg_write_2(HD64461_GPADR_REG16, r16);
    874   1.1      uch 	}
    875   1.4      uch 
    876   1.4      uch #endif /* notyet */
    877   1.1      uch }
    878   1.1      uch 
    879   1.9      uch void
    880   1.9      uch hd64461pcmcia_power_on(enum controller_channel channel)
    881   1.1      uch {
    882   1.1      uch 	u_int8_t r;
    883   1.1      uch 	u_int16_t r16;
    884   1.1      uch 	bus_addr_t scr, gcr, isr;
    885   1.1      uch 
    886   1.1      uch 	isr = HD64461_PCCISR(channel);
    887   1.1      uch 	gcr = HD64461_PCCGCR(channel);
    888   1.1      uch 	scr = HD64461_PCCSCR(channel);
    889   1.1      uch 
    890   1.4      uch 	/*
    891   1.4      uch 	 * XXX to access attribute memory, this is required.
    892   1.4      uch 	 */
    893   1.1      uch 	if (channel == CHANNEL_0) {
    894   1.1      uch 		/* GPIO Port A XXX Jonanada690 specific? */
    895   1.1      uch 		r16 = hd64461_reg_read_2(HD64461_GPADR_REG16);
    896   1.1      uch 		r16 &= ~0xf;
    897   1.1      uch 		r16 |= 0x5;
    898   1.1      uch 		hd64461_reg_write_2(HD64461_GPADR_REG16, r16);
    899   1.1      uch 	}
    900   1.1      uch 
    901   1.5      uch 	if (channel == CHANNEL_1) {
    902   1.5      uch 		/* GPIO Port C, Port D XXX HP620LX specific? */
    903   1.5      uch 		hd64461_reg_write_2(HD64461_GPCCR_REG16, 0xa800);
    904   1.5      uch 		hd64461_reg_write_2(HD64461_GPDCR_REG16, 0xaa0a);
    905   1.5      uch 	}
    906   1.5      uch 
    907   1.1      uch 	/* supply clock */
    908   1.1      uch 	r16 = hd64461_reg_read_2(HD64461_SYSSTBCR_REG16);
    909   1.1      uch 	r16 &= ~(channel == CHANNEL_0 ? HD64461_SYSSTBCR_SPC0ST :
    910   1.6      uch 	    HD64461_SYSSTBCR_SPC1ST);
    911   1.1      uch 	hd64461_reg_write_2(HD64461_SYSSTBCR_REG16, r16);
    912   1.2      uch 	DELAY_MS(200);
    913   1.1      uch 
    914   1.1      uch 	/* detect voltage and supply VCC */
    915   1.1      uch 	r = hd64461_reg_read_1(isr);
    916  1.14      uch 
    917   1.1      uch 	switch (r & (HD64461_PCCISR_VS1 | HD64461_PCCISR_VS2)) {
    918   1.7      uch 	case (HD64461_PCCISR_VS1 | HD64461_PCCISR_VS2): /* 5 V */
    919   1.1      uch 		DPRINTF("5V card\n");
    920  1.14      uch 		hd64461pcmcia_power(channel, V_5, 1);
    921   1.1      uch 		break;
    922   1.7      uch 	case HD64461_PCCISR_VS2:	/* 3.3 / 5 V */
    923   1.7      uch 		/* FALLTHROUGH */
    924   1.7      uch 	case 0:				/* x.x / 3.3 / 5 V */
    925   1.1      uch 		DPRINTF("3.3V card\n");
    926  1.14      uch 		hd64461pcmcia_power(channel, V_3_3, 1);
    927   1.1      uch 		break;
    928   1.7      uch 	case HD64461_PCCISR_VS1:	/* x.x V */
    929   1.7      uch 		/* FALLTHROUGH */
    930  1.14      uch 		DPRINTF("x.x V card\n");
    931  1.14      uch 		hd64461pcmcia_power(channel, V_X_X, 1);
    932   1.7      uch 		return;
    933   1.1      uch 	default:
    934   1.1      uch 		printf("\nunknown Voltage. don't attach.\n");
    935   1.1      uch 		return;
    936   1.1      uch 	}
    937  1.14      uch 
    938   1.1      uch 	/*
    939   1.1      uch 	 * wait 100ms until power raise (Tpr) and 20ms to become
    940   1.1      uch 	 * stable (Tsu(Vcc)).
    941   1.1      uch 	 *
    942   1.1      uch 	 * some machines require some more time to be settled
    943   1.1      uch 	 * (300ms is added here).
    944   1.1      uch 	 */
    945   1.2      uch 	DELAY_MS(100 + 20 + 300);
    946   1.1      uch 
    947   1.1      uch 	/* DRV (external buffer) low level */
    948   1.1      uch 	r = hd64461_reg_read_1(gcr);
    949   1.1      uch 	r |= HD64461_PCCGCR_DRVE;
    950   1.1      uch 	hd64461_reg_write_1(gcr, r);
    951   1.1      uch 
    952   1.1      uch 	/* clear interrupt */
    953   1.1      uch 	hd64461_reg_write_1(channel == CHANNEL_0 ? HD64461_PCC0CSCR_REG8 :
    954   1.6      uch 	    HD64461_PCC1CSCR_REG8, 0);
    955   1.1      uch }
    956   1.1      uch 
    957   1.9      uch enum hd64461pcmcia_event_type
    958   1.1      uch detect_card(enum controller_channel channel)
    959   1.1      uch {
    960   1.1      uch 	u_int8_t r;
    961   1.1      uch 
    962   1.1      uch 	r = hd64461_reg_read_1(HD64461_PCCISR(channel)) &
    963   1.6      uch 	    (HD64461_PCCISR_CD2 | HD64461_PCCISR_CD1);
    964   1.1      uch 
    965   1.1      uch 	if (r == (HD64461_PCCISR_CD2 | HD64461_PCCISR_CD1)) {
    966   1.1      uch 		DPRINTF("remove\n");
    967   1.1      uch 		return EVENT_REMOVE;
    968   1.1      uch 	}
    969   1.1      uch 	if (r == 0) {
    970   1.1      uch 		DPRINTF("insert\n");
    971   1.1      uch 		return EVENT_INSERT;
    972   1.1      uch 	}
    973   1.1      uch 	DPRINTF("transition\n");
    974   1.1      uch 
    975   1.1      uch 	return EVENT_NONE;
    976   1.1      uch }
    977   1.1      uch 
    978   1.1      uch /*
    979   1.1      uch  * Memory window access ops.
    980   1.1      uch  */
    981   1.9      uch void
    982   1.9      uch hd64461pcmcia_memory_window_mode(enum controller_channel channel,
    983   1.6      uch     enum memory_window_mode mode)
    984   1.1      uch {
    985   1.1      uch 	bus_addr_t a = HD64461_PCCGCR(channel);
    986   1.1      uch 	u_int8_t r = hd64461_reg_read_1(a);
    987   1.1      uch 
    988   1.1      uch 	r &= ~HD64461_PCCGCR_MMOD;
    989   1.1      uch 	r |= (mode == MEMWIN_16M_MODE) ? HD64461_PCCGCR_MMOD_16M :
    990   1.6      uch 	    HD64461_PCCGCR_MMOD_32M;
    991   1.1      uch 	hd64461_reg_write_1(a, r);
    992   1.1      uch }
    993   1.1      uch 
    994   1.9      uch void
    995   1.9      uch hd64461pcmcia_memory_window_16(enum controller_channel channel,
    996   1.9      uch     enum memory_window_16 window)
    997   1.1      uch {
    998   1.1      uch 	bus_addr_t a = HD64461_PCCGCR(channel);
    999   1.1      uch 	u_int8_t r;
   1000   1.1      uch 
   1001   1.1      uch 	r = hd64461_reg_read_1(a);
   1002   1.1      uch 	r &= ~(HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PA24);
   1003   1.1      uch 
   1004   1.1      uch 	switch (window) {
   1005   1.1      uch 	case MEMWIN_16M_COMMON_0:
   1006   1.1      uch 		break;
   1007   1.1      uch 	case MEMWIN_16M_COMMON_1:
   1008   1.1      uch 		r |= HD64461_PCCGCR_PA24;
   1009   1.1      uch 		break;
   1010   1.1      uch 	case MEMWIN_16M_COMMON_2:
   1011   1.1      uch 		r |= HD64461_PCCGCR_PA25;
   1012   1.1      uch 		break;
   1013   1.1      uch 	case MEMWIN_16M_COMMON_3:
   1014   1.1      uch 		r |= (HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PA24);
   1015   1.1      uch 		break;
   1016   1.1      uch 	}
   1017   1.1      uch 
   1018   1.1      uch 	hd64461_reg_write_1(a, r);
   1019   1.1      uch }
   1020   1.1      uch 
   1021   1.2      uch #if unused
   1022   1.9      uch void
   1023   1.1      uch memory_window_32(enum controller_channel channel, enum memory_window_32 window)
   1024   1.1      uch {
   1025   1.1      uch 	bus_addr_t a = HD64461_PCCGCR(channel);
   1026   1.1      uch 	u_int8_t r;
   1027   1.1      uch 
   1028   1.1      uch 	r = hd64461_reg_read_1(a);
   1029   1.1      uch 	r &= ~(HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PREG);
   1030   1.1      uch 
   1031   1.1      uch 	switch (window) {
   1032   1.1      uch 	case MEMWIN_32M_ATTR:
   1033   1.1      uch 		break;
   1034   1.1      uch 	case MEMWIN_32M_COMMON_0:
   1035   1.1      uch 		r |= HD64461_PCCGCR_PREG;
   1036   1.1      uch 		break;
   1037   1.1      uch 	case MEMWIN_32M_COMMON_1:
   1038   1.1      uch 		r |= (HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PREG);
   1039   1.1      uch 		break;
   1040   1.1      uch 	}
   1041   1.1      uch 
   1042   1.1      uch 	hd64461_reg_write_1(a, r);
   1043   1.2      uch }
   1044   1.2      uch #endif
   1045   1.2      uch 
   1046   1.9      uch void
   1047   1.9      uch hd64461_set_bus_width(enum controller_channel channel, int width)
   1048   1.2      uch {
   1049   1.2      uch 	u_int16_t r16;
   1050   1.2      uch 
   1051  1.12      uch 	r16 = _reg_read_2(SH3_BCR2);
   1052   1.2      uch 	if (channel == CHANNEL_0) {
   1053   1.2      uch 		r16 &= ~((1 << 13)|(1 << 12));
   1054   1.2      uch 		r16 |= 1 << (width == PCMCIA_WIDTH_IO8 ? 12 : 13);
   1055   1.2      uch 	} else {
   1056   1.2      uch 		r16 &= ~((1 << 11)|(1 << 10));
   1057   1.2      uch 		r16 |= 1 << (width == PCMCIA_WIDTH_IO8 ? 10 : 11);
   1058   1.2      uch 	}
   1059  1.12      uch 	_reg_write_2(SH3_BCR2, r16);
   1060   1.1      uch }
   1061   1.1      uch 
   1062   1.9      uch void
   1063   1.3      uch fixup_sh3_pcmcia_area(bus_space_tag_t t)
   1064   1.3      uch {
   1065   1.3      uch 	struct hpcsh_bus_space *hbs = (void *)t;
   1066   1.3      uch 
   1067   1.3      uch 	hbs->hbs_w_1	= _sh3_pcmcia_bug_write_1;
   1068   1.3      uch 	hbs->hbs_wm_1	= _sh3_pcmcia_bug_write_multi_1;
   1069   1.3      uch 	hbs->hbs_wr_1	= _sh3_pcmcia_bug_write_region_1;
   1070   1.3      uch 	hbs->hbs_sm_1	= _sh3_pcmcia_bug_set_multi_1;
   1071   1.3      uch }
   1072   1.3      uch 
   1073   1.9      uch #ifdef HD64461PCMCIA_DEBUG
   1074   1.9      uch void
   1075   1.1      uch hd64461pcmcia_info(struct hd64461pcmcia_softc *sc)
   1076   1.1      uch {
   1077   1.1      uch 	u_int8_t r8;
   1078   1.1      uch 
   1079   1.9      uch 	dbg_banner_function();
   1080   1.1      uch 	/*
   1081   1.1      uch 	 * PCC0
   1082   1.1      uch 	 */
   1083   1.1      uch 	printf("[PCC0 memory and I/O card (SH3 Area 6)]\n");
   1084   1.1      uch 	printf("PCC0 Interface Status Register\n");
   1085   1.1      uch 	r8 = hd64461_reg_read_1(HD64461_PCC0ISR_REG8);
   1086   1.9      uch 
   1087   1.9      uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCC0ISR_##m, #m)
   1088   1.9      uch 	_(P0READY);_(P0MWP);_(P0VS2);_(P0VS1);_(P0CD2);_(P0CD1);
   1089   1.9      uch 	_(P0BVD2);_(P0BVD1);
   1090   1.9      uch #undef _
   1091   1.1      uch 	printf("\n");
   1092   1.1      uch 
   1093   1.1      uch 	printf("PCC0 General Control Register\n");
   1094   1.1      uch 	r8 = hd64461_reg_read_1(HD64461_PCC0GCR_REG8);
   1095   1.9      uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCC0GCR_##m, #m)
   1096   1.9      uch 	_(P0DRVE);_(P0PCCR);_(P0PCCT);_(P0VCC0);_(P0MMOD);
   1097   1.9      uch 	_(P0PA25);_(P0PA24);_(P0REG);
   1098   1.9      uch #undef _
   1099   1.1      uch 	printf("\n");
   1100   1.1      uch 
   1101   1.1      uch 	printf("PCC0 Card Status Change Register\n");
   1102   1.1      uch 	r8 = hd64461_reg_read_1(HD64461_PCC0CSCR_REG8);
   1103   1.9      uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCC0CSCR_##m, #m)
   1104   1.9      uch 	_(P0SCDI);_(P0IREQ);_(P0SC);_(P0CDC);_(P0RC);_(P0BW);_(P0BD);
   1105   1.9      uch #undef _
   1106   1.1      uch 	printf("\n");
   1107   1.1      uch 
   1108   1.1      uch 	printf("PCC0 Card Status Change Interrupt Enable Register\n");
   1109   1.1      uch 	r8 = hd64461_reg_read_1(HD64461_PCC0CSCIER_REG8);
   1110   1.9      uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCC0CSCIER_##m, #m)
   1111   1.9      uch 	_(P0CRE);_(P0SCE);_(P0CDE);_(P0RE);_(P0BWE);_(P0BDE);
   1112   1.9      uch #undef _
   1113   1.1      uch 	printf("\ninterrupt type: ");
   1114   1.1      uch 	switch (r8 & HD64461_PCC0CSCIER_P0IREQE_MASK) {
   1115   1.1      uch 	case HD64461_PCC0CSCIER_P0IREQE_NONE:
   1116   1.1      uch 		printf("none\n");
   1117   1.1      uch 		break;
   1118   1.1      uch 	case HD64461_PCC0CSCIER_P0IREQE_LEVEL:
   1119   1.1      uch 		printf("level\n");
   1120   1.1      uch 		break;
   1121   1.1      uch 	case HD64461_PCC0CSCIER_P0IREQE_FEDGE:
   1122   1.1      uch 		printf("falling edge\n");
   1123   1.1      uch 		break;
   1124   1.1      uch 	case HD64461_PCC0CSCIER_P0IREQE_REDGE:
   1125   1.1      uch 		printf("rising edge\n");
   1126   1.1      uch 		break;
   1127   1.1      uch 	}
   1128   1.1      uch 
   1129   1.1      uch 	printf("PCC0 Software Control Register\n");
   1130   1.1      uch 	r8 = hd64461_reg_read_1(HD64461_PCC0SCR_REG8);
   1131   1.9      uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCC0SCR_##m, #m)
   1132   1.9      uch 	_(P0VCC1);_(P0SWP);
   1133   1.9      uch #undef _
   1134   1.1      uch 	printf("\n");
   1135   1.1      uch 
   1136   1.1      uch 	/*
   1137   1.1      uch 	 * PCC1
   1138   1.1      uch 	 */
   1139   1.1      uch 	printf("[PCC1 memory card only (SH3 Area 5)]\n");
   1140   1.1      uch 	printf("PCC1 Interface Status Register\n");
   1141   1.1      uch 	r8 = hd64461_reg_read_1(HD64461_PCC1ISR_REG8);
   1142   1.9      uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCC1ISR_##m, #m)
   1143   1.9      uch 	_(P1READY);_(P1MWP);_(P1VS2);_(P1VS1);_(P1CD2);_(P1CD1);
   1144   1.9      uch 	_(P1BVD2);_(P1BVD1);
   1145   1.9      uch #undef _
   1146   1.1      uch 	printf("\n");
   1147   1.1      uch 
   1148   1.1      uch 	printf("PCC1 General Contorol Register\n");
   1149   1.1      uch 	r8 = hd64461_reg_read_1(HD64461_PCC1GCR_REG8);
   1150   1.9      uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCC1GCR_##m, #m)
   1151   1.9      uch 	_(P1DRVE);_(P1PCCR);_(P1VCC0);_(P1MMOD);_(P1PA25);_(P1PA24);_(P1REG);
   1152   1.9      uch #undef _
   1153   1.1      uch 	printf("\n");
   1154   1.1      uch 
   1155   1.1      uch 	printf("PCC1 Card Status Change Register\n");
   1156   1.1      uch 	r8 = hd64461_reg_read_1(HD64461_PCC1CSCR_REG8);
   1157   1.9      uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCC1CSCR_##m, #m)
   1158   1.9      uch 	_(P1SCDI);_(P1CDC);_(P1RC);_(P1BW);_(P1BD);
   1159   1.9      uch #undef _
   1160   1.1      uch 	printf("\n");
   1161   1.1      uch 
   1162   1.1      uch 	printf("PCC1 Card Status Change Interrupt Enable Register\n");
   1163   1.1      uch 	r8 = hd64461_reg_read_1(HD64461_PCC1CSCIER_REG8);
   1164   1.9      uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCC1CSCIER_##m, #m)
   1165   1.9      uch 	_(P1CRE);_(P1CDE);_(P1RE);_(P1BWE);_(P1BDE);
   1166   1.9      uch #undef _
   1167   1.1      uch 	printf("\n");
   1168   1.1      uch 
   1169   1.1      uch 	printf("PCC1 Software Control Register\n");
   1170   1.1      uch 	r8 = hd64461_reg_read_1(HD64461_PCC1SCR_REG8);
   1171   1.9      uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCC1SCR_##m, #m)
   1172   1.9      uch 	_(P1VCC1);_(P1SWP);
   1173   1.9      uch #undef _
   1174   1.1      uch 	printf("\n");
   1175   1.1      uch 
   1176   1.1      uch 	/*
   1177   1.1      uch 	 * General Control
   1178   1.1      uch 	 */
   1179   1.1      uch 	printf("[General Control]\n");
   1180   1.1      uch 	printf("PCC0 Output pins Control Register\n");
   1181   1.1      uch 	r8 = hd64461_reg_read_1(HD64461_PCCP0OCR_REG8);
   1182   1.9      uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCCP0OCR_##m, #m)
   1183   1.9      uch 	_(P0DEPLUP);_(P0AEPLUP);
   1184   1.9      uch #undef _
   1185   1.1      uch 	printf("\n");
   1186   1.1      uch 
   1187   1.1      uch 	printf("PCC1 Output pins Control Register\n");
   1188   1.1      uch 	r8 = hd64461_reg_read_1(HD64461_PCCP1OCR_REG8);
   1189   1.9      uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCCP1OCR_##m, #m)
   1190   1.9      uch 	_(P1RST8MA);_(P1RST4MA);_(P1RAS8MA);_(P1RAS4MA);
   1191   1.9      uch #undef _
   1192   1.1      uch 	printf("\n");
   1193   1.1      uch 
   1194   1.1      uch 	printf("PC Card General Control Register\n");
   1195   1.1      uch 	r8 = hd64461_reg_read_1(HD64461_PCCPGCR_REG8);
   1196   1.9      uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCCPGCR_##m, #m)
   1197   1.9      uch 	_(PSSDIR);_(PSSRDWR);
   1198   1.9      uch #undef _
   1199   1.1      uch 	printf("\n");
   1200   1.1      uch 
   1201   1.9      uch 	dbg_banner_line();
   1202   1.1      uch }
   1203  1.14      uch #endif /* HD64461PCMCIA_DEBUG */
   1204