hd64461pcmcia.c revision 1.39 1 1.39 perry /* $NetBSD: hd64461pcmcia.c,v 1.39 2007/12/15 00:39:19 perry Exp $ */
2 1.1 uch
3 1.1 uch /*-
4 1.26 uch * Copyright (c) 2001, 2002, 2004 The NetBSD Foundation, Inc.
5 1.1 uch * All rights reserved.
6 1.1 uch *
7 1.1 uch * This code is derived from software contributed to The NetBSD Foundation
8 1.1 uch * by UCHIYAMA Yasushi.
9 1.1 uch *
10 1.1 uch * Redistribution and use in source and binary forms, with or without
11 1.1 uch * modification, are permitted provided that the following conditions
12 1.1 uch * are met:
13 1.1 uch * 1. Redistributions of source code must retain the above copyright
14 1.1 uch * notice, this list of conditions and the following disclaimer.
15 1.1 uch * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 uch * notice, this list of conditions and the following disclaimer in the
17 1.1 uch * documentation and/or other materials provided with the distribution.
18 1.1 uch * 3. All advertising materials mentioning features or use of this software
19 1.1 uch * must display the following acknowledgement:
20 1.1 uch * This product includes software developed by the NetBSD
21 1.1 uch * Foundation, Inc. and its contributors.
22 1.1 uch * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 uch * contributors may be used to endorse or promote products derived
24 1.1 uch * from this software without specific prior written permission.
25 1.1 uch *
26 1.1 uch * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 uch * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 uch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 uch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 uch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 uch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 uch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 uch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 uch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 uch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 uch * POSSIBILITY OF SUCH DAMAGE.
37 1.1 uch */
38 1.22 lukem
39 1.22 lukem #include <sys/cdefs.h>
40 1.39 perry __KERNEL_RCSID(0, "$NetBSD: hd64461pcmcia.c,v 1.39 2007/12/15 00:39:19 perry Exp $");
41 1.9 uch
42 1.34 uwe #include "opt_hd64461pcmcia.h"
43 1.1 uch
44 1.1 uch #include <sys/param.h>
45 1.1 uch #include <sys/systm.h>
46 1.1 uch #include <sys/device.h>
47 1.1 uch #include <sys/malloc.h>
48 1.1 uch #include <sys/kthread.h>
49 1.1 uch #include <sys/boot_flag.h>
50 1.1 uch
51 1.1 uch #include <machine/bus.h>
52 1.1 uch #include <machine/intr.h>
53 1.1 uch
54 1.1 uch #include <dev/pcmcia/pcmciareg.h>
55 1.1 uch #include <dev/pcmcia/pcmciavar.h>
56 1.1 uch #include <dev/pcmcia/pcmciachip.h>
57 1.1 uch
58 1.13 uch #include <sh3/bscreg.h>
59 1.1 uch
60 1.1 uch #include <hpcsh/dev/hd64461/hd64461reg.h>
61 1.1 uch #include <hpcsh/dev/hd64461/hd64461var.h>
62 1.15 uch #include <hpcsh/dev/hd64461/hd64461intcreg.h>
63 1.1 uch #include <hpcsh/dev/hd64461/hd64461gpioreg.h>
64 1.14 uch #include <hpcsh/dev/hd64461/hd64461pcmciavar.h>
65 1.1 uch #include <hpcsh/dev/hd64461/hd64461pcmciareg.h>
66 1.1 uch
67 1.2 uch #include "locators.h"
68 1.2 uch
69 1.9 uch #ifdef HD64461PCMCIA_DEBUG
70 1.26 uch #define DPRINTF_ENABLE
71 1.26 uch #define DPRINTF_DEBUG hd64461pcmcia_debug
72 1.1 uch #endif
73 1.10 uch #include <machine/debug.h>
74 1.1 uch
75 1.1 uch enum controller_channel {
76 1.1 uch CHANNEL_0 = 0,
77 1.1 uch CHANNEL_1 = 1,
78 1.1 uch CHANNEL_MAX = 2
79 1.1 uch };
80 1.1 uch
81 1.1 uch enum memory_window_mode {
82 1.1 uch MEMWIN_16M_MODE,
83 1.1 uch MEMWIN_32M_MODE
84 1.1 uch };
85 1.1 uch
86 1.1 uch enum memory_window_16 {
87 1.1 uch MEMWIN_16M_COMMON_0,
88 1.1 uch MEMWIN_16M_COMMON_1,
89 1.1 uch MEMWIN_16M_COMMON_2,
90 1.1 uch MEMWIN_16M_COMMON_3,
91 1.1 uch };
92 1.26 uch #define MEMWIN_16M_MAX 4
93 1.1 uch
94 1.1 uch enum memory_window_32 {
95 1.1 uch MEMWIN_32M_ATTR,
96 1.1 uch MEMWIN_32M_COMMON_0,
97 1.1 uch MEMWIN_32M_COMMON_1,
98 1.1 uch };
99 1.26 uch #define MEMWIN_32M_MAX 3
100 1.1 uch
101 1.1 uch enum hd64461pcmcia_event_type {
102 1.1 uch EVENT_NONE,
103 1.1 uch EVENT_INSERT,
104 1.1 uch EVENT_REMOVE,
105 1.1 uch };
106 1.26 uch #define EVENT_QUEUE_MAX 5
107 1.1 uch
108 1.1 uch struct hd64461pcmcia_softc; /* forward declaration */
109 1.1 uch
110 1.1 uch struct hd64461pcmcia_window_cookie {
111 1.1 uch bus_space_tag_t wc_tag;
112 1.1 uch bus_space_handle_t wc_handle;
113 1.1 uch int wc_size;
114 1.1 uch int wc_window;
115 1.1 uch };
116 1.1 uch
117 1.1 uch struct hd64461pcmcia_channel {
118 1.1 uch struct hd64461pcmcia_softc *ch_parent;
119 1.1 uch struct device *ch_pcmcia;
120 1.1 uch enum controller_channel ch_channel;
121 1.1 uch
122 1.1 uch /* memory space */
123 1.1 uch enum memory_window_mode ch_memory_window_mode;
124 1.1 uch bus_space_tag_t ch_memt;
125 1.1 uch bus_space_handle_t ch_memh;
126 1.1 uch bus_addr_t ch_membase_addr;
127 1.1 uch bus_size_t ch_memsize;
128 1.1 uch bus_space_tag_t ch_cmemt[MEMWIN_16M_MAX];
129 1.1 uch
130 1.1 uch /* I/O space */
131 1.1 uch bus_space_tag_t ch_iot;
132 1.1 uch bus_addr_t ch_iobase;
133 1.1 uch bus_size_t ch_iosize;
134 1.1 uch
135 1.1 uch /* card interrupt */
136 1.1 uch int (*ch_ih_card_func)(void *);
137 1.1 uch void *ch_ih_card_arg;
138 1.1 uch int ch_attached;
139 1.1 uch };
140 1.1 uch
141 1.1 uch struct hd64461pcmcia_event {
142 1.1 uch int __queued;
143 1.1 uch enum hd64461pcmcia_event_type pe_type;
144 1.1 uch struct hd64461pcmcia_channel *pe_ch;
145 1.1 uch SIMPLEQ_ENTRY(hd64461pcmcia_event) pe_link;
146 1.1 uch };
147 1.1 uch
148 1.1 uch struct hd64461pcmcia_softc {
149 1.1 uch struct device sc_dev;
150 1.1 uch enum hd64461_module_id sc_module_id;
151 1.1 uch int sc_shutdown;
152 1.1 uch
153 1.1 uch /* CSC event */
154 1.37 uwe lwp_t *sc_event_thread;
155 1.1 uch struct hd64461pcmcia_event sc_event_pool[EVENT_QUEUE_MAX];
156 1.1 uch SIMPLEQ_HEAD (, hd64461pcmcia_event) sc_event_head;
157 1.1 uch
158 1.1 uch struct hd64461pcmcia_channel sc_ch[CHANNEL_MAX];
159 1.1 uch };
160 1.1 uch
161 1.9 uch STATIC int hd64461pcmcia_chip_mem_alloc(pcmcia_chipset_handle_t, bus_size_t,
162 1.6 uch struct pcmcia_mem_handle *);
163 1.9 uch STATIC void hd64461pcmcia_chip_mem_free(pcmcia_chipset_handle_t,
164 1.6 uch struct pcmcia_mem_handle *);
165 1.9 uch STATIC int hd64461pcmcia_chip_mem_map(pcmcia_chipset_handle_t, int, bus_addr_t,
166 1.8 soren bus_size_t, struct pcmcia_mem_handle *, bus_size_t *, int *);
167 1.9 uch STATIC void hd64461pcmcia_chip_mem_unmap(pcmcia_chipset_handle_t, int);
168 1.9 uch STATIC int hd64461pcmcia_chip_io_alloc(pcmcia_chipset_handle_t, bus_addr_t,
169 1.6 uch bus_size_t, bus_size_t, struct pcmcia_io_handle *);
170 1.9 uch STATIC void hd64461pcmcia_chip_io_free(pcmcia_chipset_handle_t,
171 1.9 uch struct pcmcia_io_handle *);
172 1.9 uch STATIC int hd64461pcmcia_chip_io_map(pcmcia_chipset_handle_t, int, bus_addr_t,
173 1.6 uch bus_size_t, struct pcmcia_io_handle *, int *);
174 1.9 uch STATIC void hd64461pcmcia_chip_io_unmap(pcmcia_chipset_handle_t, int);
175 1.9 uch STATIC void hd64461pcmcia_chip_socket_enable(pcmcia_chipset_handle_t);
176 1.9 uch STATIC void hd64461pcmcia_chip_socket_disable(pcmcia_chipset_handle_t);
177 1.28 mycroft STATIC void hd64461pcmcia_chip_socket_settype(pcmcia_chipset_handle_t, int);
178 1.9 uch STATIC void *hd64461pcmcia_chip_intr_establish(pcmcia_chipset_handle_t,
179 1.6 uch struct pcmcia_function *, int, int (*)(void *), void *);
180 1.9 uch STATIC void hd64461pcmcia_chip_intr_disestablish(pcmcia_chipset_handle_t,
181 1.9 uch void *);
182 1.1 uch
183 1.9 uch STATIC struct pcmcia_chip_functions hd64461pcmcia_functions = {
184 1.9 uch hd64461pcmcia_chip_mem_alloc,
185 1.9 uch hd64461pcmcia_chip_mem_free,
186 1.9 uch hd64461pcmcia_chip_mem_map,
187 1.9 uch hd64461pcmcia_chip_mem_unmap,
188 1.9 uch hd64461pcmcia_chip_io_alloc,
189 1.9 uch hd64461pcmcia_chip_io_free,
190 1.9 uch hd64461pcmcia_chip_io_map,
191 1.9 uch hd64461pcmcia_chip_io_unmap,
192 1.9 uch hd64461pcmcia_chip_intr_establish,
193 1.9 uch hd64461pcmcia_chip_intr_disestablish,
194 1.9 uch hd64461pcmcia_chip_socket_enable,
195 1.9 uch hd64461pcmcia_chip_socket_disable,
196 1.28 mycroft hd64461pcmcia_chip_socket_settype,
197 1.1 uch };
198 1.1 uch
199 1.9 uch STATIC int hd64461pcmcia_match(struct device *, struct cfdata *, void *);
200 1.9 uch STATIC void hd64461pcmcia_attach(struct device *, struct device *, void *);
201 1.9 uch STATIC int hd64461pcmcia_print(void *, const char *);
202 1.30 drochner STATIC int hd64461pcmcia_submatch(struct device *, struct cfdata *,
203 1.31 drochner const int *, void *);
204 1.1 uch
205 1.19 thorpej CFATTACH_DECL(hd64461pcmcia, sizeof(struct hd64461pcmcia_softc),
206 1.20 thorpej hd64461pcmcia_match, hd64461pcmcia_attach, NULL, NULL);
207 1.1 uch
208 1.9 uch STATIC void hd64461pcmcia_attach_channel(struct hd64461pcmcia_softc *,
209 1.6 uch enum controller_channel);
210 1.1 uch /* hot plug */
211 1.9 uch STATIC void hd64461pcmcia_event_thread(void *);
212 1.9 uch STATIC void queue_event(struct hd64461pcmcia_channel *,
213 1.6 uch enum hd64461pcmcia_event_type);
214 1.1 uch /* interrupt handler */
215 1.9 uch STATIC int hd64461pcmcia_channel0_intr(void *);
216 1.9 uch STATIC int hd64461pcmcia_channel1_intr(void *);
217 1.1 uch /* card status */
218 1.9 uch STATIC enum hd64461pcmcia_event_type detect_card(enum controller_channel);
219 1.27 uch STATIC void hd64461pcmcia_power_off(enum controller_channel);
220 1.27 uch STATIC void hd64461pcmcia_power_on(enum controller_channel);
221 1.1 uch /* memory window access ops */
222 1.9 uch STATIC void hd64461pcmcia_memory_window_mode(enum controller_channel,
223 1.6 uch enum memory_window_mode)__attribute__((__unused__));
224 1.9 uch STATIC void hd64461pcmcia_memory_window_16(enum controller_channel,
225 1.9 uch enum memory_window_16);
226 1.2 uch /* bus width */
227 1.9 uch STATIC void hd64461_set_bus_width(enum controller_channel, int);
228 1.9 uch #ifdef HD64461PCMCIA_DEBUG
229 1.9 uch STATIC void hd64461pcmcia_info(struct hd64461pcmcia_softc *);
230 1.1 uch #endif
231 1.3 uch /* fix SH3 Area[56] bug */
232 1.9 uch STATIC void fixup_sh3_pcmcia_area(bus_space_tag_t);
233 1.26 uch #define _BUS_SPACE_ACCESS_HOOK() \
234 1.11 uch do { \
235 1.33 uwe uint8_t dummy __attribute__((__unused__)) = \
236 1.33 uwe *(volatile uint8_t *)0xba000000; \
237 1.11 uch } while (/*CONSTCOND*/0)
238 1.3 uch _BUS_SPACE_WRITE(_sh3_pcmcia_bug, 1, 8)
239 1.3 uch _BUS_SPACE_WRITE_MULTI(_sh3_pcmcia_bug, 1, 8)
240 1.3 uch _BUS_SPACE_WRITE_REGION(_sh3_pcmcia_bug, 1, 8)
241 1.3 uch _BUS_SPACE_SET_MULTI(_sh3_pcmcia_bug, 1, 8)
242 1.3 uch #undef _BUS_SPACE_ACCESS_HOOK
243 1.2 uch
244 1.26 uch #define DELAY_MS(x) delay((x) * 1000)
245 1.1 uch
246 1.33 uwe STATIC int
247 1.1 uch hd64461pcmcia_match(struct device *parent, struct cfdata *cf, void *aux)
248 1.1 uch {
249 1.1 uch struct hd64461_attach_args *ha = aux;
250 1.1 uch
251 1.1 uch return (ha->ha_module_id == HD64461_MODULE_PCMCIA);
252 1.1 uch }
253 1.1 uch
254 1.33 uwe STATIC void
255 1.1 uch hd64461pcmcia_attach(struct device *parent, struct device *self, void *aux)
256 1.1 uch {
257 1.1 uch struct hd64461_attach_args *ha = aux;
258 1.1 uch struct hd64461pcmcia_softc *sc = (struct hd64461pcmcia_softc *)self;
259 1.36 ad int error;
260 1.1 uch
261 1.1 uch sc->sc_module_id = ha->ha_module_id;
262 1.26 uch
263 1.1 uch printf("\n");
264 1.1 uch
265 1.9 uch #ifdef HD64461PCMCIA_DEBUG
266 1.9 uch hd64461pcmcia_info(sc);
267 1.1 uch #endif
268 1.1 uch /* Channel 0/1 common CSC event queue */
269 1.1 uch SIMPLEQ_INIT (&sc->sc_event_head);
270 1.36 ad error = kthread_create(PRI_NONE, 0, NULL, hd64461pcmcia_event_thread,
271 1.36 ad sc, &sc->sc_event_thread, "%s", sc->sc_dev.dv_xname);
272 1.36 ad KASSERT(error == 0);
273 1.1 uch
274 1.24 uwe #if !defined(HD64461PCMCIA_REORDER_ATTACH)
275 1.1 uch hd64461pcmcia_attach_channel(sc, CHANNEL_0);
276 1.1 uch hd64461pcmcia_attach_channel(sc, CHANNEL_1);
277 1.24 uwe #else
278 1.24 uwe hd64461pcmcia_attach_channel(sc, CHANNEL_1);
279 1.24 uwe hd64461pcmcia_attach_channel(sc, CHANNEL_0);
280 1.24 uwe #endif
281 1.1 uch }
282 1.1 uch
283 1.33 uwe STATIC void
284 1.1 uch hd64461pcmcia_event_thread(void *arg)
285 1.1 uch {
286 1.1 uch struct hd64461pcmcia_softc *sc = arg;
287 1.1 uch struct hd64461pcmcia_event *pe;
288 1.1 uch int s;
289 1.26 uch
290 1.1 uch while (!sc->sc_shutdown) {
291 1.1 uch tsleep(sc, PWAIT, "CSC wait", 0);
292 1.1 uch s = splhigh();
293 1.1 uch while ((pe = SIMPLEQ_FIRST(&sc->sc_event_head))) {
294 1.1 uch splx(s);
295 1.1 uch switch (pe->pe_type) {
296 1.1 uch default:
297 1.39 perry printf("%s: unknown event.\n", __func__);
298 1.1 uch break;
299 1.1 uch case EVENT_INSERT:
300 1.1 uch DPRINTF("insert event.\n");
301 1.1 uch pcmcia_card_attach(pe->pe_ch->ch_pcmcia);
302 1.1 uch break;
303 1.1 uch case EVENT_REMOVE:
304 1.1 uch DPRINTF("remove event.\n");
305 1.1 uch pcmcia_card_detach(pe->pe_ch->ch_pcmcia,
306 1.6 uch DETACH_FORCE);
307 1.1 uch break;
308 1.1 uch }
309 1.1 uch s = splhigh();
310 1.16 lukem SIMPLEQ_REMOVE_HEAD(&sc->sc_event_head, pe_link);
311 1.1 uch pe->__queued = 0;
312 1.1 uch }
313 1.1 uch splx(s);
314 1.1 uch }
315 1.1 uch /* NOTREACHED */
316 1.1 uch }
317 1.1 uch
318 1.33 uwe STATIC int
319 1.1 uch hd64461pcmcia_print(void *arg, const char *pnp)
320 1.1 uch {
321 1.6 uch
322 1.1 uch if (pnp)
323 1.21 thorpej aprint_normal("pcmcia at %s", pnp);
324 1.1 uch
325 1.1 uch return (UNCONF);
326 1.1 uch }
327 1.1 uch
328 1.33 uwe STATIC int
329 1.30 drochner hd64461pcmcia_submatch(struct device *parent, struct cfdata *cf,
330 1.31 drochner const int *ldesc, void *aux)
331 1.1 uch {
332 1.1 uch struct pcmciabus_attach_args *paa = aux;
333 1.2 uch struct hd64461pcmcia_channel *ch =
334 1.6 uch (struct hd64461pcmcia_channel *)paa->pch;
335 1.1 uch
336 1.2 uch if (ch->ch_channel == CHANNEL_0) {
337 1.2 uch if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
338 1.2 uch PCMCIABUSCF_CONTROLLER_DEFAULT &&
339 1.2 uch cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 0)
340 1.2 uch return 0;
341 1.2 uch } else {
342 1.2 uch if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
343 1.2 uch PCMCIABUSCF_CONTROLLER_DEFAULT &&
344 1.2 uch cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 1)
345 1.2 uch return 0;
346 1.2 uch }
347 1.1 uch paa->pct = (pcmcia_chipset_tag_t)&hd64461pcmcia_functions;
348 1.1 uch
349 1.17 thorpej return (config_match(parent, cf, aux));
350 1.1 uch }
351 1.1 uch
352 1.33 uwe STATIC void
353 1.1 uch hd64461pcmcia_attach_channel(struct hd64461pcmcia_softc *sc,
354 1.6 uch enum controller_channel channel)
355 1.1 uch {
356 1.1 uch struct device *parent = (struct device *)sc;
357 1.1 uch struct hd64461pcmcia_channel *ch = &sc->sc_ch[channel];
358 1.26 uch struct pcmciabus_attach_args paa;
359 1.1 uch bus_addr_t membase;
360 1.1 uch int i;
361 1.1 uch
362 1.1 uch ch->ch_parent = sc;
363 1.1 uch ch->ch_channel = channel;
364 1.1 uch
365 1.25 uwe /*
366 1.26 uch * Continuous 16-MB Area Mode
367 1.1 uch */
368 1.1 uch /* Attibute/Common memory extent */
369 1.1 uch membase = (channel == CHANNEL_0)
370 1.6 uch ? HD64461_PCC0_MEMBASE : HD64461_PCC1_MEMBASE;
371 1.3 uch
372 1.3 uch ch->ch_memt = bus_space_create(0, "PCMCIA attribute memory",
373 1.6 uch membase, 0x01000000); /* 16MB */
374 1.3 uch bus_space_alloc(ch->ch_memt, 0, 0x00ffffff, 0x01000000,
375 1.6 uch 0x01000000, 0x01000000, 0, &ch->ch_membase_addr,
376 1.6 uch &ch->ch_memh);
377 1.3 uch fixup_sh3_pcmcia_area(ch->ch_memt);
378 1.1 uch
379 1.1 uch /* Common memory space extent */
380 1.1 uch ch->ch_memsize = 0x01000000;
381 1.1 uch for (i = 0; i < MEMWIN_16M_MAX; i++) {
382 1.3 uch ch->ch_cmemt[i] = bus_space_create(0, "PCMCIA common memory",
383 1.6 uch membase + 0x01000000,
384 1.6 uch ch->ch_memsize);
385 1.3 uch fixup_sh3_pcmcia_area(ch->ch_cmemt[i]);
386 1.1 uch }
387 1.1 uch
388 1.1 uch /* I/O port extent and interrupt staff */
389 1.9 uch hd64461pcmcia_chip_socket_disable(ch); /* enable CSC interrupt only */
390 1.1 uch
391 1.1 uch if (channel == CHANNEL_0) {
392 1.1 uch ch->ch_iobase = 0;
393 1.1 uch ch->ch_iosize = HD64461_PCC0_IOSIZE;
394 1.26 uch ch->ch_iot = bus_space_create(0, "PCMCIA I/O port",
395 1.6 uch HD64461_PCC0_IOBASE,
396 1.6 uch ch->ch_iosize);
397 1.3 uch fixup_sh3_pcmcia_area(ch->ch_iot);
398 1.1 uch
399 1.15 uch hd6446x_intr_establish(HD64461_INTC_PCC0, IST_LEVEL, IPL_TTY,
400 1.6 uch hd64461pcmcia_channel0_intr, ch);
401 1.1 uch } else {
402 1.9 uch hd64461_set_bus_width(CHANNEL_1, PCMCIA_WIDTH_IO16);
403 1.15 uch hd6446x_intr_establish(HD64461_INTC_PCC1, IST_EDGE, IPL_TTY,
404 1.6 uch hd64461pcmcia_channel1_intr, ch);
405 1.1 uch }
406 1.1 uch
407 1.1 uch paa.paa_busname = "pcmcia";
408 1.1 uch paa.pch = (pcmcia_chipset_handle_t)ch;
409 1.1 uch paa.iobase = ch->ch_iobase;
410 1.1 uch paa.iosize = ch->ch_iosize;
411 1.1 uch
412 1.30 drochner ch->ch_pcmcia = config_found_sm_loc(parent, "pcmciabus", NULL, &paa,
413 1.30 drochner hd64461pcmcia_print, hd64461pcmcia_submatch);
414 1.1 uch
415 1.1 uch if (ch->ch_pcmcia && (detect_card(ch->ch_channel) == EVENT_INSERT)) {
416 1.1 uch ch->ch_attached = 1;
417 1.1 uch pcmcia_card_attach(ch->ch_pcmcia);
418 1.1 uch }
419 1.1 uch }
420 1.1 uch
421 1.33 uwe STATIC int
422 1.1 uch hd64461pcmcia_channel0_intr(void *arg)
423 1.1 uch {
424 1.1 uch struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)arg;
425 1.33 uwe uint8_t r;
426 1.1 uch int ret = 0;
427 1.1 uch
428 1.1 uch r = hd64461_reg_read_1(HD64461_PCC0CSCR_REG8);
429 1.1 uch /* clear interrtupt (edge source only) */
430 1.1 uch hd64461_reg_write_1(HD64461_PCC0CSCR_REG8, 0);
431 1.1 uch
432 1.1 uch if (r & HD64461_PCC0CSCR_P0IREQ) {
433 1.4 uch if (ch->ch_ih_card_func) {
434 1.1 uch ret = (*ch->ch_ih_card_func)(ch->ch_ih_card_arg);
435 1.4 uch } else
436 1.1 uch DPRINTF("spurious IREQ interrupt.\n");
437 1.1 uch }
438 1.1 uch
439 1.1 uch if (r & HD64461_PCC0CSCR_P0CDC)
440 1.1 uch queue_event(ch, detect_card(ch->ch_channel));
441 1.1 uch
442 1.1 uch return ret;
443 1.1 uch }
444 1.1 uch
445 1.33 uwe STATIC int
446 1.1 uch hd64461pcmcia_channel1_intr(void *arg)
447 1.1 uch {
448 1.1 uch struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)arg;
449 1.33 uwe uint8_t r;
450 1.1 uch int ret = 0;
451 1.1 uch
452 1.1 uch r = hd64461_reg_read_1(HD64461_PCC1CSCR_REG8);
453 1.1 uch /* clear interrtupt */
454 1.1 uch hd64461_reg_write_1(HD64461_PCC1CSCR_REG8, 0);
455 1.1 uch
456 1.1 uch if (r & HD64461_PCC1CSCR_P1RC) {
457 1.1 uch if (ch->ch_ih_card_func)
458 1.1 uch ret = (*ch->ch_ih_card_func)(ch->ch_ih_card_arg);
459 1.1 uch else
460 1.1 uch DPRINTF("spurious READY interrupt.\n");
461 1.1 uch }
462 1.1 uch
463 1.1 uch if (r & HD64461_PCC1CSCR_P1CDC)
464 1.1 uch queue_event(ch, detect_card(ch->ch_channel));
465 1.1 uch
466 1.1 uch return ret;
467 1.1 uch }
468 1.1 uch
469 1.33 uwe STATIC void
470 1.1 uch queue_event(struct hd64461pcmcia_channel *ch,
471 1.6 uch enum hd64461pcmcia_event_type type)
472 1.1 uch {
473 1.1 uch struct hd64461pcmcia_event *pe, *pool;
474 1.1 uch struct hd64461pcmcia_softc *sc = ch->ch_parent;
475 1.1 uch int i;
476 1.1 uch int s = splhigh();
477 1.1 uch
478 1.1 uch if (type == EVENT_NONE)
479 1.1 uch goto out;
480 1.1 uch
481 1.1 uch pe = 0;
482 1.1 uch pool = sc->sc_event_pool;
483 1.1 uch for (i = 0; i < EVENT_QUEUE_MAX; i++) {
484 1.1 uch if (!pool[i].__queued) {
485 1.1 uch pe = &pool[i];
486 1.1 uch break;
487 1.1 uch }
488 1.1 uch }
489 1.1 uch
490 1.1 uch if (pe == 0) {
491 1.39 perry printf("%s: event FIFO overflow (max %d).\n", __func__,
492 1.6 uch EVENT_QUEUE_MAX);
493 1.1 uch goto out;
494 1.1 uch }
495 1.1 uch
496 1.1 uch if ((ch->ch_attached && (type == EVENT_INSERT)) ||
497 1.1 uch (!ch->ch_attached && (type == EVENT_REMOVE))) {
498 1.1 uch DPRINTF("spurious CSC interrupt.\n");
499 1.1 uch goto out;
500 1.1 uch }
501 1.1 uch
502 1.1 uch ch->ch_attached = (type == EVENT_INSERT);
503 1.1 uch pe->__queued = 1;
504 1.1 uch pe->pe_type = type;
505 1.1 uch pe->pe_ch = ch;
506 1.1 uch SIMPLEQ_INSERT_TAIL(&sc->sc_event_head, pe, pe_link);
507 1.1 uch wakeup(sc);
508 1.1 uch out:
509 1.1 uch splx(s);
510 1.1 uch }
511 1.1 uch
512 1.1 uch /*
513 1.1 uch * interface for pcmcia driver.
514 1.1 uch */
515 1.33 uwe STATIC void *
516 1.9 uch hd64461pcmcia_chip_intr_establish(pcmcia_chipset_handle_t pch,
517 1.9 uch struct pcmcia_function *pf,
518 1.6 uch int ipl, int (*ih_func)(void *), void *ih_arg)
519 1.1 uch {
520 1.1 uch struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
521 1.1 uch int channel = ch->ch_channel;
522 1.1 uch bus_addr_t cscier = HD64461_PCCCSCIER(channel);
523 1.1 uch int s = splhigh();
524 1.33 uwe uint8_t r;
525 1.1 uch
526 1.1 uch ch->ch_ih_card_func = ih_func;
527 1.1 uch ch->ch_ih_card_arg = ih_arg;
528 1.1 uch
529 1.1 uch /* enable card interrupt */
530 1.1 uch r = hd64461_reg_read_1(cscier);
531 1.1 uch if (channel == CHANNEL_0) {
532 1.1 uch /* set level mode */
533 1.1 uch r &= ~HD64461_PCC0CSCIER_P0IREQE_MASK;
534 1.1 uch r |= HD64461_PCC0CSCIER_P0IREQE_LEVEL;
535 1.15 uch hd6446x_intr_priority(HD64461_INTC_PCC0, ipl);
536 1.1 uch } else {
537 1.1 uch /* READY-pin LOW to HIGH changes generates interrupt */
538 1.1 uch r |= HD64461_PCC1CSCIER_P1RE;
539 1.15 uch hd6446x_intr_priority(HD64461_INTC_PCC1, ipl);
540 1.1 uch }
541 1.1 uch hd64461_reg_write_1(cscier, r);
542 1.1 uch
543 1.1 uch splx(s);
544 1.1 uch
545 1.1 uch return (void *)ih_func;
546 1.1 uch }
547 1.1 uch
548 1.33 uwe STATIC void
549 1.9 uch hd64461pcmcia_chip_intr_disestablish(pcmcia_chipset_handle_t pch, void *ih)
550 1.1 uch {
551 1.1 uch struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
552 1.1 uch int channel = ch->ch_channel;
553 1.1 uch bus_addr_t cscier = HD64461_PCCCSCIER(channel);
554 1.1 uch int s = splhigh();
555 1.33 uwe uint8_t r;
556 1.4 uch
557 1.1 uch /* disable card interrupt */
558 1.1 uch r = hd64461_reg_read_1(cscier);
559 1.1 uch if (channel == CHANNEL_0) {
560 1.1 uch r &= ~HD64461_PCC0CSCIER_P0IREQE_MASK;
561 1.1 uch r |= HD64461_PCC0CSCIER_P0IREQE_NONE;
562 1.15 uch hd6446x_intr_priority(HD64461_INTC_PCC0, IPL_TTY);
563 1.1 uch } else {
564 1.1 uch r &= ~HD64461_PCC1CSCIER_P1RE;
565 1.15 uch hd6446x_intr_priority(HD64461_INTC_PCC1, IPL_TTY);
566 1.1 uch }
567 1.1 uch hd64461_reg_write_1(cscier, r);
568 1.1 uch
569 1.1 uch ch->ch_ih_card_func = 0;
570 1.1 uch
571 1.1 uch splx(s);
572 1.1 uch }
573 1.1 uch
574 1.33 uwe STATIC int
575 1.9 uch hd64461pcmcia_chip_mem_alloc(pcmcia_chipset_handle_t pch, bus_size_t size,
576 1.6 uch struct pcmcia_mem_handle *pcmhp)
577 1.1 uch {
578 1.1 uch struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
579 1.1 uch
580 1.1 uch pcmhp->memt = ch->ch_memt;
581 1.1 uch pcmhp->addr = ch->ch_membase_addr;
582 1.1 uch pcmhp->memh = ch->ch_memh;
583 1.1 uch pcmhp->size = size;
584 1.1 uch pcmhp->realsize = size;
585 1.2 uch
586 1.2 uch DPRINTF("base 0x%08lx size %#lx\n", pcmhp->addr, size);
587 1.2 uch
588 1.1 uch return (0);
589 1.1 uch }
590 1.1 uch
591 1.33 uwe STATIC void
592 1.9 uch hd64461pcmcia_chip_mem_free(pcmcia_chipset_handle_t pch,
593 1.9 uch struct pcmcia_mem_handle *pcmhp)
594 1.1 uch {
595 1.1 uch /* nothing to do */
596 1.1 uch }
597 1.1 uch
598 1.33 uwe STATIC int
599 1.9 uch hd64461pcmcia_chip_mem_map(pcmcia_chipset_handle_t pch, int kind,
600 1.9 uch bus_addr_t card_addr,
601 1.6 uch bus_size_t size, struct pcmcia_mem_handle *pcmhp,
602 1.8 soren bus_size_t *offsetp, int *windowp)
603 1.1 uch {
604 1.1 uch struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
605 1.1 uch struct hd64461pcmcia_window_cookie *cookie;
606 1.2 uch bus_addr_t ofs;
607 1.1 uch
608 1.1 uch cookie = malloc(sizeof(struct hd64461pcmcia_window_cookie),
609 1.6 uch M_DEVBUF, M_NOWAIT);
610 1.1 uch KASSERT(cookie);
611 1.1 uch memset(cookie, 0, sizeof(struct hd64461pcmcia_window_cookie));
612 1.1 uch
613 1.2 uch /* Address */
614 1.2 uch if ((kind & ~PCMCIA_WIDTH_MEM_MASK) == PCMCIA_MEM_ATTR) {
615 1.2 uch cookie->wc_tag = ch->ch_memt;
616 1.1 uch if (bus_space_subregion(ch->ch_memt, ch->ch_memh, card_addr,
617 1.6 uch size, &cookie->wc_handle) != 0)
618 1.1 uch goto bad;
619 1.26 uch
620 1.1 uch *offsetp = card_addr;
621 1.1 uch cookie->wc_window = -1;
622 1.1 uch } else {
623 1.1 uch int window = card_addr / ch->ch_memsize;
624 1.1 uch KASSERT(window < MEMWIN_16M_MAX);
625 1.1 uch
626 1.2 uch cookie->wc_tag = ch->ch_cmemt[window];
627 1.2 uch ofs = card_addr - window * ch->ch_memsize;
628 1.2 uch if (bus_space_map(cookie->wc_tag, ofs, size, 0,
629 1.6 uch &cookie->wc_handle) != 0)
630 1.1 uch goto bad;
631 1.26 uch
632 1.4 uch /* XXX bogus. check window per common memory access. */
633 1.9 uch hd64461pcmcia_memory_window_16(ch->ch_channel, window);
634 1.2 uch *offsetp = ofs + 0x01000000; /* skip attribute area */
635 1.1 uch cookie->wc_window = window;
636 1.1 uch }
637 1.1 uch cookie->wc_size = size;
638 1.1 uch *windowp = (int)cookie;
639 1.1 uch
640 1.2 uch DPRINTF("(%s) %#lx+%#lx-> %#lx+%#lx\n", kind == PCMCIA_MEM_ATTR ?
641 1.6 uch "attribute" : "common", ch->ch_memh, card_addr, *offsetp,
642 1.6 uch size);
643 1.1 uch
644 1.1 uch return (0);
645 1.1 uch bad:
646 1.1 uch DPRINTF("%#lx-%#lx map failed.\n", card_addr, size);
647 1.1 uch free(cookie, M_DEVBUF);
648 1.1 uch
649 1.1 uch return (1);
650 1.1 uch }
651 1.1 uch
652 1.33 uwe STATIC void
653 1.9 uch hd64461pcmcia_chip_mem_unmap(pcmcia_chipset_handle_t pch, int window)
654 1.1 uch {
655 1.1 uch struct hd64461pcmcia_window_cookie *cookie = (void *)window;
656 1.1 uch
657 1.1 uch if (cookie->wc_window != -1)
658 1.1 uch bus_space_unmap(cookie->wc_tag, cookie->wc_handle,
659 1.6 uch cookie->wc_size);
660 1.2 uch DPRINTF("%#lx-%#x\n", cookie->wc_handle, cookie->wc_size);
661 1.1 uch free(cookie, M_DEVBUF);
662 1.1 uch }
663 1.1 uch
664 1.33 uwe STATIC int
665 1.9 uch hd64461pcmcia_chip_io_alloc(pcmcia_chipset_handle_t pch, bus_addr_t start,
666 1.9 uch bus_size_t size, bus_size_t align, struct pcmcia_io_handle *pcihp)
667 1.1 uch {
668 1.1 uch struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
669 1.1 uch
670 1.2 uch if (ch->ch_channel == CHANNEL_1)
671 1.2 uch return (1);
672 1.2 uch
673 1.1 uch if (start) {
674 1.1 uch if (bus_space_map(ch->ch_iot, start, size, 0, &pcihp->ioh)) {
675 1.1 uch DPRINTF("couldn't map %#lx+%#lx\n", start, size);
676 1.1 uch return (1);
677 1.1 uch }
678 1.1 uch DPRINTF("map %#lx+%#lx\n", start, size);
679 1.1 uch } else {
680 1.1 uch if (bus_space_alloc(ch->ch_iot, ch->ch_iobase,
681 1.6 uch ch->ch_iobase + ch->ch_iosize - 1,
682 1.26 uch size, align, 0, 0, &pcihp->addr,
683 1.6 uch &pcihp->ioh)) {
684 1.1 uch DPRINTF("couldn't allocate %#lx\n", size);
685 1.1 uch return (1);
686 1.1 uch }
687 1.1 uch pcihp->flags = PCMCIA_IO_ALLOCATED;
688 1.1 uch DPRINTF("%#lx from %#lx\n", size, pcihp->addr);
689 1.1 uch }
690 1.1 uch
691 1.1 uch pcihp->iot = ch->ch_iot;
692 1.1 uch pcihp->size = size;
693 1.26 uch
694 1.1 uch return (0);
695 1.1 uch }
696 1.1 uch
697 1.33 uwe STATIC int
698 1.9 uch hd64461pcmcia_chip_io_map(pcmcia_chipset_handle_t pch, int width,
699 1.9 uch bus_addr_t offset,
700 1.6 uch bus_size_t size, struct pcmcia_io_handle *pcihp, int *windowp)
701 1.1 uch {
702 1.1 uch struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
703 1.1 uch #ifdef HD64461PCMCIA_DEBUG
704 1.35 uwe static const char *width_names[] = { "auto", "io8", "io16" };
705 1.1 uch #endif
706 1.2 uch if (ch->ch_channel == CHANNEL_1)
707 1.2 uch return (1);
708 1.1 uch
709 1.9 uch hd64461_set_bus_width(CHANNEL_0, width);
710 1.23 uwe
711 1.23 uwe /* fake. drivers init that to -1 and check if it was changed. */
712 1.23 uwe *windowp = 0;
713 1.1 uch
714 1.1 uch DPRINTF("%#lx:%#lx+%#lx %s\n", pcihp->ioh, offset, size,
715 1.6 uch width_names[width]);
716 1.1 uch
717 1.1 uch return (0);
718 1.1 uch }
719 1.1 uch
720 1.33 uwe STATIC void
721 1.9 uch hd64461pcmcia_chip_io_free(pcmcia_chipset_handle_t pch,
722 1.9 uch struct pcmcia_io_handle *pcihp)
723 1.1 uch {
724 1.2 uch struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
725 1.2 uch
726 1.2 uch if (ch->ch_channel == CHANNEL_1)
727 1.2 uch return;
728 1.2 uch
729 1.1 uch if (pcihp->flags & PCMCIA_IO_ALLOCATED)
730 1.1 uch bus_space_free(pcihp->iot, pcihp->ioh, pcihp->size);
731 1.1 uch else
732 1.1 uch bus_space_unmap(pcihp->iot, pcihp->ioh, pcihp->size);
733 1.1 uch
734 1.1 uch DPRINTF("%#lx+%#lx\n", pcihp->ioh, pcihp->size);
735 1.1 uch }
736 1.1 uch
737 1.33 uwe STATIC void
738 1.9 uch hd64461pcmcia_chip_io_unmap(pcmcia_chipset_handle_t pch, int window)
739 1.1 uch {
740 1.33 uwe
741 1.1 uch /* nothing to do */
742 1.1 uch }
743 1.1 uch
744 1.33 uwe STATIC void
745 1.9 uch hd64461pcmcia_chip_socket_enable(pcmcia_chipset_handle_t pch)
746 1.1 uch {
747 1.1 uch struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
748 1.1 uch int channel = ch->ch_channel;
749 1.1 uch bus_addr_t isr, gcr;
750 1.33 uwe uint8_t r;
751 1.28 mycroft int i;
752 1.1 uch
753 1.1 uch DPRINTF("enable channel %d\n", channel);
754 1.1 uch isr = HD64461_PCCISR(channel);
755 1.1 uch gcr = HD64461_PCCGCR(channel);
756 1.1 uch
757 1.9 uch hd64461pcmcia_power_off(channel);
758 1.9 uch hd64461pcmcia_power_on(channel);
759 1.1 uch
760 1.29 mycroft /* assert reset, set card type to memory */
761 1.27 uch r = hd64461_reg_read_1(gcr);
762 1.27 uch r |= HD64461_PCCGCR_PCCR;
763 1.29 mycroft r &= ~HD64461_PCC0GCR_P0PCCT;
764 1.27 uch hd64461_reg_write_1(gcr, r);
765 1.27 uch
766 1.27 uch /*
767 1.27 uch * hold RESET at least 10us.
768 1.27 uch */
769 1.27 uch DELAY_MS(20);
770 1.27 uch
771 1.27 uch /* clear the reset flag */
772 1.27 uch r &= ~HD64461_PCCGCR_PCCR;
773 1.27 uch hd64461_reg_write_1(gcr, r);
774 1.27 uch DELAY_MS(2000);
775 1.27 uch
776 1.27 uch /* wait for the chip to finish initializing */
777 1.27 uch for (i = 0; i < 10000; i++) {
778 1.27 uch if ((hd64461_reg_read_1(isr) & HD64461_PCCISR_READY))
779 1.27 uch goto reset_ok;
780 1.27 uch DELAY_MS(500);
781 1.26 uch
782 1.27 uch if ((i > 5000) && (i % 100 == 99))
783 1.27 uch printf(".");
784 1.1 uch }
785 1.27 uch printf("reset failed.\n");
786 1.27 uch hd64461pcmcia_power_off(channel);
787 1.27 uch return;
788 1.27 uch
789 1.27 uch reset_ok:
790 1.1 uch /* set Continuous 16-MB Area Mode */
791 1.1 uch ch->ch_memory_window_mode = MEMWIN_16M_MODE;
792 1.9 uch hd64461pcmcia_memory_window_mode(channel, ch->ch_memory_window_mode);
793 1.1 uch
794 1.26 uch /*
795 1.1 uch * set Common memory area.
796 1.1 uch */
797 1.9 uch hd64461pcmcia_memory_window_16(channel, MEMWIN_16M_COMMON_0);
798 1.1 uch
799 1.28 mycroft DPRINTF("OK.\n");
800 1.28 mycroft }
801 1.28 mycroft
802 1.33 uwe STATIC void
803 1.28 mycroft hd64461pcmcia_chip_socket_settype(pcmcia_chipset_handle_t pch, int type)
804 1.28 mycroft {
805 1.28 mycroft struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
806 1.28 mycroft int channel = ch->ch_channel;
807 1.28 mycroft bus_addr_t gcr;
808 1.33 uwe uint8_t r;
809 1.28 mycroft
810 1.28 mycroft DPRINTF("settype channel %d\n", channel);
811 1.28 mycroft gcr = HD64461_PCCGCR(channel);
812 1.28 mycroft
813 1.1 uch /* set the card type */
814 1.7 uch r = hd64461_reg_read_1(gcr);
815 1.1 uch if (channel == CHANNEL_0) {
816 1.28 mycroft if (type == PCMCIA_IFTYPE_IO)
817 1.1 uch r |= HD64461_PCC0GCR_P0PCCT;
818 1.1 uch else
819 1.1 uch r &= ~HD64461_PCC0GCR_P0PCCT;
820 1.7 uch } else {
821 1.7 uch /* reserved bit must be 0 */
822 1.26 uch r &= ~HD64461_PCC1GCR_RESERVED;
823 1.1 uch }
824 1.7 uch hd64461_reg_write_1(gcr, r);
825 1.1 uch
826 1.1 uch DPRINTF("OK.\n");
827 1.1 uch }
828 1.1 uch
829 1.33 uwe STATIC void
830 1.9 uch hd64461pcmcia_chip_socket_disable(pcmcia_chipset_handle_t pch)
831 1.1 uch {
832 1.1 uch struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
833 1.1 uch int channel = ch->ch_channel;
834 1.1 uch
835 1.1 uch /* dont' disable CSC interrupt */
836 1.1 uch hd64461_reg_write_1(HD64461_PCCCSCIER(channel), HD64461_PCCCSCIER_CDE);
837 1.1 uch hd64461_reg_write_1(HD64461_PCCCSCR(channel), 0);
838 1.1 uch
839 1.1 uch /* power down the socket */
840 1.9 uch hd64461pcmcia_power_off(channel);
841 1.1 uch }
842 1.1 uch
843 1.1 uch /*
844 1.1 uch * Card detect
845 1.1 uch */
846 1.33 uwe STATIC void
847 1.9 uch hd64461pcmcia_power_off(enum controller_channel channel)
848 1.1 uch {
849 1.33 uwe uint8_t r;
850 1.33 uwe uint16_t r16;
851 1.1 uch bus_addr_t scr, gcr;
852 1.26 uch
853 1.1 uch gcr = HD64461_PCCGCR(channel);
854 1.1 uch scr = HD64461_PCCSCR(channel);
855 1.1 uch
856 1.1 uch /* DRV (external buffer) high level */
857 1.1 uch r = hd64461_reg_read_1(gcr);
858 1.1 uch r &= ~HD64461_PCCGCR_DRVE;
859 1.1 uch hd64461_reg_write_1(gcr, r);
860 1.1 uch
861 1.1 uch /* stop power */
862 1.1 uch r = hd64461_reg_read_1(scr);
863 1.1 uch r |= HD64461_PCCSCR_VCC1; /* VCC1 high */
864 1.1 uch hd64461_reg_write_1(scr, r);
865 1.1 uch r = hd64461_reg_read_1(gcr);
866 1.1 uch r |= HD64461_PCCGCR_VCC0; /* VCC0 high */
867 1.1 uch hd64461_reg_write_1(gcr, r);
868 1.26 uch /*
869 1.1 uch * wait 300ms until power fails (Tpf). Then, wait 100ms since
870 1.1 uch * we are changing Vcc (Toff).
871 1.1 uch */
872 1.2 uch DELAY_MS(300 + 100);
873 1.1 uch
874 1.1 uch /* stop clock */
875 1.1 uch r16 = hd64461_reg_read_2(HD64461_SYSSTBCR_REG16);
876 1.1 uch r16 |= (channel == CHANNEL_0 ? HD64461_SYSSTBCR_SPC0ST :
877 1.6 uch HD64461_SYSSTBCR_SPC1ST);
878 1.1 uch hd64461_reg_write_2(HD64461_SYSSTBCR_REG16, r16);
879 1.1 uch }
880 1.1 uch
881 1.33 uwe STATIC void
882 1.9 uch hd64461pcmcia_power_on(enum controller_channel channel)
883 1.1 uch {
884 1.33 uwe uint8_t r;
885 1.33 uwe uint16_t r16;
886 1.1 uch bus_addr_t scr, gcr, isr;
887 1.26 uch
888 1.1 uch isr = HD64461_PCCISR(channel);
889 1.1 uch gcr = HD64461_PCCGCR(channel);
890 1.1 uch scr = HD64461_PCCSCR(channel);
891 1.1 uch
892 1.26 uch /*
893 1.4 uch * XXX to access attribute memory, this is required.
894 1.4 uch */
895 1.1 uch if (channel == CHANNEL_0) {
896 1.1 uch /* GPIO Port A XXX Jonanada690 specific? */
897 1.1 uch r16 = hd64461_reg_read_2(HD64461_GPADR_REG16);
898 1.1 uch r16 &= ~0xf;
899 1.1 uch r16 |= 0x5;
900 1.1 uch hd64461_reg_write_2(HD64461_GPADR_REG16, r16);
901 1.1 uch }
902 1.1 uch
903 1.5 uch if (channel == CHANNEL_1) {
904 1.27 uch /* GPIO Port C, Port D -> PCC1 pin
905 1.27 uch * I assume SYSCR[1:0] == 0
906 1.27 uch */
907 1.5 uch hd64461_reg_write_2(HD64461_GPCCR_REG16, 0xa800);
908 1.5 uch hd64461_reg_write_2(HD64461_GPDCR_REG16, 0xaa0a);
909 1.5 uch }
910 1.5 uch
911 1.1 uch /* supply clock */
912 1.1 uch r16 = hd64461_reg_read_2(HD64461_SYSSTBCR_REG16);
913 1.1 uch r16 &= ~(channel == CHANNEL_0 ? HD64461_SYSSTBCR_SPC0ST :
914 1.6 uch HD64461_SYSSTBCR_SPC1ST);
915 1.1 uch hd64461_reg_write_2(HD64461_SYSSTBCR_REG16, r16);
916 1.2 uch DELAY_MS(200);
917 1.1 uch
918 1.1 uch /* detect voltage and supply VCC */
919 1.1 uch r = hd64461_reg_read_1(isr);
920 1.14 uch
921 1.1 uch switch (r & (HD64461_PCCISR_VS1 | HD64461_PCCISR_VS2)) {
922 1.7 uch case (HD64461_PCCISR_VS1 | HD64461_PCCISR_VS2): /* 5 V */
923 1.1 uch DPRINTF("5V card\n");
924 1.14 uch hd64461pcmcia_power(channel, V_5, 1);
925 1.1 uch break;
926 1.7 uch case HD64461_PCCISR_VS2: /* 3.3 / 5 V */
927 1.7 uch /* FALLTHROUGH */
928 1.7 uch case 0: /* x.x / 3.3 / 5 V */
929 1.1 uch DPRINTF("3.3V card\n");
930 1.14 uch hd64461pcmcia_power(channel, V_3_3, 1);
931 1.1 uch break;
932 1.7 uch case HD64461_PCCISR_VS1: /* x.x V */
933 1.7 uch /* FALLTHROUGH */
934 1.14 uch DPRINTF("x.x V card\n");
935 1.14 uch hd64461pcmcia_power(channel, V_X_X, 1);
936 1.7 uch return;
937 1.1 uch default:
938 1.1 uch printf("\nunknown Voltage. don't attach.\n");
939 1.1 uch return;
940 1.1 uch }
941 1.14 uch
942 1.1 uch /*
943 1.1 uch * wait 100ms until power raise (Tpr) and 20ms to become
944 1.1 uch * stable (Tsu(Vcc)).
945 1.1 uch *
946 1.1 uch * some machines require some more time to be settled
947 1.1 uch * (300ms is added here).
948 1.1 uch */
949 1.2 uch DELAY_MS(100 + 20 + 300);
950 1.1 uch
951 1.1 uch /* DRV (external buffer) low level */
952 1.1 uch r = hd64461_reg_read_1(gcr);
953 1.1 uch r |= HD64461_PCCGCR_DRVE;
954 1.1 uch hd64461_reg_write_1(gcr, r);
955 1.1 uch
956 1.1 uch /* clear interrupt */
957 1.1 uch hd64461_reg_write_1(channel == CHANNEL_0 ? HD64461_PCC0CSCR_REG8 :
958 1.6 uch HD64461_PCC1CSCR_REG8, 0);
959 1.1 uch }
960 1.1 uch
961 1.33 uwe STATIC enum hd64461pcmcia_event_type
962 1.1 uch detect_card(enum controller_channel channel)
963 1.1 uch {
964 1.33 uwe uint8_t r;
965 1.1 uch
966 1.1 uch r = hd64461_reg_read_1(HD64461_PCCISR(channel)) &
967 1.6 uch (HD64461_PCCISR_CD2 | HD64461_PCCISR_CD1);
968 1.1 uch
969 1.1 uch if (r == (HD64461_PCCISR_CD2 | HD64461_PCCISR_CD1)) {
970 1.1 uch DPRINTF("remove\n");
971 1.1 uch return EVENT_REMOVE;
972 1.1 uch }
973 1.1 uch if (r == 0) {
974 1.26 uch DPRINTF("insert\n");
975 1.1 uch return EVENT_INSERT;
976 1.1 uch }
977 1.1 uch DPRINTF("transition\n");
978 1.1 uch
979 1.1 uch return EVENT_NONE;
980 1.1 uch }
981 1.1 uch
982 1.1 uch /*
983 1.1 uch * Memory window access ops.
984 1.1 uch */
985 1.33 uwe STATIC void
986 1.9 uch hd64461pcmcia_memory_window_mode(enum controller_channel channel,
987 1.6 uch enum memory_window_mode mode)
988 1.1 uch {
989 1.1 uch bus_addr_t a = HD64461_PCCGCR(channel);
990 1.33 uwe uint8_t r = hd64461_reg_read_1(a);
991 1.26 uch
992 1.1 uch r &= ~HD64461_PCCGCR_MMOD;
993 1.1 uch r |= (mode == MEMWIN_16M_MODE) ? HD64461_PCCGCR_MMOD_16M :
994 1.6 uch HD64461_PCCGCR_MMOD_32M;
995 1.1 uch hd64461_reg_write_1(a, r);
996 1.1 uch }
997 1.1 uch
998 1.33 uwe STATIC void
999 1.9 uch hd64461pcmcia_memory_window_16(enum controller_channel channel,
1000 1.9 uch enum memory_window_16 window)
1001 1.1 uch {
1002 1.1 uch bus_addr_t a = HD64461_PCCGCR(channel);
1003 1.33 uwe uint8_t r;
1004 1.1 uch
1005 1.1 uch r = hd64461_reg_read_1(a);
1006 1.1 uch r &= ~(HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PA24);
1007 1.1 uch
1008 1.1 uch switch (window) {
1009 1.1 uch case MEMWIN_16M_COMMON_0:
1010 1.1 uch break;
1011 1.1 uch case MEMWIN_16M_COMMON_1:
1012 1.1 uch r |= HD64461_PCCGCR_PA24;
1013 1.1 uch break;
1014 1.1 uch case MEMWIN_16M_COMMON_2:
1015 1.1 uch r |= HD64461_PCCGCR_PA25;
1016 1.1 uch break;
1017 1.1 uch case MEMWIN_16M_COMMON_3:
1018 1.1 uch r |= (HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PA24);
1019 1.1 uch break;
1020 1.1 uch }
1021 1.1 uch
1022 1.1 uch hd64461_reg_write_1(a, r);
1023 1.1 uch }
1024 1.1 uch
1025 1.2 uch #if unused
1026 1.33 uwe STATIC void
1027 1.1 uch memory_window_32(enum controller_channel channel, enum memory_window_32 window)
1028 1.1 uch {
1029 1.1 uch bus_addr_t a = HD64461_PCCGCR(channel);
1030 1.33 uwe uint8_t r;
1031 1.1 uch
1032 1.1 uch r = hd64461_reg_read_1(a);
1033 1.1 uch r &= ~(HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PREG);
1034 1.1 uch
1035 1.1 uch switch (window) {
1036 1.1 uch case MEMWIN_32M_ATTR:
1037 1.1 uch break;
1038 1.1 uch case MEMWIN_32M_COMMON_0:
1039 1.1 uch r |= HD64461_PCCGCR_PREG;
1040 1.1 uch break;
1041 1.1 uch case MEMWIN_32M_COMMON_1:
1042 1.1 uch r |= (HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PREG);
1043 1.1 uch break;
1044 1.1 uch }
1045 1.1 uch
1046 1.1 uch hd64461_reg_write_1(a, r);
1047 1.2 uch }
1048 1.2 uch #endif
1049 1.2 uch
1050 1.33 uwe STATIC void
1051 1.9 uch hd64461_set_bus_width(enum controller_channel channel, int width)
1052 1.2 uch {
1053 1.33 uwe uint16_t r16;
1054 1.2 uch
1055 1.12 uch r16 = _reg_read_2(SH3_BCR2);
1056 1.2 uch if (channel == CHANNEL_0) {
1057 1.2 uch r16 &= ~((1 << 13)|(1 << 12));
1058 1.2 uch r16 |= 1 << (width == PCMCIA_WIDTH_IO8 ? 12 : 13);
1059 1.2 uch } else {
1060 1.2 uch r16 &= ~((1 << 11)|(1 << 10));
1061 1.2 uch r16 |= 1 << (width == PCMCIA_WIDTH_IO8 ? 10 : 11);
1062 1.2 uch }
1063 1.12 uch _reg_write_2(SH3_BCR2, r16);
1064 1.1 uch }
1065 1.1 uch
1066 1.33 uwe STATIC void
1067 1.3 uch fixup_sh3_pcmcia_area(bus_space_tag_t t)
1068 1.3 uch {
1069 1.3 uch struct hpcsh_bus_space *hbs = (void *)t;
1070 1.3 uch
1071 1.3 uch hbs->hbs_w_1 = _sh3_pcmcia_bug_write_1;
1072 1.3 uch hbs->hbs_wm_1 = _sh3_pcmcia_bug_write_multi_1;
1073 1.3 uch hbs->hbs_wr_1 = _sh3_pcmcia_bug_write_region_1;
1074 1.3 uch hbs->hbs_sm_1 = _sh3_pcmcia_bug_set_multi_1;
1075 1.3 uch }
1076 1.3 uch
1077 1.9 uch #ifdef HD64461PCMCIA_DEBUG
1078 1.33 uwe STATIC void
1079 1.1 uch hd64461pcmcia_info(struct hd64461pcmcia_softc *sc)
1080 1.1 uch {
1081 1.33 uwe uint8_t r8;
1082 1.1 uch
1083 1.9 uch dbg_banner_function();
1084 1.1 uch /*
1085 1.1 uch * PCC0
1086 1.1 uch */
1087 1.1 uch printf("[PCC0 memory and I/O card (SH3 Area 6)]\n");
1088 1.1 uch printf("PCC0 Interface Status Register\n");
1089 1.1 uch r8 = hd64461_reg_read_1(HD64461_PCC0ISR_REG8);
1090 1.9 uch
1091 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCC0ISR_##m, #m)
1092 1.9 uch _(P0READY);_(P0MWP);_(P0VS2);_(P0VS1);_(P0CD2);_(P0CD1);
1093 1.9 uch _(P0BVD2);_(P0BVD1);
1094 1.9 uch #undef _
1095 1.1 uch printf("\n");
1096 1.1 uch
1097 1.1 uch printf("PCC0 General Control Register\n");
1098 1.26 uch r8 = hd64461_reg_read_1(HD64461_PCC0GCR_REG8);
1099 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCC0GCR_##m, #m)
1100 1.9 uch _(P0DRVE);_(P0PCCR);_(P0PCCT);_(P0VCC0);_(P0MMOD);
1101 1.9 uch _(P0PA25);_(P0PA24);_(P0REG);
1102 1.9 uch #undef _
1103 1.1 uch printf("\n");
1104 1.1 uch
1105 1.1 uch printf("PCC0 Card Status Change Register\n");
1106 1.1 uch r8 = hd64461_reg_read_1(HD64461_PCC0CSCR_REG8);
1107 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCC0CSCR_##m, #m)
1108 1.9 uch _(P0SCDI);_(P0IREQ);_(P0SC);_(P0CDC);_(P0RC);_(P0BW);_(P0BD);
1109 1.9 uch #undef _
1110 1.1 uch printf("\n");
1111 1.1 uch
1112 1.1 uch printf("PCC0 Card Status Change Interrupt Enable Register\n");
1113 1.1 uch r8 = hd64461_reg_read_1(HD64461_PCC0CSCIER_REG8);
1114 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCC0CSCIER_##m, #m)
1115 1.9 uch _(P0CRE);_(P0SCE);_(P0CDE);_(P0RE);_(P0BWE);_(P0BDE);
1116 1.9 uch #undef _
1117 1.1 uch printf("\ninterrupt type: ");
1118 1.1 uch switch (r8 & HD64461_PCC0CSCIER_P0IREQE_MASK) {
1119 1.1 uch case HD64461_PCC0CSCIER_P0IREQE_NONE:
1120 1.1 uch printf("none\n");
1121 1.1 uch break;
1122 1.1 uch case HD64461_PCC0CSCIER_P0IREQE_LEVEL:
1123 1.1 uch printf("level\n");
1124 1.1 uch break;
1125 1.1 uch case HD64461_PCC0CSCIER_P0IREQE_FEDGE:
1126 1.1 uch printf("falling edge\n");
1127 1.1 uch break;
1128 1.1 uch case HD64461_PCC0CSCIER_P0IREQE_REDGE:
1129 1.1 uch printf("rising edge\n");
1130 1.1 uch break;
1131 1.1 uch }
1132 1.1 uch
1133 1.1 uch printf("PCC0 Software Control Register\n");
1134 1.1 uch r8 = hd64461_reg_read_1(HD64461_PCC0SCR_REG8);
1135 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCC0SCR_##m, #m)
1136 1.26 uch _(P0VCC1);_(P0SWP);
1137 1.9 uch #undef _
1138 1.1 uch printf("\n");
1139 1.1 uch
1140 1.1 uch /*
1141 1.1 uch * PCC1
1142 1.1 uch */
1143 1.1 uch printf("[PCC1 memory card only (SH3 Area 5)]\n");
1144 1.1 uch printf("PCC1 Interface Status Register\n");
1145 1.1 uch r8 = hd64461_reg_read_1(HD64461_PCC1ISR_REG8);
1146 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCC1ISR_##m, #m)
1147 1.9 uch _(P1READY);_(P1MWP);_(P1VS2);_(P1VS1);_(P1CD2);_(P1CD1);
1148 1.9 uch _(P1BVD2);_(P1BVD1);
1149 1.9 uch #undef _
1150 1.1 uch printf("\n");
1151 1.1 uch
1152 1.1 uch printf("PCC1 General Contorol Register\n");
1153 1.1 uch r8 = hd64461_reg_read_1(HD64461_PCC1GCR_REG8);
1154 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCC1GCR_##m, #m)
1155 1.9 uch _(P1DRVE);_(P1PCCR);_(P1VCC0);_(P1MMOD);_(P1PA25);_(P1PA24);_(P1REG);
1156 1.9 uch #undef _
1157 1.1 uch printf("\n");
1158 1.1 uch
1159 1.1 uch printf("PCC1 Card Status Change Register\n");
1160 1.1 uch r8 = hd64461_reg_read_1(HD64461_PCC1CSCR_REG8);
1161 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCC1CSCR_##m, #m)
1162 1.9 uch _(P1SCDI);_(P1CDC);_(P1RC);_(P1BW);_(P1BD);
1163 1.9 uch #undef _
1164 1.1 uch printf("\n");
1165 1.1 uch
1166 1.1 uch printf("PCC1 Card Status Change Interrupt Enable Register\n");
1167 1.1 uch r8 = hd64461_reg_read_1(HD64461_PCC1CSCIER_REG8);
1168 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCC1CSCIER_##m, #m)
1169 1.9 uch _(P1CRE);_(P1CDE);_(P1RE);_(P1BWE);_(P1BDE);
1170 1.9 uch #undef _
1171 1.1 uch printf("\n");
1172 1.1 uch
1173 1.1 uch printf("PCC1 Software Control Register\n");
1174 1.1 uch r8 = hd64461_reg_read_1(HD64461_PCC1SCR_REG8);
1175 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCC1SCR_##m, #m)
1176 1.9 uch _(P1VCC1);_(P1SWP);
1177 1.9 uch #undef _
1178 1.1 uch printf("\n");
1179 1.1 uch
1180 1.1 uch /*
1181 1.1 uch * General Control
1182 1.1 uch */
1183 1.1 uch printf("[General Control]\n");
1184 1.1 uch printf("PCC0 Output pins Control Register\n");
1185 1.1 uch r8 = hd64461_reg_read_1(HD64461_PCCP0OCR_REG8);
1186 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCCP0OCR_##m, #m)
1187 1.9 uch _(P0DEPLUP);_(P0AEPLUP);
1188 1.9 uch #undef _
1189 1.1 uch printf("\n");
1190 1.1 uch
1191 1.1 uch printf("PCC1 Output pins Control Register\n");
1192 1.1 uch r8 = hd64461_reg_read_1(HD64461_PCCP1OCR_REG8);
1193 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCCP1OCR_##m, #m)
1194 1.9 uch _(P1RST8MA);_(P1RST4MA);_(P1RAS8MA);_(P1RAS4MA);
1195 1.9 uch #undef _
1196 1.1 uch printf("\n");
1197 1.1 uch
1198 1.1 uch printf("PC Card General Control Register\n");
1199 1.1 uch r8 = hd64461_reg_read_1(HD64461_PCCPGCR_REG8);
1200 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCCPGCR_##m, #m)
1201 1.9 uch _(PSSDIR);_(PSSRDWR);
1202 1.9 uch #undef _
1203 1.1 uch printf("\n");
1204 1.1 uch
1205 1.9 uch dbg_banner_line();
1206 1.1 uch }
1207 1.14 uch #endif /* HD64461PCMCIA_DEBUG */
1208