Home | History | Annotate | Line # | Download | only in hd64461
hd64461pcmcia.c revision 1.5
      1  1.5  uch /*	$NetBSD: hd64461pcmcia.c,v 1.5 2001/07/13 16:14:29 uch Exp $	*/
      2  1.1  uch 
      3  1.1  uch /*-
      4  1.1  uch  * Copyright (c) 2001 The NetBSD Foundation, Inc.
      5  1.1  uch  * All rights reserved.
      6  1.1  uch  *
      7  1.1  uch  * This code is derived from software contributed to The NetBSD Foundation
      8  1.1  uch  * by UCHIYAMA Yasushi.
      9  1.1  uch  *
     10  1.1  uch  * Redistribution and use in source and binary forms, with or without
     11  1.1  uch  * modification, are permitted provided that the following conditions
     12  1.1  uch  * are met:
     13  1.1  uch  * 1. Redistributions of source code must retain the above copyright
     14  1.1  uch  *    notice, this list of conditions and the following disclaimer.
     15  1.1  uch  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1  uch  *    notice, this list of conditions and the following disclaimer in the
     17  1.1  uch  *    documentation and/or other materials provided with the distribution.
     18  1.1  uch  * 3. All advertising materials mentioning features or use of this software
     19  1.1  uch  *    must display the following acknowledgement:
     20  1.1  uch  *        This product includes software developed by the NetBSD
     21  1.1  uch  *        Foundation, Inc. and its contributors.
     22  1.1  uch  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23  1.1  uch  *    contributors may be used to endorse or promote products derived
     24  1.1  uch  *    from this software without specific prior written permission.
     25  1.1  uch  *
     26  1.1  uch  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27  1.1  uch  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28  1.1  uch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29  1.1  uch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30  1.1  uch  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31  1.1  uch  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32  1.1  uch  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33  1.1  uch  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34  1.1  uch  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35  1.1  uch  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36  1.1  uch  * POSSIBILITY OF SUCH DAMAGE.
     37  1.1  uch  */
     38  1.1  uch #define HD64461PCMCIA_DEBUG
     39  1.1  uch 
     40  1.1  uch #include <sys/param.h>
     41  1.1  uch #include <sys/systm.h>
     42  1.1  uch #include <sys/device.h>
     43  1.1  uch #include <sys/malloc.h>
     44  1.1  uch #include <sys/kthread.h>
     45  1.1  uch #include <sys/boot_flag.h>
     46  1.1  uch 
     47  1.1  uch #include <machine/bus.h>
     48  1.1  uch #include <machine/intr.h>
     49  1.1  uch 
     50  1.1  uch #ifdef DEBUG
     51  1.1  uch #include <hpcsh/hpcsh/debug.h>
     52  1.1  uch #endif
     53  1.1  uch 
     54  1.1  uch #include <dev/pcmcia/pcmciareg.h>
     55  1.1  uch #include <dev/pcmcia/pcmciavar.h>
     56  1.1  uch #include <dev/pcmcia/pcmciachip.h>
     57  1.1  uch 
     58  1.1  uch #include <sh3/bscreg.h>
     59  1.1  uch 
     60  1.1  uch #include <hpcsh/dev/hd64461/hd64461reg.h>
     61  1.1  uch #include <hpcsh/dev/hd64461/hd64461var.h>
     62  1.1  uch #include <hpcsh/dev/hd64461/hd64461intcvar.h>
     63  1.1  uch #include <hpcsh/dev/hd64461/hd64461gpioreg.h>
     64  1.1  uch #include <hpcsh/dev/hd64461/hd64461pcmciareg.h>
     65  1.1  uch 
     66  1.2  uch #include "locators.h"
     67  1.2  uch 
     68  1.1  uch #ifdef HD64461PCMCIA_DEBUG
     69  1.1  uch int	hd64461pcmcia_debug = 1;
     70  1.1  uch #define	DPRINTF(fmt, args...)						\
     71  1.1  uch 	if (hd64461pcmcia_debug)					\
     72  1.1  uch 		printf("%s: " fmt, __FUNCTION__ , ##args)
     73  1.1  uch #define	DPRINTFN(n, arg)						\
     74  1.1  uch 	if (hd64461pcmcia_debug > (n))					\
     75  1.1  uch 		printf("%s: " fmt, __FUNCTION__ , ##args)
     76  1.1  uch #else
     77  1.1  uch #define	DPRINTF(arg...)		((void)0)
     78  1.1  uch #define DPRINTFN(n, arg...)	((void)0)
     79  1.1  uch #endif
     80  1.1  uch 
     81  1.1  uch enum controller_channel {
     82  1.1  uch 	CHANNEL_0 = 0,
     83  1.1  uch 	CHANNEL_1 = 1,
     84  1.1  uch 	CHANNEL_MAX = 2
     85  1.1  uch };
     86  1.1  uch 
     87  1.1  uch enum memory_window_mode {
     88  1.1  uch 	MEMWIN_16M_MODE,
     89  1.1  uch 	MEMWIN_32M_MODE
     90  1.1  uch };
     91  1.1  uch 
     92  1.1  uch enum memory_window_16 {
     93  1.1  uch 	MEMWIN_16M_COMMON_0,
     94  1.1  uch 	MEMWIN_16M_COMMON_1,
     95  1.1  uch 	MEMWIN_16M_COMMON_2,
     96  1.1  uch 	MEMWIN_16M_COMMON_3,
     97  1.1  uch };
     98  1.1  uch #define MEMWIN_16M_MAX	4
     99  1.1  uch 
    100  1.1  uch enum memory_window_32 {
    101  1.1  uch 	MEMWIN_32M_ATTR,
    102  1.1  uch 	MEMWIN_32M_COMMON_0,
    103  1.1  uch 	MEMWIN_32M_COMMON_1,
    104  1.1  uch };
    105  1.1  uch #define MEMWIN_32M_MAX	3
    106  1.1  uch 
    107  1.1  uch enum hd64461pcmcia_event_type {
    108  1.1  uch 	EVENT_NONE,
    109  1.1  uch 	EVENT_INSERT,
    110  1.1  uch 	EVENT_REMOVE,
    111  1.1  uch };
    112  1.1  uch #define EVENT_QUEUE_MAX		5
    113  1.1  uch 
    114  1.1  uch struct hd64461pcmcia_softc; /* forward declaration */
    115  1.1  uch 
    116  1.1  uch struct hd64461pcmcia_window_cookie {
    117  1.1  uch 	bus_space_tag_t wc_tag;
    118  1.1  uch 	bus_space_handle_t wc_handle;
    119  1.1  uch 	int wc_size;
    120  1.1  uch 	int wc_window;
    121  1.1  uch };
    122  1.1  uch 
    123  1.1  uch struct hd64461pcmcia_channel {
    124  1.1  uch 	struct hd64461pcmcia_softc *ch_parent;
    125  1.1  uch 	struct device *ch_pcmcia;
    126  1.1  uch 	enum controller_channel ch_channel;
    127  1.1  uch 
    128  1.1  uch 	/* memory space */
    129  1.1  uch 	enum memory_window_mode ch_memory_window_mode;
    130  1.1  uch 	bus_space_tag_t ch_memt;
    131  1.1  uch 	bus_space_handle_t ch_memh;
    132  1.1  uch 	bus_addr_t ch_membase_addr;
    133  1.1  uch 	bus_size_t ch_memsize;
    134  1.1  uch 	bus_space_tag_t ch_cmemt[MEMWIN_16M_MAX];
    135  1.1  uch 
    136  1.1  uch 	/* I/O space */
    137  1.1  uch 	bus_space_tag_t ch_iot;
    138  1.1  uch 	bus_addr_t ch_iobase;
    139  1.1  uch 	bus_size_t ch_iosize;
    140  1.1  uch 
    141  1.1  uch 	/* card interrupt */
    142  1.1  uch 	int (*ch_ih_card_func)(void *);
    143  1.1  uch 	void *ch_ih_card_arg;
    144  1.1  uch 	int ch_attached;
    145  1.1  uch };
    146  1.1  uch 
    147  1.1  uch struct hd64461pcmcia_event {
    148  1.1  uch 	int __queued;
    149  1.1  uch 	enum hd64461pcmcia_event_type pe_type;
    150  1.1  uch 	struct hd64461pcmcia_channel *pe_ch;
    151  1.1  uch 	SIMPLEQ_ENTRY(hd64461pcmcia_event) pe_link;
    152  1.1  uch };
    153  1.1  uch 
    154  1.1  uch struct hd64461pcmcia_softc {
    155  1.1  uch 	struct device sc_dev;
    156  1.1  uch 	enum hd64461_module_id sc_module_id;
    157  1.1  uch 	int sc_shutdown;
    158  1.1  uch 
    159  1.1  uch 	/* CSC event */
    160  1.1  uch 	struct proc *sc_event_thread;
    161  1.1  uch 	struct hd64461pcmcia_event sc_event_pool[EVENT_QUEUE_MAX];
    162  1.1  uch 	SIMPLEQ_HEAD (, hd64461pcmcia_event) sc_event_head;
    163  1.1  uch 
    164  1.1  uch 	struct hd64461pcmcia_channel sc_ch[CHANNEL_MAX];
    165  1.1  uch };
    166  1.1  uch 
    167  1.1  uch static int _chip_mem_alloc(pcmcia_chipset_handle_t, bus_size_t,
    168  1.1  uch 			   struct pcmcia_mem_handle *);
    169  1.1  uch static void _chip_mem_free(pcmcia_chipset_handle_t,
    170  1.1  uch 			   struct pcmcia_mem_handle *);
    171  1.1  uch static int _chip_mem_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    172  1.1  uch 			 bus_size_t, struct pcmcia_mem_handle *,
    173  1.1  uch 			 bus_addr_t *, int *);
    174  1.1  uch static void _chip_mem_unmap(pcmcia_chipset_handle_t, int);
    175  1.1  uch static int _chip_io_alloc(pcmcia_chipset_handle_t, bus_addr_t,
    176  1.1  uch 			  bus_size_t, bus_size_t, struct pcmcia_io_handle *);
    177  1.1  uch static void _chip_io_free(pcmcia_chipset_handle_t, struct pcmcia_io_handle *);
    178  1.1  uch static int _chip_io_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    179  1.1  uch 			bus_size_t, struct pcmcia_io_handle *, int *);
    180  1.1  uch static void _chip_io_unmap(pcmcia_chipset_handle_t, int);
    181  1.1  uch static void _chip_socket_enable(pcmcia_chipset_handle_t);
    182  1.1  uch static void _chip_socket_disable(pcmcia_chipset_handle_t);
    183  1.1  uch static void *_chip_intr_establish(pcmcia_chipset_handle_t,
    184  1.1  uch 				  struct pcmcia_function *, int,
    185  1.1  uch 				  int (*)(void *), void *);
    186  1.1  uch static void _chip_intr_disestablish(pcmcia_chipset_handle_t, void *);
    187  1.1  uch 
    188  1.1  uch static struct pcmcia_chip_functions hd64461pcmcia_functions = {
    189  1.1  uch 	_chip_mem_alloc,
    190  1.1  uch 	_chip_mem_free,
    191  1.1  uch 	_chip_mem_map,
    192  1.1  uch 	_chip_mem_unmap,
    193  1.1  uch 	_chip_io_alloc,
    194  1.1  uch 	_chip_io_free,
    195  1.1  uch 	_chip_io_map,
    196  1.1  uch 	_chip_io_unmap,
    197  1.1  uch 	_chip_intr_establish,
    198  1.1  uch 	_chip_intr_disestablish,
    199  1.1  uch 	_chip_socket_enable,
    200  1.1  uch 	_chip_socket_disable,
    201  1.1  uch };
    202  1.1  uch 
    203  1.1  uch static int hd64461pcmcia_match(struct device *, struct cfdata *, void *);
    204  1.1  uch static void hd64461pcmcia_attach(struct device *, struct device *, void *);
    205  1.1  uch static int hd64461pcmcia_print(void *, const char *);
    206  1.1  uch static int hd64461pcmcia_submatch(struct device *, struct cfdata *, void *);
    207  1.1  uch 
    208  1.1  uch struct cfattach hd64461pcmcia_ca = {
    209  1.1  uch 	sizeof(struct hd64461pcmcia_softc), hd64461pcmcia_match,
    210  1.1  uch 	hd64461pcmcia_attach
    211  1.1  uch };
    212  1.1  uch 
    213  1.1  uch static void hd64461pcmcia_attach_channel(struct hd64461pcmcia_softc *,
    214  1.1  uch 					 enum controller_channel);
    215  1.1  uch /* hot plug */
    216  1.1  uch static void hd64461pcmcia_create_event_thread(void *);
    217  1.1  uch static void hd64461pcmcia_event_thread(void *);
    218  1.1  uch static void queue_event(struct hd64461pcmcia_channel *,
    219  1.1  uch 			enum hd64461pcmcia_event_type);
    220  1.1  uch /* interrupt handler */
    221  1.1  uch static int hd64461pcmcia_channel0_intr(void *);
    222  1.1  uch static int hd64461pcmcia_channel1_intr(void *);
    223  1.1  uch /* card status */
    224  1.1  uch static enum hd64461pcmcia_event_type detect_card(enum controller_channel);
    225  1.4  uch static void power_off(enum controller_channel) __attribute__((__unused__));
    226  1.4  uch static void power_on(enum controller_channel) __attribute__((__unused__));
    227  1.1  uch /* memory window access ops */
    228  1.1  uch static void memory_window_mode(enum controller_channel,
    229  1.4  uch 			       enum memory_window_mode)__attribute__((__unused__));
    230  1.1  uch static void memory_window_16(enum controller_channel, enum memory_window_16);
    231  1.2  uch /* bus width */
    232  1.2  uch static void set_bus_width(enum controller_channel, int);
    233  1.1  uch #ifdef DEBUG
    234  1.1  uch static void hd64461pcmcia_info(struct hd64461pcmcia_softc *);
    235  1.1  uch #endif
    236  1.3  uch /* fix SH3 Area[56] bug */
    237  1.3  uch static void fixup_sh3_pcmcia_area(bus_space_tag_t);
    238  1.3  uch #define _BUS_SPACE_ACCESS_HOOK()					\
    239  1.3  uch {									\
    240  1.3  uch 	u_int8_t dummy __attribute__((__unused__)) =			\
    241  1.3  uch 	 *(volatile u_int8_t *)0xba000000;				\
    242  1.3  uch }
    243  1.3  uch _BUS_SPACE_WRITE(_sh3_pcmcia_bug, 1, 8)
    244  1.3  uch _BUS_SPACE_WRITE_MULTI(_sh3_pcmcia_bug, 1, 8)
    245  1.3  uch _BUS_SPACE_WRITE_REGION(_sh3_pcmcia_bug, 1, 8)
    246  1.3  uch _BUS_SPACE_SET_MULTI(_sh3_pcmcia_bug, 1, 8)
    247  1.3  uch #undef _BUS_SPACE_ACCESS_HOOK
    248  1.2  uch 
    249  1.2  uch #define DELAY_MS(x)	delay((x) * 1000)
    250  1.1  uch 
    251  1.1  uch static int
    252  1.1  uch hd64461pcmcia_match(struct device *parent, struct cfdata *cf, void *aux)
    253  1.1  uch {
    254  1.1  uch 	struct hd64461_attach_args *ha = aux;
    255  1.1  uch 
    256  1.1  uch 	return (ha->ha_module_id == HD64461_MODULE_PCMCIA);
    257  1.1  uch }
    258  1.1  uch 
    259  1.1  uch static void
    260  1.1  uch hd64461pcmcia_attach(struct device *parent, struct device *self, void *aux)
    261  1.1  uch {
    262  1.1  uch 	struct hd64461_attach_args *ha = aux;
    263  1.1  uch 	struct hd64461pcmcia_softc *sc = (struct hd64461pcmcia_softc *)self;
    264  1.1  uch 
    265  1.1  uch 	sc->sc_module_id = ha->ha_module_id;
    266  1.1  uch 
    267  1.1  uch 	printf("\n");
    268  1.1  uch 
    269  1.1  uch #ifdef DEBUG
    270  1.1  uch 	if (bootverbose)
    271  1.1  uch 		hd64461pcmcia_info(sc);
    272  1.1  uch #endif
    273  1.1  uch 	/* Channel 0/1 common CSC event queue */
    274  1.1  uch 	SIMPLEQ_INIT (&sc->sc_event_head);
    275  1.1  uch 	kthread_create(hd64461pcmcia_create_event_thread, sc);
    276  1.1  uch 
    277  1.1  uch 	hd64461pcmcia_attach_channel(sc, CHANNEL_0);
    278  1.1  uch 	hd64461pcmcia_attach_channel(sc, CHANNEL_1);
    279  1.1  uch }
    280  1.1  uch 
    281  1.1  uch static void
    282  1.1  uch hd64461pcmcia_create_event_thread(void *arg)
    283  1.1  uch {
    284  1.1  uch 	struct hd64461pcmcia_softc *sc = arg;
    285  1.1  uch 	int error;
    286  1.1  uch 
    287  1.1  uch 	error = kthread_create1(hd64461pcmcia_event_thread, sc,
    288  1.1  uch 				&sc->sc_event_thread, "%s",
    289  1.1  uch 				sc->sc_dev.dv_xname);
    290  1.1  uch 	KASSERT(error == 0);
    291  1.1  uch }
    292  1.1  uch 
    293  1.1  uch static void
    294  1.1  uch hd64461pcmcia_event_thread(void *arg)
    295  1.1  uch {
    296  1.1  uch 	struct hd64461pcmcia_softc *sc = arg;
    297  1.1  uch 	struct hd64461pcmcia_event *pe;
    298  1.1  uch 	int s;
    299  1.1  uch 
    300  1.1  uch 	while (!sc->sc_shutdown) {
    301  1.1  uch 		tsleep(sc, PWAIT, "CSC wait", 0);
    302  1.1  uch 		s = splhigh();
    303  1.1  uch 		while ((pe = SIMPLEQ_FIRST(&sc->sc_event_head))) {
    304  1.1  uch 			splx(s);
    305  1.1  uch 			switch (pe->pe_type) {
    306  1.1  uch 			default:
    307  1.1  uch 				printf("%s: unknown event.\n", __FUNCTION__);
    308  1.1  uch 				break;
    309  1.1  uch 			case EVENT_INSERT:
    310  1.1  uch 				DPRINTF("insert event.\n");
    311  1.1  uch 				pcmcia_card_attach(pe->pe_ch->ch_pcmcia);
    312  1.1  uch 				break;
    313  1.1  uch 			case EVENT_REMOVE:
    314  1.1  uch 				DPRINTF("remove event.\n");
    315  1.1  uch 				pcmcia_card_detach(pe->pe_ch->ch_pcmcia,
    316  1.1  uch 						   DETACH_FORCE);
    317  1.1  uch 				break;
    318  1.1  uch 			}
    319  1.1  uch 			s = splhigh();
    320  1.1  uch 			SIMPLEQ_REMOVE_HEAD(&sc->sc_event_head, pe, pe_link);
    321  1.1  uch 			pe->__queued = 0;
    322  1.1  uch 		}
    323  1.1  uch 		splx(s);
    324  1.1  uch 	}
    325  1.1  uch 	/* NOTREACHED */
    326  1.1  uch }
    327  1.1  uch 
    328  1.1  uch static int
    329  1.1  uch hd64461pcmcia_print(void *arg, const char *pnp)
    330  1.1  uch {
    331  1.1  uch 	if (pnp)
    332  1.1  uch 		printf("pcmcia at %s", pnp);
    333  1.1  uch 
    334  1.1  uch 	return (UNCONF);
    335  1.1  uch }
    336  1.1  uch 
    337  1.1  uch static int
    338  1.1  uch hd64461pcmcia_submatch(struct device *parent, struct cfdata *cf, void *aux)
    339  1.1  uch {
    340  1.1  uch 	struct pcmciabus_attach_args *paa = aux;
    341  1.2  uch 	struct hd64461pcmcia_channel *ch =
    342  1.2  uch 		(struct hd64461pcmcia_channel *)paa->pch;
    343  1.1  uch 
    344  1.2  uch 	if (ch->ch_channel == CHANNEL_0) {
    345  1.2  uch 		if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
    346  1.2  uch 		    PCMCIABUSCF_CONTROLLER_DEFAULT &&
    347  1.2  uch 		    cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 0)
    348  1.2  uch 			return 0;
    349  1.2  uch 	} else {
    350  1.2  uch 		if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
    351  1.2  uch 		    PCMCIABUSCF_CONTROLLER_DEFAULT &&
    352  1.2  uch 		    cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 1)
    353  1.2  uch 			return 0;
    354  1.2  uch 	}
    355  1.1  uch 	paa->pct = (pcmcia_chipset_tag_t)&hd64461pcmcia_functions;
    356  1.1  uch 
    357  1.1  uch 	return ((*cf->cf_attach->ca_match)(parent, cf, aux));
    358  1.1  uch }
    359  1.1  uch 
    360  1.1  uch static void
    361  1.1  uch hd64461pcmcia_attach_channel(struct hd64461pcmcia_softc *sc,
    362  1.1  uch 			     enum controller_channel channel)
    363  1.1  uch {
    364  1.1  uch 	struct device *parent = (struct device *)sc;
    365  1.1  uch 	struct hd64461pcmcia_channel *ch = &sc->sc_ch[channel];
    366  1.1  uch 	struct pcmciabus_attach_args paa;
    367  1.1  uch 	bus_addr_t membase;
    368  1.1  uch 	int i;
    369  1.1  uch 
    370  1.1  uch 	ch->ch_parent = sc;
    371  1.1  uch 	ch->ch_channel = channel;
    372  1.1  uch 
    373  1.1  uch 	/*
    374  1.1  uch 	 * Continuous 16-MB Area Mode
    375  1.1  uch 	 */
    376  1.1  uch 	/* Attibute/Common memory extent */
    377  1.1  uch 	membase = (channel == CHANNEL_0)
    378  1.1  uch 		? HD64461_PCC0_MEMBASE : HD64461_PCC1_MEMBASE;
    379  1.3  uch 
    380  1.3  uch 	ch->ch_memt = bus_space_create(0, "PCMCIA attribute memory",
    381  1.1  uch 				       membase, 0x01000000); /* 16MB */
    382  1.3  uch 	bus_space_alloc(ch->ch_memt, 0, 0x00ffffff, 0x01000000,
    383  1.1  uch 			0x01000000, 0x01000000, 0, &ch->ch_membase_addr,
    384  1.1  uch 			&ch->ch_memh);
    385  1.3  uch 	fixup_sh3_pcmcia_area(ch->ch_memt);
    386  1.1  uch 
    387  1.1  uch 	/* Common memory space extent */
    388  1.1  uch 	ch->ch_memsize = 0x01000000;
    389  1.1  uch 	for (i = 0; i < MEMWIN_16M_MAX; i++) {
    390  1.3  uch 		ch->ch_cmemt[i] = bus_space_create(0, "PCMCIA common memory",
    391  1.1  uch 						   membase + 0x01000000,
    392  1.1  uch 						   ch->ch_memsize);
    393  1.3  uch 		fixup_sh3_pcmcia_area(ch->ch_cmemt[i]);
    394  1.1  uch 	}
    395  1.1  uch 
    396  1.1  uch 	/* I/O port extent and interrupt staff */
    397  1.1  uch 	_chip_socket_disable(ch); /* enable CSC interrupt only */
    398  1.1  uch 
    399  1.1  uch 	if (channel == CHANNEL_0) {
    400  1.1  uch 		ch->ch_iobase = 0;
    401  1.1  uch 		ch->ch_iosize = HD64461_PCC0_IOSIZE;
    402  1.3  uch 		ch->ch_iot = bus_space_create(0, "PCMCIA I/O port",
    403  1.1  uch 					      HD64461_PCC0_IOBASE,
    404  1.1  uch 					      ch->ch_iosize);
    405  1.3  uch 		fixup_sh3_pcmcia_area(ch->ch_iot);
    406  1.1  uch 
    407  1.1  uch 		hd64461_intr_establish(HD64461_IRQ_PCC0, IST_LEVEL, IPL_TTY,
    408  1.1  uch 				       hd64461pcmcia_channel0_intr, ch);
    409  1.1  uch 	} else {
    410  1.2  uch 		set_bus_width(CHANNEL_1, PCMCIA_WIDTH_IO16);
    411  1.1  uch 		hd64461_intr_establish(HD64461_IRQ_PCC1, IST_EDGE, IPL_TTY,
    412  1.1  uch 				       hd64461pcmcia_channel1_intr, ch);
    413  1.1  uch 	}
    414  1.1  uch 
    415  1.1  uch 	paa.paa_busname = "pcmcia";
    416  1.1  uch 	paa.pch = (pcmcia_chipset_handle_t)ch;
    417  1.1  uch 	paa.iobase = ch->ch_iobase;
    418  1.1  uch 	paa.iosize = ch->ch_iosize;
    419  1.1  uch 
    420  1.1  uch 	ch->ch_pcmcia = config_found_sm(parent, &paa, hd64461pcmcia_print,
    421  1.1  uch 					hd64461pcmcia_submatch);
    422  1.1  uch 
    423  1.1  uch 	if (ch->ch_pcmcia && (detect_card(ch->ch_channel) == EVENT_INSERT)) {
    424  1.1  uch 		ch->ch_attached = 1;
    425  1.1  uch 		pcmcia_card_attach(ch->ch_pcmcia);
    426  1.1  uch 	}
    427  1.1  uch }
    428  1.1  uch 
    429  1.1  uch static int
    430  1.1  uch hd64461pcmcia_channel0_intr(void *arg)
    431  1.1  uch {
    432  1.1  uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)arg;
    433  1.1  uch 	u_int8_t r;
    434  1.1  uch 	int ret = 0;
    435  1.1  uch 
    436  1.1  uch 	r = hd64461_reg_read_1(HD64461_PCC0CSCR_REG8);
    437  1.1  uch 	/* clear interrtupt (edge source only) */
    438  1.1  uch 	hd64461_reg_write_1(HD64461_PCC0CSCR_REG8, 0);
    439  1.1  uch 
    440  1.1  uch 	if (r & HD64461_PCC0CSCR_P0IREQ) {
    441  1.4  uch 		if (ch->ch_ih_card_func) {
    442  1.1  uch 			ret = (*ch->ch_ih_card_func)(ch->ch_ih_card_arg);
    443  1.4  uch 		} else
    444  1.1  uch 			DPRINTF("spurious IREQ interrupt.\n");
    445  1.1  uch 	}
    446  1.1  uch 
    447  1.1  uch 	if (r & HD64461_PCC0CSCR_P0CDC)
    448  1.1  uch 		queue_event(ch, detect_card(ch->ch_channel));
    449  1.1  uch 
    450  1.1  uch 	return ret;
    451  1.1  uch }
    452  1.1  uch 
    453  1.1  uch static int
    454  1.1  uch hd64461pcmcia_channel1_intr(void *arg)
    455  1.1  uch {
    456  1.1  uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)arg;
    457  1.1  uch 	u_int8_t r;
    458  1.1  uch 	int ret = 0;
    459  1.1  uch 
    460  1.1  uch 	r = hd64461_reg_read_1(HD64461_PCC1CSCR_REG8);
    461  1.1  uch 	/* clear interrtupt */
    462  1.1  uch 	hd64461_reg_write_1(HD64461_PCC1CSCR_REG8, 0);
    463  1.1  uch 
    464  1.1  uch 	if (r & HD64461_PCC1CSCR_P1RC) {
    465  1.1  uch 		if (ch->ch_ih_card_func)
    466  1.1  uch 			ret = (*ch->ch_ih_card_func)(ch->ch_ih_card_arg);
    467  1.1  uch 		else
    468  1.1  uch 			DPRINTF("spurious READY interrupt.\n");
    469  1.1  uch 	}
    470  1.1  uch 
    471  1.1  uch 	if (r & HD64461_PCC1CSCR_P1CDC)
    472  1.1  uch 		queue_event(ch, detect_card(ch->ch_channel));
    473  1.1  uch 
    474  1.1  uch 	return ret;
    475  1.1  uch }
    476  1.1  uch 
    477  1.1  uch static void
    478  1.1  uch queue_event(struct hd64461pcmcia_channel *ch,
    479  1.1  uch 	    enum hd64461pcmcia_event_type type)
    480  1.1  uch {
    481  1.1  uch 	struct hd64461pcmcia_event *pe, *pool;
    482  1.1  uch 	struct hd64461pcmcia_softc *sc = ch->ch_parent;
    483  1.1  uch 	int i;
    484  1.1  uch 	int s = splhigh();
    485  1.1  uch 
    486  1.1  uch 	if (type == EVENT_NONE)
    487  1.1  uch 		goto out;
    488  1.1  uch 
    489  1.1  uch 	pe = 0;
    490  1.1  uch 	pool = sc->sc_event_pool;
    491  1.1  uch 	for (i = 0; i < EVENT_QUEUE_MAX; i++) {
    492  1.1  uch 		if (!pool[i].__queued) {
    493  1.1  uch 			pe = &pool[i];
    494  1.1  uch 			break;
    495  1.1  uch 		}
    496  1.1  uch 	}
    497  1.1  uch 
    498  1.1  uch 	if (pe == 0) {
    499  1.1  uch 		printf("%s: event FIFO overflow (max %d).\n", __FUNCTION__,
    500  1.1  uch 		       EVENT_QUEUE_MAX);
    501  1.1  uch 		goto out;
    502  1.1  uch 	}
    503  1.1  uch 
    504  1.1  uch 	if ((ch->ch_attached && (type == EVENT_INSERT)) ||
    505  1.1  uch 	    (!ch->ch_attached && (type == EVENT_REMOVE))) {
    506  1.1  uch 		DPRINTF("spurious CSC interrupt.\n");
    507  1.1  uch 		goto out;
    508  1.1  uch 	}
    509  1.1  uch 
    510  1.1  uch 	ch->ch_attached = (type == EVENT_INSERT);
    511  1.1  uch 	pe->__queued = 1;
    512  1.1  uch 	pe->pe_type = type;
    513  1.1  uch 	pe->pe_ch = ch;
    514  1.1  uch 	SIMPLEQ_INSERT_TAIL(&sc->sc_event_head, pe, pe_link);
    515  1.1  uch 	wakeup(sc);
    516  1.1  uch  out:
    517  1.1  uch 	splx(s);
    518  1.1  uch }
    519  1.1  uch 
    520  1.1  uch /*
    521  1.1  uch  * interface for pcmcia driver.
    522  1.1  uch  */
    523  1.1  uch static void *
    524  1.1  uch _chip_intr_establish(pcmcia_chipset_handle_t pch, struct pcmcia_function *pf,
    525  1.1  uch 		     int ipl, int (*ih_func)(void *), void *ih_arg)
    526  1.1  uch {
    527  1.1  uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    528  1.1  uch 	int channel = ch->ch_channel;
    529  1.1  uch 	bus_addr_t cscier = HD64461_PCCCSCIER(channel);
    530  1.1  uch 	int s = splhigh();
    531  1.1  uch 	u_int8_t r;
    532  1.1  uch 
    533  1.1  uch 	ch->ch_ih_card_func = ih_func;
    534  1.1  uch 	ch->ch_ih_card_arg = ih_arg;
    535  1.1  uch 
    536  1.1  uch 	/* enable card interrupt */
    537  1.1  uch 	r = hd64461_reg_read_1(cscier);
    538  1.1  uch 	if (channel == CHANNEL_0) {
    539  1.1  uch 		/* set level mode */
    540  1.1  uch 		r &= ~HD64461_PCC0CSCIER_P0IREQE_MASK;
    541  1.1  uch 		r |= HD64461_PCC0CSCIER_P0IREQE_LEVEL;
    542  1.1  uch 	} else {
    543  1.1  uch 		/* READY-pin LOW to HIGH changes generates interrupt */
    544  1.1  uch 		r |= HD64461_PCC1CSCIER_P1RE;
    545  1.1  uch 	}
    546  1.1  uch 	hd64461_reg_write_1(cscier, r);
    547  1.1  uch 
    548  1.1  uch 	splx(s);
    549  1.1  uch 
    550  1.1  uch 	return (void *)ih_func;
    551  1.1  uch }
    552  1.1  uch 
    553  1.1  uch static void
    554  1.1  uch _chip_intr_disestablish(pcmcia_chipset_handle_t pch, void *ih)
    555  1.1  uch {
    556  1.1  uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    557  1.1  uch 	int channel = ch->ch_channel;
    558  1.1  uch 	bus_addr_t cscier = HD64461_PCCCSCIER(channel);
    559  1.1  uch 	int s = splhigh();
    560  1.1  uch 	u_int8_t r;
    561  1.4  uch 
    562  1.1  uch 	/* disable card interrupt */
    563  1.1  uch 	r = hd64461_reg_read_1(cscier);
    564  1.1  uch 	if (channel == CHANNEL_0) {
    565  1.1  uch 		r &= ~HD64461_PCC0CSCIER_P0IREQE_MASK;
    566  1.1  uch 		r |= HD64461_PCC0CSCIER_P0IREQE_NONE;
    567  1.1  uch 	} else {
    568  1.1  uch 		r &= ~HD64461_PCC1CSCIER_P1RE;
    569  1.1  uch 	}
    570  1.1  uch 	hd64461_reg_write_1(cscier, r);
    571  1.1  uch 
    572  1.1  uch 	ch->ch_ih_card_func = 0;
    573  1.1  uch 
    574  1.1  uch 	splx(s);
    575  1.1  uch }
    576  1.1  uch 
    577  1.1  uch static int
    578  1.1  uch _chip_mem_alloc(pcmcia_chipset_handle_t pch, bus_size_t size,
    579  1.1  uch 		struct pcmcia_mem_handle *pcmhp)
    580  1.1  uch {
    581  1.1  uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    582  1.1  uch 
    583  1.1  uch 	pcmhp->memt = ch->ch_memt;
    584  1.1  uch 	pcmhp->addr = ch->ch_membase_addr;
    585  1.1  uch 	pcmhp->memh = ch->ch_memh;
    586  1.1  uch 	pcmhp->size = size;
    587  1.1  uch 	pcmhp->realsize = size;
    588  1.2  uch 
    589  1.2  uch 	DPRINTF("base 0x%08lx size %#lx\n", pcmhp->addr, size);
    590  1.2  uch 
    591  1.1  uch 	return (0);
    592  1.1  uch }
    593  1.1  uch 
    594  1.1  uch static void
    595  1.1  uch _chip_mem_free(pcmcia_chipset_handle_t pch, struct pcmcia_mem_handle *pcmhp)
    596  1.1  uch {
    597  1.1  uch 	/* nothing to do */
    598  1.1  uch }
    599  1.1  uch 
    600  1.1  uch static int
    601  1.1  uch _chip_mem_map(pcmcia_chipset_handle_t pch, int kind, bus_addr_t card_addr,
    602  1.1  uch 	      bus_size_t size, struct pcmcia_mem_handle *pcmhp,
    603  1.1  uch 	      bus_addr_t *offsetp, int *windowp)
    604  1.1  uch {
    605  1.1  uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    606  1.1  uch 	struct hd64461pcmcia_window_cookie *cookie;
    607  1.2  uch 	bus_addr_t ofs;
    608  1.1  uch 
    609  1.1  uch 	cookie = malloc(sizeof(struct hd64461pcmcia_window_cookie),
    610  1.1  uch 			M_DEVBUF, M_NOWAIT);
    611  1.1  uch 	KASSERT(cookie);
    612  1.1  uch 	memset(cookie, 0, sizeof(struct hd64461pcmcia_window_cookie));
    613  1.1  uch 
    614  1.2  uch 	/* Address */
    615  1.2  uch 	if ((kind & ~PCMCIA_WIDTH_MEM_MASK) == PCMCIA_MEM_ATTR) {
    616  1.2  uch 		cookie->wc_tag = ch->ch_memt;
    617  1.1  uch 		if (bus_space_subregion(ch->ch_memt, ch->ch_memh, card_addr,
    618  1.1  uch 					size, &cookie->wc_handle) != 0)
    619  1.1  uch 			goto bad;
    620  1.1  uch 
    621  1.1  uch 		*offsetp = card_addr;
    622  1.1  uch 		cookie->wc_window = -1;
    623  1.1  uch 	} else {
    624  1.1  uch 		int window = card_addr / ch->ch_memsize;
    625  1.1  uch 		KASSERT(window < MEMWIN_16M_MAX);
    626  1.1  uch 
    627  1.2  uch 		cookie->wc_tag = ch->ch_cmemt[window];
    628  1.2  uch 		ofs = card_addr - window * ch->ch_memsize;
    629  1.2  uch 		if (bus_space_map(cookie->wc_tag, ofs, size, 0,
    630  1.1  uch 				  &cookie->wc_handle) != 0)
    631  1.1  uch 			goto bad;
    632  1.2  uch 
    633  1.4  uch 		/* XXX bogus. check window per common memory access. */
    634  1.1  uch 		memory_window_16(ch->ch_channel, window);
    635  1.2  uch 		*offsetp = ofs + 0x01000000; /* skip attribute area */
    636  1.1  uch 		cookie->wc_window = window;
    637  1.1  uch 	}
    638  1.1  uch 	cookie->wc_size = size;
    639  1.1  uch 	*windowp = (int)cookie;
    640  1.1  uch 
    641  1.2  uch 	DPRINTF("(%s) %#lx+%#lx-> %#lx+%#lx\n", kind == PCMCIA_MEM_ATTR ?
    642  1.2  uch 		"attribute" : "common", ch->ch_memh, card_addr, *offsetp,
    643  1.2  uch 		size);
    644  1.1  uch 
    645  1.1  uch 	return (0);
    646  1.1  uch  bad:
    647  1.1  uch 	DPRINTF("%#lx-%#lx map failed.\n", card_addr, size);
    648  1.1  uch 	free(cookie, M_DEVBUF);
    649  1.1  uch 
    650  1.1  uch 	return (1);
    651  1.1  uch }
    652  1.1  uch 
    653  1.1  uch static void
    654  1.1  uch _chip_mem_unmap(pcmcia_chipset_handle_t pch, int window)
    655  1.1  uch {
    656  1.1  uch 	struct hd64461pcmcia_window_cookie *cookie = (void *)window;
    657  1.1  uch 
    658  1.1  uch 	if (cookie->wc_window != -1)
    659  1.1  uch 		bus_space_unmap(cookie->wc_tag, cookie->wc_handle,
    660  1.1  uch 				cookie->wc_size);
    661  1.2  uch 	DPRINTF("%#lx-%#x\n", cookie->wc_handle, cookie->wc_size);
    662  1.1  uch 	free(cookie, M_DEVBUF);
    663  1.1  uch }
    664  1.1  uch 
    665  1.1  uch static int
    666  1.1  uch _chip_io_alloc(pcmcia_chipset_handle_t pch, bus_addr_t start, bus_size_t size,
    667  1.1  uch 	       bus_size_t align, struct pcmcia_io_handle *pcihp)
    668  1.1  uch {
    669  1.1  uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    670  1.1  uch 
    671  1.2  uch 	if (ch->ch_channel == CHANNEL_1)
    672  1.2  uch 		return (1);
    673  1.2  uch 
    674  1.1  uch 	if (start) {
    675  1.1  uch 		if (bus_space_map(ch->ch_iot, start, size, 0, &pcihp->ioh)) {
    676  1.1  uch 			DPRINTF("couldn't map %#lx+%#lx\n", start, size);
    677  1.1  uch 			return (1);
    678  1.1  uch 		}
    679  1.1  uch 		DPRINTF("map %#lx+%#lx\n", start, size);
    680  1.1  uch 	} else {
    681  1.1  uch 		if (bus_space_alloc(ch->ch_iot, ch->ch_iobase,
    682  1.3  uch 				    ch->ch_iobase + ch->ch_iosize - 1,
    683  1.1  uch 				    size, align, 0, 0, &pcihp->addr,
    684  1.1  uch 				    &pcihp->ioh)) {
    685  1.1  uch 			DPRINTF("couldn't allocate %#lx\n", size);
    686  1.1  uch 			return (1);
    687  1.1  uch 		}
    688  1.1  uch 		pcihp->flags = PCMCIA_IO_ALLOCATED;
    689  1.1  uch 		DPRINTF("%#lx from %#lx\n", size, pcihp->addr);
    690  1.1  uch 	}
    691  1.1  uch 
    692  1.1  uch 	pcihp->iot = ch->ch_iot;
    693  1.1  uch 	pcihp->size = size;
    694  1.1  uch 
    695  1.1  uch 	return (0);
    696  1.1  uch }
    697  1.1  uch 
    698  1.1  uch static int
    699  1.1  uch _chip_io_map(pcmcia_chipset_handle_t pch, int width, bus_addr_t offset,
    700  1.1  uch 	     bus_size_t size, struct pcmcia_io_handle *pcihp, int *windowp)
    701  1.1  uch {
    702  1.1  uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    703  1.1  uch #ifdef HD64461PCMCIA_DEBUG
    704  1.1  uch 	static char *width_names[] = { "auto", "io8", "io16" };
    705  1.1  uch #endif
    706  1.2  uch 	if (ch->ch_channel == CHANNEL_1)
    707  1.2  uch 		return (1);
    708  1.1  uch 
    709  1.2  uch 	set_bus_width(CHANNEL_0, width);
    710  1.1  uch 
    711  1.1  uch 	DPRINTF("%#lx:%#lx+%#lx %s\n", pcihp->ioh, offset, size,
    712  1.1  uch 		width_names[width]);
    713  1.1  uch 
    714  1.1  uch 	return (0);
    715  1.1  uch }
    716  1.1  uch 
    717  1.1  uch static void
    718  1.1  uch _chip_io_free(pcmcia_chipset_handle_t pch, struct pcmcia_io_handle *pcihp)
    719  1.1  uch {
    720  1.2  uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    721  1.2  uch 
    722  1.2  uch 	if (ch->ch_channel == CHANNEL_1)
    723  1.2  uch 		return;
    724  1.2  uch 
    725  1.1  uch 	if (pcihp->flags & PCMCIA_IO_ALLOCATED)
    726  1.1  uch 		bus_space_free(pcihp->iot, pcihp->ioh, pcihp->size);
    727  1.1  uch 	else
    728  1.1  uch 		bus_space_unmap(pcihp->iot, pcihp->ioh, pcihp->size);
    729  1.1  uch 
    730  1.1  uch 	DPRINTF("%#lx+%#lx\n", pcihp->ioh, pcihp->size);
    731  1.1  uch }
    732  1.1  uch 
    733  1.1  uch static void
    734  1.1  uch _chip_io_unmap(pcmcia_chipset_handle_t pch, int window)
    735  1.1  uch {
    736  1.1  uch 	/* nothing to do */
    737  1.1  uch }
    738  1.1  uch 
    739  1.1  uch static void
    740  1.1  uch _chip_socket_enable(pcmcia_chipset_handle_t pch)
    741  1.1  uch {
    742  1.1  uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    743  1.1  uch 	int channel = ch->ch_channel;
    744  1.1  uch 	bus_addr_t isr, gcr;
    745  1.1  uch 	u_int8_t r;
    746  1.1  uch 	int cardtype;
    747  1.1  uch 
    748  1.1  uch 	DPRINTF("enable channel %d\n", channel);
    749  1.1  uch 	isr = HD64461_PCCISR(channel);
    750  1.1  uch 	gcr = HD64461_PCCGCR(channel);
    751  1.1  uch 
    752  1.1  uch 	power_off(channel);
    753  1.1  uch 	power_on(channel);
    754  1.4  uch #if notyet
    755  1.4  uch 	{
    756  1.4  uch 		int i;
    757  1.4  uch 		/* assert reset */
    758  1.4  uch 		r = hd64461_reg_read_1(gcr);
    759  1.4  uch 		r |= HD64461_PCCGCR_PCCR;
    760  1.4  uch 		hd64461_reg_write_1(gcr, r);
    761  1.1  uch 
    762  1.4  uch 		/*
    763  1.4  uch 		 * hold RESET at least 10us.
    764  1.4  uch 		 */
    765  1.4  uch 		DELAY_MS(20);
    766  1.1  uch 
    767  1.4  uch 		/* clear the reset flag */
    768  1.4  uch 		r &= ~HD64461_PCCGCR_PCCR;
    769  1.4  uch 		hd64461_reg_write_1(gcr, r);
    770  1.4  uch 		DELAY_MS(2000);
    771  1.1  uch 
    772  1.4  uch 		/* wait for the chip to finish initializing */
    773  1.4  uch 		for (i = 0; i < 10000; i++) {
    774  1.4  uch 			if ((hd64461_reg_read_1(isr) & HD64461_PCCISR_READY))
    775  1.4  uch 				goto reset_ok;
    776  1.4  uch 			DELAY_MS(500);
    777  1.4  uch 
    778  1.4  uch 			if ((i > 5000) && (i % 100 == 99))
    779  1.4  uch 				printf(".");
    780  1.4  uch 		}
    781  1.4  uch 		printf("reset failed.\n");
    782  1.4  uch 		power_off(channel);
    783  1.4  uch 		return;
    784  1.4  uch 	reset_ok:
    785  1.1  uch 	}
    786  1.4  uch #endif /* notyet */
    787  1.1  uch 	/* set Continuous 16-MB Area Mode */
    788  1.1  uch 	ch->ch_memory_window_mode = MEMWIN_16M_MODE;
    789  1.1  uch 	memory_window_mode(channel, ch->ch_memory_window_mode);
    790  1.1  uch 
    791  1.1  uch 	/*
    792  1.1  uch 	 * set Common memory area.
    793  1.1  uch 	 */
    794  1.1  uch 	memory_window_16(channel, MEMWIN_16M_COMMON_0);
    795  1.1  uch 
    796  1.1  uch 	/* set the card type */
    797  1.1  uch 	if (channel == CHANNEL_0) {
    798  1.1  uch 		cardtype = pcmcia_card_gettype(ch->ch_pcmcia);
    799  1.1  uch 		r = hd64461_reg_read_1(gcr);
    800  1.1  uch 		if (cardtype == PCMCIA_IFTYPE_IO)
    801  1.1  uch 			r |= HD64461_PCC0GCR_P0PCCT;
    802  1.1  uch 		else
    803  1.1  uch 			r &= ~HD64461_PCC0GCR_P0PCCT;
    804  1.1  uch 		hd64461_reg_write_1(gcr, r);
    805  1.1  uch 	}
    806  1.1  uch 
    807  1.1  uch 	DPRINTF("OK.\n");
    808  1.1  uch }
    809  1.1  uch 
    810  1.1  uch static void
    811  1.1  uch _chip_socket_disable(pcmcia_chipset_handle_t pch)
    812  1.1  uch {
    813  1.1  uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    814  1.1  uch 	int channel = ch->ch_channel;
    815  1.1  uch 
    816  1.1  uch 	/* dont' disable CSC interrupt */
    817  1.1  uch 	hd64461_reg_write_1(HD64461_PCCCSCIER(channel), HD64461_PCCCSCIER_CDE);
    818  1.1  uch 	hd64461_reg_write_1(HD64461_PCCCSCR(channel), 0);
    819  1.1  uch 
    820  1.1  uch 	/* power down the socket */
    821  1.1  uch 	power_off(channel);
    822  1.1  uch }
    823  1.1  uch 
    824  1.1  uch /*
    825  1.1  uch  * Card detect
    826  1.1  uch  */
    827  1.1  uch static void
    828  1.1  uch power_off(enum controller_channel channel)
    829  1.1  uch {
    830  1.4  uch #if notyet
    831  1.1  uch 	u_int8_t r;
    832  1.1  uch 	u_int16_t r16;
    833  1.1  uch 	bus_addr_t scr, gcr;
    834  1.1  uch 
    835  1.1  uch 	gcr = HD64461_PCCGCR(channel);
    836  1.1  uch 	scr = HD64461_PCCSCR(channel);
    837  1.1  uch 
    838  1.1  uch 	/* DRV (external buffer) high level */
    839  1.1  uch 	r = hd64461_reg_read_1(gcr);
    840  1.1  uch 	r &= ~HD64461_PCCGCR_DRVE;
    841  1.1  uch 	hd64461_reg_write_1(gcr, r);
    842  1.1  uch 
    843  1.1  uch 	/* stop power */
    844  1.1  uch 	r = hd64461_reg_read_1(scr);
    845  1.1  uch 	r |= HD64461_PCCSCR_VCC1; /* VCC1 high */
    846  1.1  uch 	hd64461_reg_write_1(scr, r);
    847  1.1  uch 	r = hd64461_reg_read_1(gcr);
    848  1.1  uch 	r |= HD64461_PCCGCR_VCC0; /* VCC0 high */
    849  1.1  uch 	hd64461_reg_write_1(gcr, r);
    850  1.1  uch 	/*
    851  1.1  uch 	 * wait 300ms until power fails (Tpf).  Then, wait 100ms since
    852  1.1  uch 	 * we are changing Vcc (Toff).
    853  1.1  uch 	 */
    854  1.2  uch 	DELAY_MS(300 + 100);
    855  1.1  uch 
    856  1.1  uch 	/* stop clock */
    857  1.1  uch 	r16 = hd64461_reg_read_2(HD64461_SYSSTBCR_REG16);
    858  1.1  uch 	r16 |= (channel == CHANNEL_0 ? HD64461_SYSSTBCR_SPC0ST :
    859  1.1  uch 		HD64461_SYSSTBCR_SPC1ST);
    860  1.1  uch 	hd64461_reg_write_2(HD64461_SYSSTBCR_REG16, r16);
    861  1.1  uch 
    862  1.1  uch 	if (channel == CHANNEL_0) {
    863  1.4  uch 		/* GPIO Port A XXX Jornada690 specific? */
    864  1.1  uch 		r16 = hd64461_reg_read_2(HD64461_GPADR_REG16);
    865  1.1  uch 		r16 |= 0xf;
    866  1.1  uch 		hd64461_reg_write_2(HD64461_GPADR_REG16, r16);
    867  1.1  uch 	}
    868  1.4  uch 
    869  1.4  uch #endif /* notyet */
    870  1.1  uch }
    871  1.1  uch 
    872  1.1  uch static void
    873  1.1  uch power_on(enum controller_channel channel)
    874  1.1  uch {
    875  1.1  uch 	u_int8_t r;
    876  1.1  uch 	u_int16_t r16;
    877  1.1  uch 	bus_addr_t scr, gcr, isr;
    878  1.1  uch 
    879  1.1  uch 	isr = HD64461_PCCISR(channel);
    880  1.1  uch 	gcr = HD64461_PCCGCR(channel);
    881  1.1  uch 	scr = HD64461_PCCSCR(channel);
    882  1.1  uch 
    883  1.4  uch 	/*
    884  1.4  uch 	 * XXX to access attribute memory, this is required.
    885  1.4  uch 	 */
    886  1.1  uch 	if (channel == CHANNEL_0) {
    887  1.1  uch 		/* GPIO Port A XXX Jonanada690 specific? */
    888  1.1  uch 		r16 = hd64461_reg_read_2(HD64461_GPADR_REG16);
    889  1.1  uch 		r16 &= ~0xf;
    890  1.1  uch 		r16 |= 0x5;
    891  1.1  uch 		hd64461_reg_write_2(HD64461_GPADR_REG16, r16);
    892  1.1  uch 	}
    893  1.1  uch 
    894  1.5  uch 	if (channel == CHANNEL_1) {
    895  1.5  uch 		/* GPIO Port C, Port D XXX HP620LX specific? */
    896  1.5  uch 		hd64461_reg_write_2(HD64461_GPCCR_REG16, 0xa800);
    897  1.5  uch 		hd64461_reg_write_2(HD64461_GPDCR_REG16, 0xaa0a);
    898  1.5  uch 	}
    899  1.5  uch 
    900  1.1  uch 	/* supply clock */
    901  1.1  uch 	r16 = hd64461_reg_read_2(HD64461_SYSSTBCR_REG16);
    902  1.1  uch 	r16 &= ~(channel == CHANNEL_0 ? HD64461_SYSSTBCR_SPC0ST :
    903  1.1  uch 		 HD64461_SYSSTBCR_SPC1ST);
    904  1.1  uch 	hd64461_reg_write_2(HD64461_SYSSTBCR_REG16, r16);
    905  1.2  uch 	DELAY_MS(200);
    906  1.1  uch 
    907  1.1  uch 	/* detect voltage and supply VCC */
    908  1.1  uch 	r = hd64461_reg_read_1(isr);
    909  1.1  uch 	switch (r & (HD64461_PCCISR_VS1 | HD64461_PCCISR_VS2)) {
    910  1.1  uch 	case (HD64461_PCCISR_VS1 | HD64461_PCCISR_VS2):
    911  1.1  uch 		DPRINTF("5V card\n");
    912  1.1  uch 		r = hd64461_reg_read_1(gcr);
    913  1.1  uch 		r &= ~HD64461_PCCGCR_VCC0;
    914  1.1  uch 		hd64461_reg_write_1(gcr, r);
    915  1.1  uch 		r = hd64461_reg_read_1(scr);
    916  1.1  uch 		r &= ~HD64461_PCCSCR_VCC1;
    917  1.1  uch 		hd64461_reg_write_1(scr, r);
    918  1.1  uch 		break;
    919  1.1  uch 	case HD64461_PCCISR_VS2:
    920  1.1  uch 		DPRINTF("3.3V card\n");
    921  1.5  uch 		if (channel == CHANNEL_1) {
    922  1.1  uch 			r = hd64461_reg_read_1(gcr);
    923  1.1  uch 			r &= ~HD64461_PCCGCR_VCC0;
    924  1.1  uch 			hd64461_reg_write_1(gcr, r);
    925  1.5  uch 		} else {
    926  1.5  uch 			r = hd64461_reg_read_1(gcr);
    927  1.5  uch 			r |= HD64461_PCCGCR_VCC0;
    928  1.5  uch 			hd64461_reg_write_1(gcr, r);
    929  1.5  uch 		}
    930  1.1  uch 		r = hd64461_reg_read_1(scr);
    931  1.1  uch 		r &= ~HD64461_PCCSCR_VCC1;
    932  1.1  uch 		hd64461_reg_write_1(scr, r);
    933  1.1  uch 		break;
    934  1.1  uch 	default:
    935  1.1  uch 		printf("\nunknown Voltage. don't attach.\n");
    936  1.1  uch 		return;
    937  1.1  uch 	}
    938  1.1  uch 	/*
    939  1.1  uch 	 * wait 100ms until power raise (Tpr) and 20ms to become
    940  1.1  uch 	 * stable (Tsu(Vcc)).
    941  1.1  uch 	 *
    942  1.1  uch 	 * some machines require some more time to be settled
    943  1.1  uch 	 * (300ms is added here).
    944  1.1  uch 	 */
    945  1.2  uch 	DELAY_MS(100 + 20 + 300);
    946  1.1  uch 
    947  1.1  uch 	/* DRV (external buffer) low level */
    948  1.1  uch 	r = hd64461_reg_read_1(gcr);
    949  1.1  uch 	r |= HD64461_PCCGCR_DRVE;
    950  1.1  uch 	hd64461_reg_write_1(gcr, r);
    951  1.1  uch 
    952  1.1  uch 	/* clear interrupt */
    953  1.1  uch 	hd64461_reg_write_1(channel == CHANNEL_0 ? HD64461_PCC0CSCR_REG8 :
    954  1.1  uch 			    HD64461_PCC1CSCR_REG8, 0);
    955  1.1  uch }
    956  1.1  uch 
    957  1.1  uch static enum hd64461pcmcia_event_type
    958  1.1  uch detect_card(enum controller_channel channel)
    959  1.1  uch {
    960  1.1  uch 	u_int8_t r;
    961  1.1  uch 
    962  1.1  uch 	r = hd64461_reg_read_1(HD64461_PCCISR(channel)) &
    963  1.1  uch 		(HD64461_PCCISR_CD2 | HD64461_PCCISR_CD1);
    964  1.1  uch 
    965  1.1  uch 	if (r == (HD64461_PCCISR_CD2 | HD64461_PCCISR_CD1)) {
    966  1.1  uch 		DPRINTF("remove\n");
    967  1.1  uch 		return EVENT_REMOVE;
    968  1.1  uch 	}
    969  1.1  uch 	if (r == 0) {
    970  1.1  uch 		DPRINTF("insert\n");
    971  1.1  uch 		return EVENT_INSERT;
    972  1.1  uch 	}
    973  1.1  uch 	DPRINTF("transition\n");
    974  1.1  uch 
    975  1.1  uch 	return EVENT_NONE;
    976  1.1  uch }
    977  1.1  uch 
    978  1.1  uch /*
    979  1.1  uch  * Memory window access ops.
    980  1.1  uch  */
    981  1.1  uch static void
    982  1.1  uch memory_window_mode(enum controller_channel channel,
    983  1.1  uch 		   enum memory_window_mode mode)
    984  1.1  uch {
    985  1.1  uch 	bus_addr_t a = HD64461_PCCGCR(channel);
    986  1.1  uch 	u_int8_t r = hd64461_reg_read_1(a);
    987  1.1  uch 
    988  1.1  uch 	r &= ~HD64461_PCCGCR_MMOD;
    989  1.1  uch 	r |= (mode == MEMWIN_16M_MODE) ? HD64461_PCCGCR_MMOD_16M :
    990  1.1  uch 		HD64461_PCCGCR_MMOD_32M;
    991  1.1  uch 	hd64461_reg_write_1(a, r);
    992  1.1  uch }
    993  1.1  uch 
    994  1.1  uch static void
    995  1.1  uch memory_window_16(enum controller_channel channel, enum memory_window_16 window)
    996  1.1  uch {
    997  1.1  uch 	bus_addr_t a = HD64461_PCCGCR(channel);
    998  1.1  uch 	u_int8_t r;
    999  1.1  uch 
   1000  1.1  uch 	r = hd64461_reg_read_1(a);
   1001  1.1  uch 	r &= ~(HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PA24);
   1002  1.1  uch 
   1003  1.1  uch 	switch (window) {
   1004  1.1  uch 	case MEMWIN_16M_COMMON_0:
   1005  1.1  uch 		break;
   1006  1.1  uch 	case MEMWIN_16M_COMMON_1:
   1007  1.1  uch 		r |= HD64461_PCCGCR_PA24;
   1008  1.1  uch 		break;
   1009  1.1  uch 	case MEMWIN_16M_COMMON_2:
   1010  1.1  uch 		r |= HD64461_PCCGCR_PA25;
   1011  1.1  uch 		break;
   1012  1.1  uch 	case MEMWIN_16M_COMMON_3:
   1013  1.1  uch 		r |= (HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PA24);
   1014  1.1  uch 		break;
   1015  1.1  uch 	}
   1016  1.1  uch 
   1017  1.1  uch 	hd64461_reg_write_1(a, r);
   1018  1.1  uch }
   1019  1.1  uch 
   1020  1.2  uch #if unused
   1021  1.1  uch static void
   1022  1.1  uch memory_window_32(enum controller_channel channel, enum memory_window_32 window)
   1023  1.1  uch {
   1024  1.1  uch 	bus_addr_t a = HD64461_PCCGCR(channel);
   1025  1.1  uch 	u_int8_t r;
   1026  1.1  uch 
   1027  1.1  uch 	r = hd64461_reg_read_1(a);
   1028  1.1  uch 	r &= ~(HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PREG);
   1029  1.1  uch 
   1030  1.1  uch 	switch (window) {
   1031  1.1  uch 	case MEMWIN_32M_ATTR:
   1032  1.1  uch 		break;
   1033  1.1  uch 	case MEMWIN_32M_COMMON_0:
   1034  1.1  uch 		r |= HD64461_PCCGCR_PREG;
   1035  1.1  uch 		break;
   1036  1.1  uch 	case MEMWIN_32M_COMMON_1:
   1037  1.1  uch 		r |= (HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PREG);
   1038  1.1  uch 		break;
   1039  1.1  uch 	}
   1040  1.1  uch 
   1041  1.1  uch 	hd64461_reg_write_1(a, r);
   1042  1.2  uch }
   1043  1.2  uch #endif
   1044  1.2  uch 
   1045  1.2  uch static void
   1046  1.2  uch set_bus_width(enum controller_channel channel, int width)
   1047  1.2  uch {
   1048  1.2  uch 	u_int16_t r16;
   1049  1.2  uch 
   1050  1.2  uch 	r16 = SHREG_BCR2;
   1051  1.2  uch 	if (channel == CHANNEL_0) {
   1052  1.2  uch 		r16 &= ~((1 << 13)|(1 << 12));
   1053  1.2  uch 		r16 |= 1 << (width == PCMCIA_WIDTH_IO8 ? 12 : 13);
   1054  1.2  uch 	} else {
   1055  1.2  uch 		r16 &= ~((1 << 11)|(1 << 10));
   1056  1.2  uch 		r16 |= 1 << (width == PCMCIA_WIDTH_IO8 ? 10 : 11);
   1057  1.2  uch 	}
   1058  1.2  uch 	SHREG_BCR2 = r16;
   1059  1.1  uch }
   1060  1.1  uch 
   1061  1.3  uch static void
   1062  1.3  uch fixup_sh3_pcmcia_area(bus_space_tag_t t)
   1063  1.3  uch {
   1064  1.3  uch 	struct hpcsh_bus_space *hbs = (void *)t;
   1065  1.3  uch 
   1066  1.3  uch 	hbs->hbs_w_1	= _sh3_pcmcia_bug_write_1;
   1067  1.3  uch 	hbs->hbs_wm_1	= _sh3_pcmcia_bug_write_multi_1;
   1068  1.3  uch 	hbs->hbs_wr_1	= _sh3_pcmcia_bug_write_region_1;
   1069  1.3  uch 	hbs->hbs_sm_1	= _sh3_pcmcia_bug_set_multi_1;
   1070  1.3  uch }
   1071  1.3  uch 
   1072  1.1  uch #ifdef DEBUG
   1073  1.1  uch static void
   1074  1.1  uch hd64461pcmcia_info(struct hd64461pcmcia_softc *sc)
   1075  1.1  uch {
   1076  1.1  uch 	const char name[] = __FUNCTION__;
   1077  1.1  uch 	u_int8_t r8;
   1078  1.1  uch 
   1079  1.1  uch 	dbg_banner_start(name, sizeof name);
   1080  1.1  uch 	/*
   1081  1.1  uch 	 * PCC0
   1082  1.1  uch 	 */
   1083  1.1  uch 	printf("[PCC0 memory and I/O card (SH3 Area 6)]\n");
   1084  1.1  uch 	printf("PCC0 Interface Status Register\n");
   1085  1.1  uch 	r8 = hd64461_reg_read_1(HD64461_PCC0ISR_REG8);
   1086  1.1  uch #define DBG_BIT_PRINT(r, m)	dbg_bit_print(r, HD64461_PCC0ISR_##m, #m)
   1087  1.1  uch 	DBG_BIT_PRINT(r8, P0READY);
   1088  1.1  uch 	DBG_BIT_PRINT(r8, P0MWP);
   1089  1.1  uch 	DBG_BIT_PRINT(r8, P0VS2);
   1090  1.1  uch 	DBG_BIT_PRINT(r8, P0VS1);
   1091  1.1  uch 	DBG_BIT_PRINT(r8, P0CD2);
   1092  1.1  uch 	DBG_BIT_PRINT(r8, P0CD1);
   1093  1.1  uch 	DBG_BIT_PRINT(r8, P0BVD2);
   1094  1.1  uch 	DBG_BIT_PRINT(r8, P0BVD1);
   1095  1.1  uch #undef DBG_BIT_PRINT
   1096  1.1  uch 	printf("\n");
   1097  1.1  uch 
   1098  1.1  uch 	printf("PCC0 General Control Register\n");
   1099  1.1  uch 	r8 = hd64461_reg_read_1(HD64461_PCC0GCR_REG8);
   1100  1.1  uch #define DBG_BIT_PRINT(r, m)	dbg_bit_print(r, HD64461_PCC0GCR_##m, #m)
   1101  1.1  uch 	DBG_BIT_PRINT(r8, P0DRVE);
   1102  1.1  uch 	DBG_BIT_PRINT(r8, P0PCCR);
   1103  1.1  uch 	DBG_BIT_PRINT(r8, P0PCCT);
   1104  1.1  uch 	DBG_BIT_PRINT(r8, P0VCC0);
   1105  1.1  uch 	DBG_BIT_PRINT(r8, P0MMOD);
   1106  1.1  uch 	DBG_BIT_PRINT(r8, P0PA25);
   1107  1.1  uch 	DBG_BIT_PRINT(r8, P0PA24);
   1108  1.1  uch 	DBG_BIT_PRINT(r8, P0REG);
   1109  1.1  uch #undef DBG_BIT_PRINT
   1110  1.1  uch 	printf("\n");
   1111  1.1  uch 
   1112  1.1  uch 	printf("PCC0 Card Status Change Register\n");
   1113  1.1  uch 	r8 = hd64461_reg_read_1(HD64461_PCC0CSCR_REG8);
   1114  1.1  uch #define DBG_BIT_PRINT(r, m)	dbg_bit_print(r, HD64461_PCC0CSCR_##m, #m)
   1115  1.1  uch 	DBG_BIT_PRINT(r8, P0SCDI);
   1116  1.1  uch 	DBG_BIT_PRINT(r8, P0IREQ);
   1117  1.1  uch 	DBG_BIT_PRINT(r8, P0SC);
   1118  1.1  uch 	DBG_BIT_PRINT(r8, P0CDC);
   1119  1.1  uch 	DBG_BIT_PRINT(r8, P0RC);
   1120  1.1  uch 	DBG_BIT_PRINT(r8, P0BW);
   1121  1.1  uch 	DBG_BIT_PRINT(r8, P0BD);
   1122  1.1  uch #undef DBG_BIT_PRINT
   1123  1.1  uch 	printf("\n");
   1124  1.1  uch 
   1125  1.1  uch 	printf("PCC0 Card Status Change Interrupt Enable Register\n");
   1126  1.1  uch 	r8 = hd64461_reg_read_1(HD64461_PCC0CSCIER_REG8);
   1127  1.1  uch #define DBG_BIT_PRINT(r, m)	dbg_bit_print(r, HD64461_PCC0CSCIER_##m, #m)
   1128  1.1  uch 	DBG_BIT_PRINT(r8, P0CRE);
   1129  1.1  uch 	DBG_BIT_PRINT(r8, P0SCE);
   1130  1.1  uch 	DBG_BIT_PRINT(r8, P0CDE);
   1131  1.1  uch 	DBG_BIT_PRINT(r8, P0RE);
   1132  1.1  uch 	DBG_BIT_PRINT(r8, P0BWE);
   1133  1.1  uch 	DBG_BIT_PRINT(r8, P0BDE);
   1134  1.1  uch #undef DBG_BIT_PRINT
   1135  1.1  uch 	printf("\ninterrupt type: ");
   1136  1.1  uch 	switch (r8 & HD64461_PCC0CSCIER_P0IREQE_MASK) {
   1137  1.1  uch 	case HD64461_PCC0CSCIER_P0IREQE_NONE:
   1138  1.1  uch 		printf("none\n");
   1139  1.1  uch 		break;
   1140  1.1  uch 	case HD64461_PCC0CSCIER_P0IREQE_LEVEL:
   1141  1.1  uch 		printf("level\n");
   1142  1.1  uch 		break;
   1143  1.1  uch 	case HD64461_PCC0CSCIER_P0IREQE_FEDGE:
   1144  1.1  uch 		printf("falling edge\n");
   1145  1.1  uch 		break;
   1146  1.1  uch 	case HD64461_PCC0CSCIER_P0IREQE_REDGE:
   1147  1.1  uch 		printf("rising edge\n");
   1148  1.1  uch 		break;
   1149  1.1  uch 	}
   1150  1.1  uch 
   1151  1.1  uch 	printf("PCC0 Software Control Register\n");
   1152  1.1  uch 	r8 = hd64461_reg_read_1(HD64461_PCC0SCR_REG8);
   1153  1.1  uch #define DBG_BIT_PRINT(r, m)	dbg_bit_print(r, HD64461_PCC0SCR_##m, #m)
   1154  1.1  uch 	DBG_BIT_PRINT(r8, P0VCC1);
   1155  1.1  uch 	DBG_BIT_PRINT(r8, P0SWP);
   1156  1.1  uch #undef DBG_BIT_PRINT
   1157  1.1  uch 	printf("\n");
   1158  1.1  uch 
   1159  1.1  uch 	/*
   1160  1.1  uch 	 * PCC1
   1161  1.1  uch 	 */
   1162  1.1  uch 	printf("[PCC1 memory card only (SH3 Area 5)]\n");
   1163  1.1  uch 	printf("PCC1 Interface Status Register\n");
   1164  1.1  uch 	r8 = hd64461_reg_read_1(HD64461_PCC1ISR_REG8);
   1165  1.1  uch #define DBG_BIT_PRINT(r, m)	dbg_bit_print(r, HD64461_PCC1ISR_##m, #m)
   1166  1.1  uch 	DBG_BIT_PRINT(r8, P1READY);
   1167  1.1  uch 	DBG_BIT_PRINT(r8, P1MWP);
   1168  1.1  uch 	DBG_BIT_PRINT(r8, P1VS2);
   1169  1.1  uch 	DBG_BIT_PRINT(r8, P1VS1);
   1170  1.1  uch 	DBG_BIT_PRINT(r8, P1CD2);
   1171  1.1  uch 	DBG_BIT_PRINT(r8, P1CD1);
   1172  1.1  uch 	DBG_BIT_PRINT(r8, P1BVD2);
   1173  1.1  uch 	DBG_BIT_PRINT(r8, P1BVD1);
   1174  1.1  uch #undef DBG_BIT_PRINT
   1175  1.1  uch 	printf("\n");
   1176  1.1  uch 
   1177  1.1  uch 	printf("PCC1 General Contorol Register\n");
   1178  1.1  uch 	r8 = hd64461_reg_read_1(HD64461_PCC1GCR_REG8);
   1179  1.1  uch #define DBG_BIT_PRINT(r, m)	dbg_bit_print(r, HD64461_PCC1GCR_##m, #m)
   1180  1.1  uch 	DBG_BIT_PRINT(r8, P1DRVE);
   1181  1.1  uch 	DBG_BIT_PRINT(r8, P1PCCR);
   1182  1.1  uch 	DBG_BIT_PRINT(r8, P1VCC0);
   1183  1.1  uch 	DBG_BIT_PRINT(r8, P1MMOD);
   1184  1.1  uch 	DBG_BIT_PRINT(r8, P1PA25);
   1185  1.1  uch 	DBG_BIT_PRINT(r8, P1PA24);
   1186  1.1  uch 	DBG_BIT_PRINT(r8, P1REG);
   1187  1.1  uch #undef DBG_BIT_PRINT
   1188  1.1  uch 	printf("\n");
   1189  1.1  uch 
   1190  1.1  uch 	printf("PCC1 Card Status Change Register\n");
   1191  1.1  uch 	r8 = hd64461_reg_read_1(HD64461_PCC1CSCR_REG8);
   1192  1.1  uch #define DBG_BIT_PRINT(r, m)	dbg_bit_print(r, HD64461_PCC1CSCR_##m, #m)
   1193  1.1  uch 	DBG_BIT_PRINT(r8, P1SCDI);
   1194  1.1  uch 	DBG_BIT_PRINT(r8, P1CDC);
   1195  1.1  uch 	DBG_BIT_PRINT(r8, P1RC);
   1196  1.1  uch 	DBG_BIT_PRINT(r8, P1BW);
   1197  1.1  uch 	DBG_BIT_PRINT(r8, P1BD);
   1198  1.1  uch #undef DBG_BIT_PRINT
   1199  1.1  uch 	printf("\n");
   1200  1.1  uch 
   1201  1.1  uch 	printf("PCC1 Card Status Change Interrupt Enable Register\n");
   1202  1.1  uch 	r8 = hd64461_reg_read_1(HD64461_PCC1CSCIER_REG8);
   1203  1.1  uch #define DBG_BIT_PRINT(r, m)	dbg_bit_print(r, HD64461_PCC1CSCIER_##m, #m)
   1204  1.1  uch 	DBG_BIT_PRINT(r8, P1CRE);
   1205  1.1  uch 	DBG_BIT_PRINT(r8, P1CDE);
   1206  1.1  uch 	DBG_BIT_PRINT(r8, P1RE);
   1207  1.1  uch 	DBG_BIT_PRINT(r8, P1BWE);
   1208  1.1  uch 	DBG_BIT_PRINT(r8, P1BDE);
   1209  1.1  uch #undef DBG_BIT_PRINT
   1210  1.1  uch 	printf("\n");
   1211  1.1  uch 
   1212  1.1  uch 	printf("PCC1 Software Control Register\n");
   1213  1.1  uch 	r8 = hd64461_reg_read_1(HD64461_PCC1SCR_REG8);
   1214  1.1  uch #define DBG_BIT_PRINT(r, m)	dbg_bit_print(r, HD64461_PCC1SCR_##m, #m)
   1215  1.1  uch 	DBG_BIT_PRINT(r8, P1VCC1);
   1216  1.1  uch 	DBG_BIT_PRINT(r8, P1SWP);
   1217  1.1  uch #undef DBG_BIT_PRINT
   1218  1.1  uch 	printf("\n");
   1219  1.1  uch 
   1220  1.1  uch 	/*
   1221  1.1  uch 	 * General Control
   1222  1.1  uch 	 */
   1223  1.1  uch 	printf("[General Control]\n");
   1224  1.1  uch 	printf("PCC0 Output pins Control Register\n");
   1225  1.1  uch 	r8 = hd64461_reg_read_1(HD64461_PCCP0OCR_REG8);
   1226  1.1  uch #define DBG_BIT_PRINT(r, m)	dbg_bit_print(r, HD64461_PCCP0OCR_##m, #m)
   1227  1.1  uch 	DBG_BIT_PRINT(r8, P0DEPLUP);
   1228  1.1  uch 	DBG_BIT_PRINT(r8, P0AEPLUP);
   1229  1.1  uch #undef DBG_BIT_PRINT
   1230  1.1  uch 	printf("\n");
   1231  1.1  uch 
   1232  1.1  uch 	printf("PCC1 Output pins Control Register\n");
   1233  1.1  uch 	r8 = hd64461_reg_read_1(HD64461_PCCP1OCR_REG8);
   1234  1.1  uch #define DBG_BIT_PRINT(r, m)	dbg_bit_print(r, HD64461_PCCP1OCR_##m, #m)
   1235  1.1  uch 	DBG_BIT_PRINT(r8, P1RST8MA);
   1236  1.1  uch 	DBG_BIT_PRINT(r8, P1RST4MA);
   1237  1.1  uch 	DBG_BIT_PRINT(r8, P1RAS8MA);
   1238  1.1  uch 	DBG_BIT_PRINT(r8, P1RAS4MA);
   1239  1.1  uch #undef DBG_BIT_PRINT
   1240  1.1  uch 	printf("\n");
   1241  1.1  uch 
   1242  1.1  uch 	printf("PC Card General Control Register\n");
   1243  1.1  uch 	r8 = hd64461_reg_read_1(HD64461_PCCPGCR_REG8);
   1244  1.1  uch #define DBG_BIT_PRINT(r, m)	dbg_bit_print(r, HD64461_PCCPGCR_##m, #m)
   1245  1.1  uch 	DBG_BIT_PRINT(r8, PSSDIR);
   1246  1.1  uch 	DBG_BIT_PRINT(r8, PSSRDWR);
   1247  1.1  uch #undef DBG_BIT_PRINT
   1248  1.1  uch 	printf("\n");
   1249  1.1  uch 
   1250  1.1  uch 	dbg_banner_end();
   1251  1.1  uch }
   1252  1.1  uch #endif /* DEBUG */
   1253