hd64461pcmcia.c revision 1.53 1 1.53 thorpej /* $NetBSD: hd64461pcmcia.c,v 1.53 2021/04/24 23:36:38 thorpej Exp $ */
2 1.1 uch
3 1.1 uch /*-
4 1.26 uch * Copyright (c) 2001, 2002, 2004 The NetBSD Foundation, Inc.
5 1.1 uch * All rights reserved.
6 1.1 uch *
7 1.1 uch * This code is derived from software contributed to The NetBSD Foundation
8 1.1 uch * by UCHIYAMA Yasushi.
9 1.1 uch *
10 1.1 uch * Redistribution and use in source and binary forms, with or without
11 1.1 uch * modification, are permitted provided that the following conditions
12 1.1 uch * are met:
13 1.1 uch * 1. Redistributions of source code must retain the above copyright
14 1.1 uch * notice, this list of conditions and the following disclaimer.
15 1.1 uch * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 uch * notice, this list of conditions and the following disclaimer in the
17 1.1 uch * documentation and/or other materials provided with the distribution.
18 1.1 uch *
19 1.1 uch * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 uch * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 uch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 uch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 uch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 uch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 uch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 uch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 uch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 uch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 uch * POSSIBILITY OF SUCH DAMAGE.
30 1.1 uch */
31 1.22 lukem
32 1.22 lukem #include <sys/cdefs.h>
33 1.53 thorpej __KERNEL_RCSID(0, "$NetBSD: hd64461pcmcia.c,v 1.53 2021/04/24 23:36:38 thorpej Exp $");
34 1.9 uch
35 1.34 uwe #include "opt_hd64461pcmcia.h"
36 1.1 uch
37 1.1 uch #include <sys/param.h>
38 1.1 uch #include <sys/systm.h>
39 1.1 uch #include <sys/device.h>
40 1.52 thorpej #include <sys/kmem.h>
41 1.1 uch #include <sys/kthread.h>
42 1.1 uch #include <sys/boot_flag.h>
43 1.47 dyoung #include <sys/bus.h>
44 1.1 uch
45 1.1 uch #include <machine/intr.h>
46 1.1 uch
47 1.1 uch #include <dev/pcmcia/pcmciareg.h>
48 1.1 uch #include <dev/pcmcia/pcmciavar.h>
49 1.1 uch #include <dev/pcmcia/pcmciachip.h>
50 1.1 uch
51 1.13 uch #include <sh3/bscreg.h>
52 1.1 uch
53 1.1 uch #include <hpcsh/dev/hd64461/hd64461reg.h>
54 1.1 uch #include <hpcsh/dev/hd64461/hd64461var.h>
55 1.15 uch #include <hpcsh/dev/hd64461/hd64461intcreg.h>
56 1.1 uch #include <hpcsh/dev/hd64461/hd64461gpioreg.h>
57 1.14 uch #include <hpcsh/dev/hd64461/hd64461pcmciavar.h>
58 1.1 uch #include <hpcsh/dev/hd64461/hd64461pcmciareg.h>
59 1.1 uch
60 1.48 dyoung #include <hpcsh/bus_util.h> /* for _BUS_SPACE_WRITE(), et cetera */
61 1.48 dyoung
62 1.2 uch #include "locators.h"
63 1.2 uch
64 1.9 uch #ifdef HD64461PCMCIA_DEBUG
65 1.26 uch #define DPRINTF_ENABLE
66 1.26 uch #define DPRINTF_DEBUG hd64461pcmcia_debug
67 1.1 uch #endif
68 1.10 uch #include <machine/debug.h>
69 1.1 uch
70 1.1 uch enum controller_channel {
71 1.1 uch CHANNEL_0 = 0,
72 1.1 uch CHANNEL_1 = 1,
73 1.1 uch CHANNEL_MAX = 2
74 1.1 uch };
75 1.1 uch
76 1.1 uch enum memory_window_mode {
77 1.1 uch MEMWIN_16M_MODE,
78 1.1 uch MEMWIN_32M_MODE
79 1.1 uch };
80 1.1 uch
81 1.1 uch enum memory_window_16 {
82 1.1 uch MEMWIN_16M_COMMON_0,
83 1.1 uch MEMWIN_16M_COMMON_1,
84 1.1 uch MEMWIN_16M_COMMON_2,
85 1.1 uch MEMWIN_16M_COMMON_3,
86 1.1 uch };
87 1.26 uch #define MEMWIN_16M_MAX 4
88 1.1 uch
89 1.1 uch enum memory_window_32 {
90 1.1 uch MEMWIN_32M_ATTR,
91 1.1 uch MEMWIN_32M_COMMON_0,
92 1.1 uch MEMWIN_32M_COMMON_1,
93 1.1 uch };
94 1.26 uch #define MEMWIN_32M_MAX 3
95 1.1 uch
96 1.1 uch enum hd64461pcmcia_event_type {
97 1.1 uch EVENT_NONE,
98 1.1 uch EVENT_INSERT,
99 1.1 uch EVENT_REMOVE,
100 1.1 uch };
101 1.26 uch #define EVENT_QUEUE_MAX 5
102 1.1 uch
103 1.1 uch struct hd64461pcmcia_softc; /* forward declaration */
104 1.1 uch
105 1.1 uch struct hd64461pcmcia_window_cookie {
106 1.1 uch bus_space_tag_t wc_tag;
107 1.1 uch bus_space_handle_t wc_handle;
108 1.1 uch int wc_size;
109 1.1 uch int wc_window;
110 1.1 uch };
111 1.1 uch
112 1.1 uch struct hd64461pcmcia_channel {
113 1.1 uch struct hd64461pcmcia_softc *ch_parent;
114 1.42 uwe device_t ch_pcmcia;
115 1.1 uch enum controller_channel ch_channel;
116 1.1 uch
117 1.1 uch /* memory space */
118 1.1 uch enum memory_window_mode ch_memory_window_mode;
119 1.1 uch bus_space_tag_t ch_memt;
120 1.1 uch bus_space_handle_t ch_memh;
121 1.1 uch bus_addr_t ch_membase_addr;
122 1.1 uch bus_size_t ch_memsize;
123 1.1 uch bus_space_tag_t ch_cmemt[MEMWIN_16M_MAX];
124 1.1 uch
125 1.1 uch /* I/O space */
126 1.1 uch bus_space_tag_t ch_iot;
127 1.1 uch bus_addr_t ch_iobase;
128 1.1 uch bus_size_t ch_iosize;
129 1.1 uch
130 1.1 uch /* card interrupt */
131 1.1 uch int (*ch_ih_card_func)(void *);
132 1.1 uch void *ch_ih_card_arg;
133 1.1 uch int ch_attached;
134 1.1 uch };
135 1.1 uch
136 1.1 uch struct hd64461pcmcia_event {
137 1.1 uch int __queued;
138 1.1 uch enum hd64461pcmcia_event_type pe_type;
139 1.1 uch struct hd64461pcmcia_channel *pe_ch;
140 1.1 uch SIMPLEQ_ENTRY(hd64461pcmcia_event) pe_link;
141 1.1 uch };
142 1.1 uch
143 1.1 uch struct hd64461pcmcia_softc {
144 1.42 uwe device_t sc_dev;
145 1.42 uwe
146 1.1 uch enum hd64461_module_id sc_module_id;
147 1.1 uch int sc_shutdown;
148 1.1 uch
149 1.1 uch /* CSC event */
150 1.37 uwe lwp_t *sc_event_thread;
151 1.1 uch struct hd64461pcmcia_event sc_event_pool[EVENT_QUEUE_MAX];
152 1.1 uch SIMPLEQ_HEAD (, hd64461pcmcia_event) sc_event_head;
153 1.1 uch
154 1.1 uch struct hd64461pcmcia_channel sc_ch[CHANNEL_MAX];
155 1.1 uch };
156 1.1 uch
157 1.9 uch STATIC int hd64461pcmcia_chip_mem_alloc(pcmcia_chipset_handle_t, bus_size_t,
158 1.6 uch struct pcmcia_mem_handle *);
159 1.9 uch STATIC void hd64461pcmcia_chip_mem_free(pcmcia_chipset_handle_t,
160 1.6 uch struct pcmcia_mem_handle *);
161 1.9 uch STATIC int hd64461pcmcia_chip_mem_map(pcmcia_chipset_handle_t, int, bus_addr_t,
162 1.8 soren bus_size_t, struct pcmcia_mem_handle *, bus_size_t *, int *);
163 1.9 uch STATIC void hd64461pcmcia_chip_mem_unmap(pcmcia_chipset_handle_t, int);
164 1.9 uch STATIC int hd64461pcmcia_chip_io_alloc(pcmcia_chipset_handle_t, bus_addr_t,
165 1.6 uch bus_size_t, bus_size_t, struct pcmcia_io_handle *);
166 1.9 uch STATIC void hd64461pcmcia_chip_io_free(pcmcia_chipset_handle_t,
167 1.9 uch struct pcmcia_io_handle *);
168 1.9 uch STATIC int hd64461pcmcia_chip_io_map(pcmcia_chipset_handle_t, int, bus_addr_t,
169 1.6 uch bus_size_t, struct pcmcia_io_handle *, int *);
170 1.9 uch STATIC void hd64461pcmcia_chip_io_unmap(pcmcia_chipset_handle_t, int);
171 1.9 uch STATIC void hd64461pcmcia_chip_socket_enable(pcmcia_chipset_handle_t);
172 1.9 uch STATIC void hd64461pcmcia_chip_socket_disable(pcmcia_chipset_handle_t);
173 1.28 mycroft STATIC void hd64461pcmcia_chip_socket_settype(pcmcia_chipset_handle_t, int);
174 1.9 uch STATIC void *hd64461pcmcia_chip_intr_establish(pcmcia_chipset_handle_t,
175 1.6 uch struct pcmcia_function *, int, int (*)(void *), void *);
176 1.9 uch STATIC void hd64461pcmcia_chip_intr_disestablish(pcmcia_chipset_handle_t,
177 1.9 uch void *);
178 1.1 uch
179 1.9 uch STATIC struct pcmcia_chip_functions hd64461pcmcia_functions = {
180 1.9 uch hd64461pcmcia_chip_mem_alloc,
181 1.9 uch hd64461pcmcia_chip_mem_free,
182 1.9 uch hd64461pcmcia_chip_mem_map,
183 1.9 uch hd64461pcmcia_chip_mem_unmap,
184 1.9 uch hd64461pcmcia_chip_io_alloc,
185 1.9 uch hd64461pcmcia_chip_io_free,
186 1.9 uch hd64461pcmcia_chip_io_map,
187 1.9 uch hd64461pcmcia_chip_io_unmap,
188 1.9 uch hd64461pcmcia_chip_intr_establish,
189 1.9 uch hd64461pcmcia_chip_intr_disestablish,
190 1.9 uch hd64461pcmcia_chip_socket_enable,
191 1.9 uch hd64461pcmcia_chip_socket_disable,
192 1.28 mycroft hd64461pcmcia_chip_socket_settype,
193 1.1 uch };
194 1.1 uch
195 1.42 uwe STATIC int hd64461pcmcia_match(device_t, cfdata_t, void *);
196 1.42 uwe STATIC void hd64461pcmcia_attach(device_t, device_t, void *);
197 1.9 uch STATIC int hd64461pcmcia_print(void *, const char *);
198 1.42 uwe STATIC int hd64461pcmcia_submatch(device_t, cfdata_t, const int *, void *);
199 1.1 uch
200 1.42 uwe CFATTACH_DECL_NEW(hd64461pcmcia, sizeof(struct hd64461pcmcia_softc),
201 1.20 thorpej hd64461pcmcia_match, hd64461pcmcia_attach, NULL, NULL);
202 1.1 uch
203 1.9 uch STATIC void hd64461pcmcia_attach_channel(struct hd64461pcmcia_softc *,
204 1.6 uch enum controller_channel);
205 1.1 uch /* hot plug */
206 1.9 uch STATIC void hd64461pcmcia_event_thread(void *);
207 1.9 uch STATIC void queue_event(struct hd64461pcmcia_channel *,
208 1.6 uch enum hd64461pcmcia_event_type);
209 1.1 uch /* interrupt handler */
210 1.9 uch STATIC int hd64461pcmcia_channel0_intr(void *);
211 1.9 uch STATIC int hd64461pcmcia_channel1_intr(void *);
212 1.1 uch /* card status */
213 1.9 uch STATIC enum hd64461pcmcia_event_type detect_card(enum controller_channel);
214 1.27 uch STATIC void hd64461pcmcia_power_off(enum controller_channel);
215 1.27 uch STATIC void hd64461pcmcia_power_on(enum controller_channel);
216 1.1 uch /* memory window access ops */
217 1.9 uch STATIC void hd64461pcmcia_memory_window_mode(enum controller_channel,
218 1.6 uch enum memory_window_mode)__attribute__((__unused__));
219 1.9 uch STATIC void hd64461pcmcia_memory_window_16(enum controller_channel,
220 1.9 uch enum memory_window_16);
221 1.2 uch /* bus width */
222 1.9 uch STATIC void hd64461_set_bus_width(enum controller_channel, int);
223 1.9 uch #ifdef HD64461PCMCIA_DEBUG
224 1.9 uch STATIC void hd64461pcmcia_info(struct hd64461pcmcia_softc *);
225 1.1 uch #endif
226 1.3 uch /* fix SH3 Area[56] bug */
227 1.9 uch STATIC void fixup_sh3_pcmcia_area(bus_space_tag_t);
228 1.26 uch #define _BUS_SPACE_ACCESS_HOOK() \
229 1.11 uch do { \
230 1.33 uwe uint8_t dummy __attribute__((__unused__)) = \
231 1.33 uwe *(volatile uint8_t *)0xba000000; \
232 1.11 uch } while (/*CONSTCOND*/0)
233 1.3 uch _BUS_SPACE_WRITE(_sh3_pcmcia_bug, 1, 8)
234 1.3 uch _BUS_SPACE_WRITE_MULTI(_sh3_pcmcia_bug, 1, 8)
235 1.3 uch _BUS_SPACE_WRITE_REGION(_sh3_pcmcia_bug, 1, 8)
236 1.3 uch _BUS_SPACE_SET_MULTI(_sh3_pcmcia_bug, 1, 8)
237 1.3 uch #undef _BUS_SPACE_ACCESS_HOOK
238 1.2 uch
239 1.26 uch #define DELAY_MS(x) delay((x) * 1000)
240 1.1 uch
241 1.33 uwe STATIC int
242 1.42 uwe hd64461pcmcia_match(device_t parent, cfdata_t cf, void *aux)
243 1.1 uch {
244 1.1 uch struct hd64461_attach_args *ha = aux;
245 1.1 uch
246 1.1 uch return (ha->ha_module_id == HD64461_MODULE_PCMCIA);
247 1.1 uch }
248 1.1 uch
249 1.33 uwe STATIC void
250 1.42 uwe hd64461pcmcia_attach(device_t parent, device_t self, void *aux)
251 1.1 uch {
252 1.1 uch struct hd64461_attach_args *ha = aux;
253 1.42 uwe struct hd64461pcmcia_softc *sc;
254 1.51 christos int error __diagused;
255 1.1 uch
256 1.42 uwe sc = device_private(self);
257 1.42 uwe sc->sc_dev = self;
258 1.42 uwe
259 1.1 uch sc->sc_module_id = ha->ha_module_id;
260 1.26 uch
261 1.41 uwe aprint_naive("\n");
262 1.41 uwe aprint_normal("\n");
263 1.1 uch
264 1.9 uch #ifdef HD64461PCMCIA_DEBUG
265 1.9 uch hd64461pcmcia_info(sc);
266 1.1 uch #endif
267 1.1 uch /* Channel 0/1 common CSC event queue */
268 1.1 uch SIMPLEQ_INIT (&sc->sc_event_head);
269 1.44 uwe
270 1.41 uwe error = kthread_create(PRI_NONE, 0, NULL,
271 1.41 uwe hd64461pcmcia_event_thread, sc,
272 1.41 uwe &sc->sc_event_thread,
273 1.41 uwe "%s", device_xname(self));
274 1.36 ad KASSERT(error == 0);
275 1.1 uch
276 1.50 riz config_pending_incr(self);
277 1.46 uwe
278 1.46 uwe /* XXX: TODO */
279 1.46 uwe if (!pmf_device_register(self, NULL, NULL))
280 1.46 uwe aprint_error_dev(self, "unable to establish power handler\n");
281 1.1 uch }
282 1.1 uch
283 1.33 uwe STATIC void
284 1.1 uch hd64461pcmcia_event_thread(void *arg)
285 1.1 uch {
286 1.1 uch struct hd64461pcmcia_softc *sc = arg;
287 1.1 uch struct hd64461pcmcia_event *pe;
288 1.1 uch int s;
289 1.26 uch
290 1.44 uwe #if !defined(HD64461PCMCIA_REORDER_ATTACH)
291 1.44 uwe hd64461pcmcia_attach_channel(sc, CHANNEL_0);
292 1.44 uwe hd64461pcmcia_attach_channel(sc, CHANNEL_1);
293 1.44 uwe #else
294 1.44 uwe hd64461pcmcia_attach_channel(sc, CHANNEL_1);
295 1.44 uwe hd64461pcmcia_attach_channel(sc, CHANNEL_0);
296 1.44 uwe #endif
297 1.50 riz config_pending_decr(sc->sc_dev);
298 1.44 uwe
299 1.1 uch while (!sc->sc_shutdown) {
300 1.1 uch tsleep(sc, PWAIT, "CSC wait", 0);
301 1.1 uch s = splhigh();
302 1.1 uch while ((pe = SIMPLEQ_FIRST(&sc->sc_event_head))) {
303 1.1 uch splx(s);
304 1.1 uch switch (pe->pe_type) {
305 1.1 uch default:
306 1.39 perry printf("%s: unknown event.\n", __func__);
307 1.1 uch break;
308 1.1 uch case EVENT_INSERT:
309 1.1 uch DPRINTF("insert event.\n");
310 1.1 uch pcmcia_card_attach(pe->pe_ch->ch_pcmcia);
311 1.1 uch break;
312 1.1 uch case EVENT_REMOVE:
313 1.1 uch DPRINTF("remove event.\n");
314 1.1 uch pcmcia_card_detach(pe->pe_ch->ch_pcmcia,
315 1.6 uch DETACH_FORCE);
316 1.1 uch break;
317 1.1 uch }
318 1.1 uch s = splhigh();
319 1.16 lukem SIMPLEQ_REMOVE_HEAD(&sc->sc_event_head, pe_link);
320 1.1 uch pe->__queued = 0;
321 1.1 uch }
322 1.1 uch splx(s);
323 1.1 uch }
324 1.45 uwe
325 1.45 uwe sc->sc_event_thread = NULL;
326 1.45 uwe kthread_exit(0);
327 1.1 uch /* NOTREACHED */
328 1.1 uch }
329 1.1 uch
330 1.33 uwe STATIC int
331 1.1 uch hd64461pcmcia_print(void *arg, const char *pnp)
332 1.1 uch {
333 1.6 uch
334 1.1 uch if (pnp)
335 1.21 thorpej aprint_normal("pcmcia at %s", pnp);
336 1.1 uch
337 1.1 uch return (UNCONF);
338 1.1 uch }
339 1.1 uch
340 1.33 uwe STATIC int
341 1.42 uwe hd64461pcmcia_submatch(device_t parent, cfdata_t cf,
342 1.31 drochner const int *ldesc, void *aux)
343 1.1 uch {
344 1.1 uch struct pcmciabus_attach_args *paa = aux;
345 1.2 uch struct hd64461pcmcia_channel *ch =
346 1.6 uch (struct hd64461pcmcia_channel *)paa->pch;
347 1.1 uch
348 1.2 uch if (ch->ch_channel == CHANNEL_0) {
349 1.2 uch if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
350 1.2 uch PCMCIABUSCF_CONTROLLER_DEFAULT &&
351 1.2 uch cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 0)
352 1.2 uch return 0;
353 1.2 uch } else {
354 1.2 uch if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
355 1.2 uch PCMCIABUSCF_CONTROLLER_DEFAULT &&
356 1.2 uch cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 1)
357 1.2 uch return 0;
358 1.2 uch }
359 1.1 uch paa->pct = (pcmcia_chipset_tag_t)&hd64461pcmcia_functions;
360 1.1 uch
361 1.17 thorpej return (config_match(parent, cf, aux));
362 1.1 uch }
363 1.1 uch
364 1.33 uwe STATIC void
365 1.1 uch hd64461pcmcia_attach_channel(struct hd64461pcmcia_softc *sc,
366 1.6 uch enum controller_channel channel)
367 1.1 uch {
368 1.42 uwe device_t parent = sc->sc_dev;
369 1.1 uch struct hd64461pcmcia_channel *ch = &sc->sc_ch[channel];
370 1.26 uch struct pcmciabus_attach_args paa;
371 1.1 uch bus_addr_t membase;
372 1.1 uch int i;
373 1.1 uch
374 1.1 uch ch->ch_parent = sc;
375 1.1 uch ch->ch_channel = channel;
376 1.1 uch
377 1.25 uwe /*
378 1.26 uch * Continuous 16-MB Area Mode
379 1.1 uch */
380 1.1 uch /* Attibute/Common memory extent */
381 1.1 uch membase = (channel == CHANNEL_0)
382 1.6 uch ? HD64461_PCC0_MEMBASE : HD64461_PCC1_MEMBASE;
383 1.3 uch
384 1.3 uch ch->ch_memt = bus_space_create(0, "PCMCIA attribute memory",
385 1.6 uch membase, 0x01000000); /* 16MB */
386 1.3 uch bus_space_alloc(ch->ch_memt, 0, 0x00ffffff, 0x01000000,
387 1.6 uch 0x01000000, 0x01000000, 0, &ch->ch_membase_addr,
388 1.6 uch &ch->ch_memh);
389 1.3 uch fixup_sh3_pcmcia_area(ch->ch_memt);
390 1.1 uch
391 1.1 uch /* Common memory space extent */
392 1.1 uch ch->ch_memsize = 0x01000000;
393 1.1 uch for (i = 0; i < MEMWIN_16M_MAX; i++) {
394 1.3 uch ch->ch_cmemt[i] = bus_space_create(0, "PCMCIA common memory",
395 1.6 uch membase + 0x01000000,
396 1.6 uch ch->ch_memsize);
397 1.3 uch fixup_sh3_pcmcia_area(ch->ch_cmemt[i]);
398 1.1 uch }
399 1.1 uch
400 1.1 uch /* I/O port extent and interrupt staff */
401 1.9 uch hd64461pcmcia_chip_socket_disable(ch); /* enable CSC interrupt only */
402 1.1 uch
403 1.1 uch if (channel == CHANNEL_0) {
404 1.1 uch ch->ch_iobase = 0;
405 1.1 uch ch->ch_iosize = HD64461_PCC0_IOSIZE;
406 1.26 uch ch->ch_iot = bus_space_create(0, "PCMCIA I/O port",
407 1.6 uch HD64461_PCC0_IOBASE,
408 1.6 uch ch->ch_iosize);
409 1.3 uch fixup_sh3_pcmcia_area(ch->ch_iot);
410 1.1 uch
411 1.15 uch hd6446x_intr_establish(HD64461_INTC_PCC0, IST_LEVEL, IPL_TTY,
412 1.6 uch hd64461pcmcia_channel0_intr, ch);
413 1.1 uch } else {
414 1.9 uch hd64461_set_bus_width(CHANNEL_1, PCMCIA_WIDTH_IO16);
415 1.15 uch hd6446x_intr_establish(HD64461_INTC_PCC1, IST_EDGE, IPL_TTY,
416 1.6 uch hd64461pcmcia_channel1_intr, ch);
417 1.1 uch }
418 1.1 uch
419 1.1 uch paa.paa_busname = "pcmcia";
420 1.1 uch paa.pch = (pcmcia_chipset_handle_t)ch;
421 1.1 uch
422 1.53 thorpej ch->ch_pcmcia = config_found(parent, &paa, hd64461pcmcia_print,
423 1.53 thorpej CFARG_SUBMATCH, hd64461pcmcia_submatch,
424 1.53 thorpej CFARG_EOL);
425 1.1 uch
426 1.1 uch if (ch->ch_pcmcia && (detect_card(ch->ch_channel) == EVENT_INSERT)) {
427 1.1 uch ch->ch_attached = 1;
428 1.1 uch pcmcia_card_attach(ch->ch_pcmcia);
429 1.1 uch }
430 1.1 uch }
431 1.1 uch
432 1.33 uwe STATIC int
433 1.1 uch hd64461pcmcia_channel0_intr(void *arg)
434 1.1 uch {
435 1.1 uch struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)arg;
436 1.33 uwe uint8_t r;
437 1.1 uch int ret = 0;
438 1.1 uch
439 1.1 uch r = hd64461_reg_read_1(HD64461_PCC0CSCR_REG8);
440 1.1 uch /* clear interrtupt (edge source only) */
441 1.1 uch hd64461_reg_write_1(HD64461_PCC0CSCR_REG8, 0);
442 1.1 uch
443 1.1 uch if (r & HD64461_PCC0CSCR_P0IREQ) {
444 1.4 uch if (ch->ch_ih_card_func) {
445 1.1 uch ret = (*ch->ch_ih_card_func)(ch->ch_ih_card_arg);
446 1.4 uch } else
447 1.1 uch DPRINTF("spurious IREQ interrupt.\n");
448 1.1 uch }
449 1.1 uch
450 1.1 uch if (r & HD64461_PCC0CSCR_P0CDC)
451 1.1 uch queue_event(ch, detect_card(ch->ch_channel));
452 1.1 uch
453 1.1 uch return ret;
454 1.1 uch }
455 1.1 uch
456 1.33 uwe STATIC int
457 1.1 uch hd64461pcmcia_channel1_intr(void *arg)
458 1.1 uch {
459 1.1 uch struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)arg;
460 1.33 uwe uint8_t r;
461 1.1 uch int ret = 0;
462 1.1 uch
463 1.1 uch r = hd64461_reg_read_1(HD64461_PCC1CSCR_REG8);
464 1.1 uch /* clear interrtupt */
465 1.1 uch hd64461_reg_write_1(HD64461_PCC1CSCR_REG8, 0);
466 1.1 uch
467 1.1 uch if (r & HD64461_PCC1CSCR_P1RC) {
468 1.1 uch if (ch->ch_ih_card_func)
469 1.1 uch ret = (*ch->ch_ih_card_func)(ch->ch_ih_card_arg);
470 1.1 uch else
471 1.1 uch DPRINTF("spurious READY interrupt.\n");
472 1.1 uch }
473 1.1 uch
474 1.1 uch if (r & HD64461_PCC1CSCR_P1CDC)
475 1.1 uch queue_event(ch, detect_card(ch->ch_channel));
476 1.1 uch
477 1.1 uch return ret;
478 1.1 uch }
479 1.1 uch
480 1.33 uwe STATIC void
481 1.1 uch queue_event(struct hd64461pcmcia_channel *ch,
482 1.6 uch enum hd64461pcmcia_event_type type)
483 1.1 uch {
484 1.1 uch struct hd64461pcmcia_event *pe, *pool;
485 1.1 uch struct hd64461pcmcia_softc *sc = ch->ch_parent;
486 1.1 uch int i;
487 1.1 uch int s = splhigh();
488 1.1 uch
489 1.1 uch if (type == EVENT_NONE)
490 1.1 uch goto out;
491 1.1 uch
492 1.1 uch pe = 0;
493 1.1 uch pool = sc->sc_event_pool;
494 1.1 uch for (i = 0; i < EVENT_QUEUE_MAX; i++) {
495 1.1 uch if (!pool[i].__queued) {
496 1.1 uch pe = &pool[i];
497 1.1 uch break;
498 1.1 uch }
499 1.1 uch }
500 1.1 uch
501 1.1 uch if (pe == 0) {
502 1.39 perry printf("%s: event FIFO overflow (max %d).\n", __func__,
503 1.6 uch EVENT_QUEUE_MAX);
504 1.1 uch goto out;
505 1.1 uch }
506 1.1 uch
507 1.1 uch if ((ch->ch_attached && (type == EVENT_INSERT)) ||
508 1.1 uch (!ch->ch_attached && (type == EVENT_REMOVE))) {
509 1.1 uch DPRINTF("spurious CSC interrupt.\n");
510 1.1 uch goto out;
511 1.1 uch }
512 1.1 uch
513 1.1 uch ch->ch_attached = (type == EVENT_INSERT);
514 1.1 uch pe->__queued = 1;
515 1.1 uch pe->pe_type = type;
516 1.1 uch pe->pe_ch = ch;
517 1.1 uch SIMPLEQ_INSERT_TAIL(&sc->sc_event_head, pe, pe_link);
518 1.1 uch wakeup(sc);
519 1.1 uch out:
520 1.1 uch splx(s);
521 1.1 uch }
522 1.1 uch
523 1.1 uch /*
524 1.1 uch * interface for pcmcia driver.
525 1.1 uch */
526 1.33 uwe STATIC void *
527 1.9 uch hd64461pcmcia_chip_intr_establish(pcmcia_chipset_handle_t pch,
528 1.9 uch struct pcmcia_function *pf,
529 1.6 uch int ipl, int (*ih_func)(void *), void *ih_arg)
530 1.1 uch {
531 1.1 uch struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
532 1.1 uch int channel = ch->ch_channel;
533 1.1 uch bus_addr_t cscier = HD64461_PCCCSCIER(channel);
534 1.1 uch int s = splhigh();
535 1.33 uwe uint8_t r;
536 1.1 uch
537 1.1 uch ch->ch_ih_card_func = ih_func;
538 1.1 uch ch->ch_ih_card_arg = ih_arg;
539 1.1 uch
540 1.1 uch /* enable card interrupt */
541 1.1 uch r = hd64461_reg_read_1(cscier);
542 1.1 uch if (channel == CHANNEL_0) {
543 1.1 uch /* set level mode */
544 1.1 uch r &= ~HD64461_PCC0CSCIER_P0IREQE_MASK;
545 1.1 uch r |= HD64461_PCC0CSCIER_P0IREQE_LEVEL;
546 1.15 uch hd6446x_intr_priority(HD64461_INTC_PCC0, ipl);
547 1.1 uch } else {
548 1.1 uch /* READY-pin LOW to HIGH changes generates interrupt */
549 1.1 uch r |= HD64461_PCC1CSCIER_P1RE;
550 1.15 uch hd6446x_intr_priority(HD64461_INTC_PCC1, ipl);
551 1.1 uch }
552 1.1 uch hd64461_reg_write_1(cscier, r);
553 1.1 uch
554 1.1 uch splx(s);
555 1.1 uch
556 1.1 uch return (void *)ih_func;
557 1.1 uch }
558 1.1 uch
559 1.33 uwe STATIC void
560 1.9 uch hd64461pcmcia_chip_intr_disestablish(pcmcia_chipset_handle_t pch, void *ih)
561 1.1 uch {
562 1.1 uch struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
563 1.1 uch int channel = ch->ch_channel;
564 1.1 uch bus_addr_t cscier = HD64461_PCCCSCIER(channel);
565 1.1 uch int s = splhigh();
566 1.33 uwe uint8_t r;
567 1.4 uch
568 1.1 uch /* disable card interrupt */
569 1.1 uch r = hd64461_reg_read_1(cscier);
570 1.1 uch if (channel == CHANNEL_0) {
571 1.1 uch r &= ~HD64461_PCC0CSCIER_P0IREQE_MASK;
572 1.1 uch r |= HD64461_PCC0CSCIER_P0IREQE_NONE;
573 1.15 uch hd6446x_intr_priority(HD64461_INTC_PCC0, IPL_TTY);
574 1.1 uch } else {
575 1.1 uch r &= ~HD64461_PCC1CSCIER_P1RE;
576 1.15 uch hd6446x_intr_priority(HD64461_INTC_PCC1, IPL_TTY);
577 1.1 uch }
578 1.1 uch hd64461_reg_write_1(cscier, r);
579 1.1 uch
580 1.1 uch ch->ch_ih_card_func = 0;
581 1.1 uch
582 1.1 uch splx(s);
583 1.1 uch }
584 1.1 uch
585 1.33 uwe STATIC int
586 1.9 uch hd64461pcmcia_chip_mem_alloc(pcmcia_chipset_handle_t pch, bus_size_t size,
587 1.6 uch struct pcmcia_mem_handle *pcmhp)
588 1.1 uch {
589 1.1 uch struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
590 1.1 uch
591 1.1 uch pcmhp->memt = ch->ch_memt;
592 1.1 uch pcmhp->addr = ch->ch_membase_addr;
593 1.1 uch pcmhp->memh = ch->ch_memh;
594 1.1 uch pcmhp->size = size;
595 1.1 uch pcmhp->realsize = size;
596 1.2 uch
597 1.2 uch DPRINTF("base 0x%08lx size %#lx\n", pcmhp->addr, size);
598 1.2 uch
599 1.1 uch return (0);
600 1.1 uch }
601 1.1 uch
602 1.33 uwe STATIC void
603 1.9 uch hd64461pcmcia_chip_mem_free(pcmcia_chipset_handle_t pch,
604 1.9 uch struct pcmcia_mem_handle *pcmhp)
605 1.1 uch {
606 1.1 uch /* nothing to do */
607 1.1 uch }
608 1.1 uch
609 1.33 uwe STATIC int
610 1.9 uch hd64461pcmcia_chip_mem_map(pcmcia_chipset_handle_t pch, int kind,
611 1.9 uch bus_addr_t card_addr,
612 1.6 uch bus_size_t size, struct pcmcia_mem_handle *pcmhp,
613 1.8 soren bus_size_t *offsetp, int *windowp)
614 1.1 uch {
615 1.1 uch struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
616 1.1 uch struct hd64461pcmcia_window_cookie *cookie;
617 1.2 uch bus_addr_t ofs;
618 1.1 uch
619 1.52 thorpej cookie = kmem_zalloc(sizeof(struct hd64461pcmcia_window_cookie),
620 1.52 thorpej KM_SLEEP);
621 1.52 thorpej KASSERT(cookie != NULL);
622 1.1 uch
623 1.2 uch /* Address */
624 1.2 uch if ((kind & ~PCMCIA_WIDTH_MEM_MASK) == PCMCIA_MEM_ATTR) {
625 1.2 uch cookie->wc_tag = ch->ch_memt;
626 1.1 uch if (bus_space_subregion(ch->ch_memt, ch->ch_memh, card_addr,
627 1.6 uch size, &cookie->wc_handle) != 0)
628 1.1 uch goto bad;
629 1.26 uch
630 1.1 uch *offsetp = card_addr;
631 1.1 uch cookie->wc_window = -1;
632 1.1 uch } else {
633 1.1 uch int window = card_addr / ch->ch_memsize;
634 1.1 uch KASSERT(window < MEMWIN_16M_MAX);
635 1.1 uch
636 1.2 uch cookie->wc_tag = ch->ch_cmemt[window];
637 1.2 uch ofs = card_addr - window * ch->ch_memsize;
638 1.2 uch if (bus_space_map(cookie->wc_tag, ofs, size, 0,
639 1.6 uch &cookie->wc_handle) != 0)
640 1.1 uch goto bad;
641 1.26 uch
642 1.4 uch /* XXX bogus. check window per common memory access. */
643 1.9 uch hd64461pcmcia_memory_window_16(ch->ch_channel, window);
644 1.2 uch *offsetp = ofs + 0x01000000; /* skip attribute area */
645 1.1 uch cookie->wc_window = window;
646 1.1 uch }
647 1.1 uch cookie->wc_size = size;
648 1.1 uch *windowp = (int)cookie;
649 1.1 uch
650 1.2 uch DPRINTF("(%s) %#lx+%#lx-> %#lx+%#lx\n", kind == PCMCIA_MEM_ATTR ?
651 1.6 uch "attribute" : "common", ch->ch_memh, card_addr, *offsetp,
652 1.6 uch size);
653 1.1 uch
654 1.1 uch return (0);
655 1.1 uch bad:
656 1.1 uch DPRINTF("%#lx-%#lx map failed.\n", card_addr, size);
657 1.52 thorpej kmem_free(cookie, sizeof(*cookie));
658 1.1 uch
659 1.1 uch return (1);
660 1.1 uch }
661 1.1 uch
662 1.33 uwe STATIC void
663 1.9 uch hd64461pcmcia_chip_mem_unmap(pcmcia_chipset_handle_t pch, int window)
664 1.1 uch {
665 1.1 uch struct hd64461pcmcia_window_cookie *cookie = (void *)window;
666 1.1 uch
667 1.1 uch if (cookie->wc_window != -1)
668 1.1 uch bus_space_unmap(cookie->wc_tag, cookie->wc_handle,
669 1.6 uch cookie->wc_size);
670 1.2 uch DPRINTF("%#lx-%#x\n", cookie->wc_handle, cookie->wc_size);
671 1.52 thorpej kmem_free(cookie, sizeof(*cookie));
672 1.1 uch }
673 1.1 uch
674 1.33 uwe STATIC int
675 1.9 uch hd64461pcmcia_chip_io_alloc(pcmcia_chipset_handle_t pch, bus_addr_t start,
676 1.9 uch bus_size_t size, bus_size_t align, struct pcmcia_io_handle *pcihp)
677 1.1 uch {
678 1.1 uch struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
679 1.1 uch
680 1.2 uch if (ch->ch_channel == CHANNEL_1)
681 1.2 uch return (1);
682 1.2 uch
683 1.1 uch if (start) {
684 1.1 uch if (bus_space_map(ch->ch_iot, start, size, 0, &pcihp->ioh)) {
685 1.1 uch DPRINTF("couldn't map %#lx+%#lx\n", start, size);
686 1.1 uch return (1);
687 1.1 uch }
688 1.1 uch DPRINTF("map %#lx+%#lx\n", start, size);
689 1.1 uch } else {
690 1.1 uch if (bus_space_alloc(ch->ch_iot, ch->ch_iobase,
691 1.6 uch ch->ch_iobase + ch->ch_iosize - 1,
692 1.26 uch size, align, 0, 0, &pcihp->addr,
693 1.6 uch &pcihp->ioh)) {
694 1.1 uch DPRINTF("couldn't allocate %#lx\n", size);
695 1.1 uch return (1);
696 1.1 uch }
697 1.1 uch pcihp->flags = PCMCIA_IO_ALLOCATED;
698 1.1 uch DPRINTF("%#lx from %#lx\n", size, pcihp->addr);
699 1.1 uch }
700 1.1 uch
701 1.1 uch pcihp->iot = ch->ch_iot;
702 1.1 uch pcihp->size = size;
703 1.26 uch
704 1.1 uch return (0);
705 1.1 uch }
706 1.1 uch
707 1.33 uwe STATIC int
708 1.9 uch hd64461pcmcia_chip_io_map(pcmcia_chipset_handle_t pch, int width,
709 1.9 uch bus_addr_t offset,
710 1.6 uch bus_size_t size, struct pcmcia_io_handle *pcihp, int *windowp)
711 1.1 uch {
712 1.1 uch struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
713 1.1 uch #ifdef HD64461PCMCIA_DEBUG
714 1.35 uwe static const char *width_names[] = { "auto", "io8", "io16" };
715 1.1 uch #endif
716 1.2 uch if (ch->ch_channel == CHANNEL_1)
717 1.2 uch return (1);
718 1.1 uch
719 1.9 uch hd64461_set_bus_width(CHANNEL_0, width);
720 1.23 uwe
721 1.23 uwe /* fake. drivers init that to -1 and check if it was changed. */
722 1.23 uwe *windowp = 0;
723 1.1 uch
724 1.1 uch DPRINTF("%#lx:%#lx+%#lx %s\n", pcihp->ioh, offset, size,
725 1.6 uch width_names[width]);
726 1.1 uch
727 1.1 uch return (0);
728 1.1 uch }
729 1.1 uch
730 1.33 uwe STATIC void
731 1.9 uch hd64461pcmcia_chip_io_free(pcmcia_chipset_handle_t pch,
732 1.9 uch struct pcmcia_io_handle *pcihp)
733 1.1 uch {
734 1.2 uch struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
735 1.2 uch
736 1.2 uch if (ch->ch_channel == CHANNEL_1)
737 1.2 uch return;
738 1.2 uch
739 1.1 uch if (pcihp->flags & PCMCIA_IO_ALLOCATED)
740 1.1 uch bus_space_free(pcihp->iot, pcihp->ioh, pcihp->size);
741 1.1 uch else
742 1.1 uch bus_space_unmap(pcihp->iot, pcihp->ioh, pcihp->size);
743 1.1 uch
744 1.1 uch DPRINTF("%#lx+%#lx\n", pcihp->ioh, pcihp->size);
745 1.1 uch }
746 1.1 uch
747 1.33 uwe STATIC void
748 1.9 uch hd64461pcmcia_chip_io_unmap(pcmcia_chipset_handle_t pch, int window)
749 1.1 uch {
750 1.33 uwe
751 1.1 uch /* nothing to do */
752 1.1 uch }
753 1.1 uch
754 1.33 uwe STATIC void
755 1.9 uch hd64461pcmcia_chip_socket_enable(pcmcia_chipset_handle_t pch)
756 1.1 uch {
757 1.1 uch struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
758 1.1 uch int channel = ch->ch_channel;
759 1.1 uch bus_addr_t isr, gcr;
760 1.33 uwe uint8_t r;
761 1.28 mycroft int i;
762 1.1 uch
763 1.1 uch DPRINTF("enable channel %d\n", channel);
764 1.1 uch isr = HD64461_PCCISR(channel);
765 1.1 uch gcr = HD64461_PCCGCR(channel);
766 1.1 uch
767 1.9 uch hd64461pcmcia_power_off(channel);
768 1.9 uch hd64461pcmcia_power_on(channel);
769 1.1 uch
770 1.29 mycroft /* assert reset, set card type to memory */
771 1.27 uch r = hd64461_reg_read_1(gcr);
772 1.27 uch r |= HD64461_PCCGCR_PCCR;
773 1.29 mycroft r &= ~HD64461_PCC0GCR_P0PCCT;
774 1.27 uch hd64461_reg_write_1(gcr, r);
775 1.27 uch
776 1.27 uch /*
777 1.27 uch * hold RESET at least 10us.
778 1.27 uch */
779 1.27 uch DELAY_MS(20);
780 1.27 uch
781 1.27 uch /* clear the reset flag */
782 1.27 uch r &= ~HD64461_PCCGCR_PCCR;
783 1.27 uch hd64461_reg_write_1(gcr, r);
784 1.27 uch DELAY_MS(2000);
785 1.27 uch
786 1.27 uch /* wait for the chip to finish initializing */
787 1.27 uch for (i = 0; i < 10000; i++) {
788 1.27 uch if ((hd64461_reg_read_1(isr) & HD64461_PCCISR_READY))
789 1.27 uch goto reset_ok;
790 1.27 uch DELAY_MS(500);
791 1.26 uch
792 1.27 uch if ((i > 5000) && (i % 100 == 99))
793 1.27 uch printf(".");
794 1.1 uch }
795 1.27 uch printf("reset failed.\n");
796 1.27 uch hd64461pcmcia_power_off(channel);
797 1.27 uch return;
798 1.27 uch
799 1.27 uch reset_ok:
800 1.1 uch /* set Continuous 16-MB Area Mode */
801 1.1 uch ch->ch_memory_window_mode = MEMWIN_16M_MODE;
802 1.9 uch hd64461pcmcia_memory_window_mode(channel, ch->ch_memory_window_mode);
803 1.1 uch
804 1.26 uch /*
805 1.1 uch * set Common memory area.
806 1.1 uch */
807 1.9 uch hd64461pcmcia_memory_window_16(channel, MEMWIN_16M_COMMON_0);
808 1.1 uch
809 1.28 mycroft DPRINTF("OK.\n");
810 1.28 mycroft }
811 1.28 mycroft
812 1.33 uwe STATIC void
813 1.28 mycroft hd64461pcmcia_chip_socket_settype(pcmcia_chipset_handle_t pch, int type)
814 1.28 mycroft {
815 1.28 mycroft struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
816 1.28 mycroft int channel = ch->ch_channel;
817 1.28 mycroft bus_addr_t gcr;
818 1.33 uwe uint8_t r;
819 1.28 mycroft
820 1.28 mycroft DPRINTF("settype channel %d\n", channel);
821 1.28 mycroft gcr = HD64461_PCCGCR(channel);
822 1.28 mycroft
823 1.1 uch /* set the card type */
824 1.7 uch r = hd64461_reg_read_1(gcr);
825 1.1 uch if (channel == CHANNEL_0) {
826 1.28 mycroft if (type == PCMCIA_IFTYPE_IO)
827 1.1 uch r |= HD64461_PCC0GCR_P0PCCT;
828 1.1 uch else
829 1.1 uch r &= ~HD64461_PCC0GCR_P0PCCT;
830 1.7 uch } else {
831 1.7 uch /* reserved bit must be 0 */
832 1.26 uch r &= ~HD64461_PCC1GCR_RESERVED;
833 1.1 uch }
834 1.7 uch hd64461_reg_write_1(gcr, r);
835 1.1 uch
836 1.1 uch DPRINTF("OK.\n");
837 1.1 uch }
838 1.1 uch
839 1.33 uwe STATIC void
840 1.9 uch hd64461pcmcia_chip_socket_disable(pcmcia_chipset_handle_t pch)
841 1.1 uch {
842 1.1 uch struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
843 1.1 uch int channel = ch->ch_channel;
844 1.1 uch
845 1.1 uch /* dont' disable CSC interrupt */
846 1.1 uch hd64461_reg_write_1(HD64461_PCCCSCIER(channel), HD64461_PCCCSCIER_CDE);
847 1.1 uch hd64461_reg_write_1(HD64461_PCCCSCR(channel), 0);
848 1.1 uch
849 1.1 uch /* power down the socket */
850 1.9 uch hd64461pcmcia_power_off(channel);
851 1.1 uch }
852 1.1 uch
853 1.1 uch /*
854 1.1 uch * Card detect
855 1.1 uch */
856 1.33 uwe STATIC void
857 1.9 uch hd64461pcmcia_power_off(enum controller_channel channel)
858 1.1 uch {
859 1.33 uwe uint8_t r;
860 1.33 uwe uint16_t r16;
861 1.1 uch bus_addr_t scr, gcr;
862 1.26 uch
863 1.1 uch gcr = HD64461_PCCGCR(channel);
864 1.1 uch scr = HD64461_PCCSCR(channel);
865 1.1 uch
866 1.1 uch /* DRV (external buffer) high level */
867 1.1 uch r = hd64461_reg_read_1(gcr);
868 1.1 uch r &= ~HD64461_PCCGCR_DRVE;
869 1.1 uch hd64461_reg_write_1(gcr, r);
870 1.1 uch
871 1.1 uch /* stop power */
872 1.1 uch r = hd64461_reg_read_1(scr);
873 1.1 uch r |= HD64461_PCCSCR_VCC1; /* VCC1 high */
874 1.1 uch hd64461_reg_write_1(scr, r);
875 1.1 uch r = hd64461_reg_read_1(gcr);
876 1.1 uch r |= HD64461_PCCGCR_VCC0; /* VCC0 high */
877 1.1 uch hd64461_reg_write_1(gcr, r);
878 1.26 uch /*
879 1.1 uch * wait 300ms until power fails (Tpf). Then, wait 100ms since
880 1.1 uch * we are changing Vcc (Toff).
881 1.1 uch */
882 1.2 uch DELAY_MS(300 + 100);
883 1.1 uch
884 1.1 uch /* stop clock */
885 1.1 uch r16 = hd64461_reg_read_2(HD64461_SYSSTBCR_REG16);
886 1.1 uch r16 |= (channel == CHANNEL_0 ? HD64461_SYSSTBCR_SPC0ST :
887 1.6 uch HD64461_SYSSTBCR_SPC1ST);
888 1.1 uch hd64461_reg_write_2(HD64461_SYSSTBCR_REG16, r16);
889 1.1 uch }
890 1.1 uch
891 1.33 uwe STATIC void
892 1.9 uch hd64461pcmcia_power_on(enum controller_channel channel)
893 1.1 uch {
894 1.33 uwe uint8_t r;
895 1.33 uwe uint16_t r16;
896 1.51 christos bus_addr_t gcr, isr;
897 1.26 uch
898 1.1 uch isr = HD64461_PCCISR(channel);
899 1.1 uch gcr = HD64461_PCCGCR(channel);
900 1.51 christos (void)HD64461_PCCSCR(channel);
901 1.1 uch
902 1.26 uch /*
903 1.4 uch * XXX to access attribute memory, this is required.
904 1.4 uch */
905 1.1 uch if (channel == CHANNEL_0) {
906 1.1 uch /* GPIO Port A XXX Jonanada690 specific? */
907 1.1 uch r16 = hd64461_reg_read_2(HD64461_GPADR_REG16);
908 1.1 uch r16 &= ~0xf;
909 1.1 uch r16 |= 0x5;
910 1.1 uch hd64461_reg_write_2(HD64461_GPADR_REG16, r16);
911 1.1 uch }
912 1.1 uch
913 1.5 uch if (channel == CHANNEL_1) {
914 1.27 uch /* GPIO Port C, Port D -> PCC1 pin
915 1.27 uch * I assume SYSCR[1:0] == 0
916 1.27 uch */
917 1.5 uch hd64461_reg_write_2(HD64461_GPCCR_REG16, 0xa800);
918 1.5 uch hd64461_reg_write_2(HD64461_GPDCR_REG16, 0xaa0a);
919 1.5 uch }
920 1.5 uch
921 1.1 uch /* supply clock */
922 1.1 uch r16 = hd64461_reg_read_2(HD64461_SYSSTBCR_REG16);
923 1.1 uch r16 &= ~(channel == CHANNEL_0 ? HD64461_SYSSTBCR_SPC0ST :
924 1.6 uch HD64461_SYSSTBCR_SPC1ST);
925 1.1 uch hd64461_reg_write_2(HD64461_SYSSTBCR_REG16, r16);
926 1.2 uch DELAY_MS(200);
927 1.1 uch
928 1.1 uch /* detect voltage and supply VCC */
929 1.1 uch r = hd64461_reg_read_1(isr);
930 1.14 uch
931 1.1 uch switch (r & (HD64461_PCCISR_VS1 | HD64461_PCCISR_VS2)) {
932 1.7 uch case (HD64461_PCCISR_VS1 | HD64461_PCCISR_VS2): /* 5 V */
933 1.1 uch DPRINTF("5V card\n");
934 1.14 uch hd64461pcmcia_power(channel, V_5, 1);
935 1.1 uch break;
936 1.7 uch case HD64461_PCCISR_VS2: /* 3.3 / 5 V */
937 1.7 uch /* FALLTHROUGH */
938 1.7 uch case 0: /* x.x / 3.3 / 5 V */
939 1.1 uch DPRINTF("3.3V card\n");
940 1.14 uch hd64461pcmcia_power(channel, V_3_3, 1);
941 1.1 uch break;
942 1.7 uch case HD64461_PCCISR_VS1: /* x.x V */
943 1.7 uch /* FALLTHROUGH */
944 1.14 uch DPRINTF("x.x V card\n");
945 1.14 uch hd64461pcmcia_power(channel, V_X_X, 1);
946 1.7 uch return;
947 1.1 uch default:
948 1.1 uch printf("\nunknown Voltage. don't attach.\n");
949 1.1 uch return;
950 1.1 uch }
951 1.14 uch
952 1.1 uch /*
953 1.1 uch * wait 100ms until power raise (Tpr) and 20ms to become
954 1.1 uch * stable (Tsu(Vcc)).
955 1.1 uch *
956 1.1 uch * some machines require some more time to be settled
957 1.1 uch * (300ms is added here).
958 1.1 uch */
959 1.2 uch DELAY_MS(100 + 20 + 300);
960 1.1 uch
961 1.1 uch /* DRV (external buffer) low level */
962 1.1 uch r = hd64461_reg_read_1(gcr);
963 1.1 uch r |= HD64461_PCCGCR_DRVE;
964 1.1 uch hd64461_reg_write_1(gcr, r);
965 1.1 uch
966 1.1 uch /* clear interrupt */
967 1.1 uch hd64461_reg_write_1(channel == CHANNEL_0 ? HD64461_PCC0CSCR_REG8 :
968 1.6 uch HD64461_PCC1CSCR_REG8, 0);
969 1.1 uch }
970 1.1 uch
971 1.33 uwe STATIC enum hd64461pcmcia_event_type
972 1.1 uch detect_card(enum controller_channel channel)
973 1.1 uch {
974 1.33 uwe uint8_t r;
975 1.1 uch
976 1.1 uch r = hd64461_reg_read_1(HD64461_PCCISR(channel)) &
977 1.6 uch (HD64461_PCCISR_CD2 | HD64461_PCCISR_CD1);
978 1.1 uch
979 1.1 uch if (r == (HD64461_PCCISR_CD2 | HD64461_PCCISR_CD1)) {
980 1.1 uch DPRINTF("remove\n");
981 1.1 uch return EVENT_REMOVE;
982 1.1 uch }
983 1.1 uch if (r == 0) {
984 1.26 uch DPRINTF("insert\n");
985 1.1 uch return EVENT_INSERT;
986 1.1 uch }
987 1.1 uch DPRINTF("transition\n");
988 1.1 uch
989 1.1 uch return EVENT_NONE;
990 1.1 uch }
991 1.1 uch
992 1.1 uch /*
993 1.1 uch * Memory window access ops.
994 1.1 uch */
995 1.33 uwe STATIC void
996 1.9 uch hd64461pcmcia_memory_window_mode(enum controller_channel channel,
997 1.6 uch enum memory_window_mode mode)
998 1.1 uch {
999 1.1 uch bus_addr_t a = HD64461_PCCGCR(channel);
1000 1.33 uwe uint8_t r = hd64461_reg_read_1(a);
1001 1.26 uch
1002 1.1 uch r &= ~HD64461_PCCGCR_MMOD;
1003 1.1 uch r |= (mode == MEMWIN_16M_MODE) ? HD64461_PCCGCR_MMOD_16M :
1004 1.6 uch HD64461_PCCGCR_MMOD_32M;
1005 1.1 uch hd64461_reg_write_1(a, r);
1006 1.1 uch }
1007 1.1 uch
1008 1.33 uwe STATIC void
1009 1.9 uch hd64461pcmcia_memory_window_16(enum controller_channel channel,
1010 1.9 uch enum memory_window_16 window)
1011 1.1 uch {
1012 1.1 uch bus_addr_t a = HD64461_PCCGCR(channel);
1013 1.33 uwe uint8_t r;
1014 1.1 uch
1015 1.1 uch r = hd64461_reg_read_1(a);
1016 1.1 uch r &= ~(HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PA24);
1017 1.1 uch
1018 1.1 uch switch (window) {
1019 1.1 uch case MEMWIN_16M_COMMON_0:
1020 1.1 uch break;
1021 1.1 uch case MEMWIN_16M_COMMON_1:
1022 1.1 uch r |= HD64461_PCCGCR_PA24;
1023 1.1 uch break;
1024 1.1 uch case MEMWIN_16M_COMMON_2:
1025 1.1 uch r |= HD64461_PCCGCR_PA25;
1026 1.1 uch break;
1027 1.1 uch case MEMWIN_16M_COMMON_3:
1028 1.1 uch r |= (HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PA24);
1029 1.1 uch break;
1030 1.1 uch }
1031 1.1 uch
1032 1.1 uch hd64461_reg_write_1(a, r);
1033 1.1 uch }
1034 1.1 uch
1035 1.2 uch #if unused
1036 1.33 uwe STATIC void
1037 1.1 uch memory_window_32(enum controller_channel channel, enum memory_window_32 window)
1038 1.1 uch {
1039 1.1 uch bus_addr_t a = HD64461_PCCGCR(channel);
1040 1.33 uwe uint8_t r;
1041 1.1 uch
1042 1.1 uch r = hd64461_reg_read_1(a);
1043 1.1 uch r &= ~(HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PREG);
1044 1.1 uch
1045 1.1 uch switch (window) {
1046 1.1 uch case MEMWIN_32M_ATTR:
1047 1.1 uch break;
1048 1.1 uch case MEMWIN_32M_COMMON_0:
1049 1.1 uch r |= HD64461_PCCGCR_PREG;
1050 1.1 uch break;
1051 1.1 uch case MEMWIN_32M_COMMON_1:
1052 1.1 uch r |= (HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PREG);
1053 1.1 uch break;
1054 1.1 uch }
1055 1.1 uch
1056 1.1 uch hd64461_reg_write_1(a, r);
1057 1.2 uch }
1058 1.2 uch #endif
1059 1.2 uch
1060 1.33 uwe STATIC void
1061 1.9 uch hd64461_set_bus_width(enum controller_channel channel, int width)
1062 1.2 uch {
1063 1.40 uwe unsigned int area, buswidth;
1064 1.40 uwe uint16_t bcr2;
1065 1.40 uwe
1066 1.40 uwe if (channel == CHANNEL_0)
1067 1.40 uwe area = BCR2_AREA6_SHIFT;
1068 1.40 uwe else
1069 1.40 uwe area = BCR2_AREA5_SHIFT;
1070 1.40 uwe
1071 1.40 uwe if (width == PCMCIA_WIDTH_IO8)
1072 1.40 uwe buswidth = BCR2_AREA_WIDTH_8;
1073 1.40 uwe else
1074 1.40 uwe buswidth = BCR2_AREA_WIDTH_16;
1075 1.40 uwe
1076 1.40 uwe bcr2 = _reg_read_2(SH3_BCR2);
1077 1.40 uwe
1078 1.40 uwe bcr2 &= ~(BCR2_AREA_WIDTH_MASK << area);
1079 1.40 uwe bcr2 |= buswidth << area;
1080 1.2 uch
1081 1.40 uwe _reg_write_2(SH3_BCR2, bcr2);
1082 1.1 uch }
1083 1.1 uch
1084 1.33 uwe STATIC void
1085 1.3 uch fixup_sh3_pcmcia_area(bus_space_tag_t t)
1086 1.3 uch {
1087 1.3 uch struct hpcsh_bus_space *hbs = (void *)t;
1088 1.3 uch
1089 1.3 uch hbs->hbs_w_1 = _sh3_pcmcia_bug_write_1;
1090 1.3 uch hbs->hbs_wm_1 = _sh3_pcmcia_bug_write_multi_1;
1091 1.3 uch hbs->hbs_wr_1 = _sh3_pcmcia_bug_write_region_1;
1092 1.3 uch hbs->hbs_sm_1 = _sh3_pcmcia_bug_set_multi_1;
1093 1.3 uch }
1094 1.3 uch
1095 1.9 uch #ifdef HD64461PCMCIA_DEBUG
1096 1.33 uwe STATIC void
1097 1.1 uch hd64461pcmcia_info(struct hd64461pcmcia_softc *sc)
1098 1.1 uch {
1099 1.33 uwe uint8_t r8;
1100 1.1 uch
1101 1.9 uch dbg_banner_function();
1102 1.1 uch /*
1103 1.1 uch * PCC0
1104 1.1 uch */
1105 1.1 uch printf("[PCC0 memory and I/O card (SH3 Area 6)]\n");
1106 1.1 uch printf("PCC0 Interface Status Register\n");
1107 1.1 uch r8 = hd64461_reg_read_1(HD64461_PCC0ISR_REG8);
1108 1.9 uch
1109 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCC0ISR_##m, #m)
1110 1.9 uch _(P0READY);_(P0MWP);_(P0VS2);_(P0VS1);_(P0CD2);_(P0CD1);
1111 1.9 uch _(P0BVD2);_(P0BVD1);
1112 1.9 uch #undef _
1113 1.1 uch printf("\n");
1114 1.1 uch
1115 1.1 uch printf("PCC0 General Control Register\n");
1116 1.26 uch r8 = hd64461_reg_read_1(HD64461_PCC0GCR_REG8);
1117 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCC0GCR_##m, #m)
1118 1.9 uch _(P0DRVE);_(P0PCCR);_(P0PCCT);_(P0VCC0);_(P0MMOD);
1119 1.9 uch _(P0PA25);_(P0PA24);_(P0REG);
1120 1.9 uch #undef _
1121 1.1 uch printf("\n");
1122 1.1 uch
1123 1.1 uch printf("PCC0 Card Status Change Register\n");
1124 1.1 uch r8 = hd64461_reg_read_1(HD64461_PCC0CSCR_REG8);
1125 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCC0CSCR_##m, #m)
1126 1.9 uch _(P0SCDI);_(P0IREQ);_(P0SC);_(P0CDC);_(P0RC);_(P0BW);_(P0BD);
1127 1.9 uch #undef _
1128 1.1 uch printf("\n");
1129 1.1 uch
1130 1.1 uch printf("PCC0 Card Status Change Interrupt Enable Register\n");
1131 1.1 uch r8 = hd64461_reg_read_1(HD64461_PCC0CSCIER_REG8);
1132 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCC0CSCIER_##m, #m)
1133 1.9 uch _(P0CRE);_(P0SCE);_(P0CDE);_(P0RE);_(P0BWE);_(P0BDE);
1134 1.9 uch #undef _
1135 1.1 uch printf("\ninterrupt type: ");
1136 1.1 uch switch (r8 & HD64461_PCC0CSCIER_P0IREQE_MASK) {
1137 1.1 uch case HD64461_PCC0CSCIER_P0IREQE_NONE:
1138 1.1 uch printf("none\n");
1139 1.1 uch break;
1140 1.1 uch case HD64461_PCC0CSCIER_P0IREQE_LEVEL:
1141 1.1 uch printf("level\n");
1142 1.1 uch break;
1143 1.1 uch case HD64461_PCC0CSCIER_P0IREQE_FEDGE:
1144 1.1 uch printf("falling edge\n");
1145 1.1 uch break;
1146 1.1 uch case HD64461_PCC0CSCIER_P0IREQE_REDGE:
1147 1.1 uch printf("rising edge\n");
1148 1.1 uch break;
1149 1.1 uch }
1150 1.1 uch
1151 1.1 uch printf("PCC0 Software Control Register\n");
1152 1.1 uch r8 = hd64461_reg_read_1(HD64461_PCC0SCR_REG8);
1153 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCC0SCR_##m, #m)
1154 1.26 uch _(P0VCC1);_(P0SWP);
1155 1.9 uch #undef _
1156 1.1 uch printf("\n");
1157 1.1 uch
1158 1.1 uch /*
1159 1.1 uch * PCC1
1160 1.1 uch */
1161 1.1 uch printf("[PCC1 memory card only (SH3 Area 5)]\n");
1162 1.1 uch printf("PCC1 Interface Status Register\n");
1163 1.1 uch r8 = hd64461_reg_read_1(HD64461_PCC1ISR_REG8);
1164 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCC1ISR_##m, #m)
1165 1.9 uch _(P1READY);_(P1MWP);_(P1VS2);_(P1VS1);_(P1CD2);_(P1CD1);
1166 1.9 uch _(P1BVD2);_(P1BVD1);
1167 1.9 uch #undef _
1168 1.1 uch printf("\n");
1169 1.1 uch
1170 1.1 uch printf("PCC1 General Contorol Register\n");
1171 1.1 uch r8 = hd64461_reg_read_1(HD64461_PCC1GCR_REG8);
1172 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCC1GCR_##m, #m)
1173 1.9 uch _(P1DRVE);_(P1PCCR);_(P1VCC0);_(P1MMOD);_(P1PA25);_(P1PA24);_(P1REG);
1174 1.9 uch #undef _
1175 1.1 uch printf("\n");
1176 1.1 uch
1177 1.1 uch printf("PCC1 Card Status Change Register\n");
1178 1.1 uch r8 = hd64461_reg_read_1(HD64461_PCC1CSCR_REG8);
1179 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCC1CSCR_##m, #m)
1180 1.9 uch _(P1SCDI);_(P1CDC);_(P1RC);_(P1BW);_(P1BD);
1181 1.9 uch #undef _
1182 1.1 uch printf("\n");
1183 1.1 uch
1184 1.1 uch printf("PCC1 Card Status Change Interrupt Enable Register\n");
1185 1.1 uch r8 = hd64461_reg_read_1(HD64461_PCC1CSCIER_REG8);
1186 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCC1CSCIER_##m, #m)
1187 1.9 uch _(P1CRE);_(P1CDE);_(P1RE);_(P1BWE);_(P1BDE);
1188 1.9 uch #undef _
1189 1.1 uch printf("\n");
1190 1.1 uch
1191 1.1 uch printf("PCC1 Software Control Register\n");
1192 1.1 uch r8 = hd64461_reg_read_1(HD64461_PCC1SCR_REG8);
1193 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCC1SCR_##m, #m)
1194 1.9 uch _(P1VCC1);_(P1SWP);
1195 1.9 uch #undef _
1196 1.1 uch printf("\n");
1197 1.1 uch
1198 1.1 uch /*
1199 1.1 uch * General Control
1200 1.1 uch */
1201 1.1 uch printf("[General Control]\n");
1202 1.1 uch printf("PCC0 Output pins Control Register\n");
1203 1.1 uch r8 = hd64461_reg_read_1(HD64461_PCCP0OCR_REG8);
1204 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCCP0OCR_##m, #m)
1205 1.9 uch _(P0DEPLUP);_(P0AEPLUP);
1206 1.9 uch #undef _
1207 1.1 uch printf("\n");
1208 1.1 uch
1209 1.1 uch printf("PCC1 Output pins Control Register\n");
1210 1.1 uch r8 = hd64461_reg_read_1(HD64461_PCCP1OCR_REG8);
1211 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCCP1OCR_##m, #m)
1212 1.9 uch _(P1RST8MA);_(P1RST4MA);_(P1RAS8MA);_(P1RAS4MA);
1213 1.9 uch #undef _
1214 1.1 uch printf("\n");
1215 1.1 uch
1216 1.1 uch printf("PC Card General Control Register\n");
1217 1.1 uch r8 = hd64461_reg_read_1(HD64461_PCCPGCR_REG8);
1218 1.26 uch #define _(m) dbg_bitmask_print(r8, HD64461_PCCPGCR_##m, #m)
1219 1.9 uch _(PSSDIR);_(PSSRDWR);
1220 1.9 uch #undef _
1221 1.1 uch printf("\n");
1222 1.1 uch
1223 1.9 uch dbg_banner_line();
1224 1.1 uch }
1225 1.14 uch #endif /* HD64461PCMCIA_DEBUG */
1226