Home | History | Annotate | Line # | Download | only in hd64461
hd64461pcmcia.c revision 1.9
      1  1.9    uch /*	$NetBSD: hd64461pcmcia.c,v 1.9 2002/01/27 05:15:36 uch Exp $	*/
      2  1.1    uch 
      3  1.1    uch /*-
      4  1.9    uch  * Copyright (c) 2001, 2002 The NetBSD Foundation, Inc.
      5  1.1    uch  * All rights reserved.
      6  1.1    uch  *
      7  1.1    uch  * This code is derived from software contributed to The NetBSD Foundation
      8  1.1    uch  * by UCHIYAMA Yasushi.
      9  1.1    uch  *
     10  1.1    uch  * Redistribution and use in source and binary forms, with or without
     11  1.1    uch  * modification, are permitted provided that the following conditions
     12  1.1    uch  * are met:
     13  1.1    uch  * 1. Redistributions of source code must retain the above copyright
     14  1.1    uch  *    notice, this list of conditions and the following disclaimer.
     15  1.1    uch  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1    uch  *    notice, this list of conditions and the following disclaimer in the
     17  1.1    uch  *    documentation and/or other materials provided with the distribution.
     18  1.1    uch  * 3. All advertising materials mentioning features or use of this software
     19  1.1    uch  *    must display the following acknowledgement:
     20  1.1    uch  *        This product includes software developed by the NetBSD
     21  1.1    uch  *        Foundation, Inc. and its contributors.
     22  1.1    uch  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23  1.1    uch  *    contributors may be used to endorse or promote products derived
     24  1.1    uch  *    from this software without specific prior written permission.
     25  1.1    uch  *
     26  1.1    uch  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27  1.1    uch  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28  1.1    uch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29  1.1    uch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30  1.1    uch  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31  1.1    uch  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32  1.1    uch  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33  1.1    uch  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34  1.1    uch  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35  1.1    uch  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36  1.1    uch  * POSSIBILITY OF SUCH DAMAGE.
     37  1.1    uch  */
     38  1.9    uch 
     39  1.9    uch #include "debug_hpcsh.h"
     40  1.1    uch 
     41  1.1    uch #include <sys/param.h>
     42  1.1    uch #include <sys/systm.h>
     43  1.1    uch #include <sys/device.h>
     44  1.1    uch #include <sys/malloc.h>
     45  1.1    uch #include <sys/kthread.h>
     46  1.1    uch #include <sys/boot_flag.h>
     47  1.1    uch 
     48  1.1    uch #include <machine/bus.h>
     49  1.1    uch #include <machine/intr.h>
     50  1.1    uch 
     51  1.1    uch #include <dev/pcmcia/pcmciareg.h>
     52  1.1    uch #include <dev/pcmcia/pcmciavar.h>
     53  1.1    uch #include <dev/pcmcia/pcmciachip.h>
     54  1.1    uch 
     55  1.1    uch #include <sh3/bscreg.h>
     56  1.1    uch 
     57  1.1    uch #include <hpcsh/dev/hd64461/hd64461reg.h>
     58  1.1    uch #include <hpcsh/dev/hd64461/hd64461var.h>
     59  1.1    uch #include <hpcsh/dev/hd64461/hd64461intcvar.h>
     60  1.1    uch #include <hpcsh/dev/hd64461/hd64461gpioreg.h>
     61  1.1    uch #include <hpcsh/dev/hd64461/hd64461pcmciareg.h>
     62  1.1    uch 
     63  1.2    uch #include "locators.h"
     64  1.2    uch 
     65  1.9    uch #ifdef	HD64461PCMCIA_DEBUG
     66  1.9    uch #define DPRINTF_ENABLE
     67  1.9    uch #define DPRINTF_DEBUG	hd64461pcmcia_debug
     68  1.1    uch #endif
     69  1.9    uch #include <hpcsh/hpcsh/debug.h>
     70  1.1    uch 
     71  1.1    uch enum controller_channel {
     72  1.1    uch 	CHANNEL_0 = 0,
     73  1.1    uch 	CHANNEL_1 = 1,
     74  1.1    uch 	CHANNEL_MAX = 2
     75  1.1    uch };
     76  1.1    uch 
     77  1.1    uch enum memory_window_mode {
     78  1.1    uch 	MEMWIN_16M_MODE,
     79  1.1    uch 	MEMWIN_32M_MODE
     80  1.1    uch };
     81  1.1    uch 
     82  1.1    uch enum memory_window_16 {
     83  1.1    uch 	MEMWIN_16M_COMMON_0,
     84  1.1    uch 	MEMWIN_16M_COMMON_1,
     85  1.1    uch 	MEMWIN_16M_COMMON_2,
     86  1.1    uch 	MEMWIN_16M_COMMON_3,
     87  1.1    uch };
     88  1.1    uch #define MEMWIN_16M_MAX	4
     89  1.1    uch 
     90  1.1    uch enum memory_window_32 {
     91  1.1    uch 	MEMWIN_32M_ATTR,
     92  1.1    uch 	MEMWIN_32M_COMMON_0,
     93  1.1    uch 	MEMWIN_32M_COMMON_1,
     94  1.1    uch };
     95  1.1    uch #define MEMWIN_32M_MAX	3
     96  1.1    uch 
     97  1.1    uch enum hd64461pcmcia_event_type {
     98  1.1    uch 	EVENT_NONE,
     99  1.1    uch 	EVENT_INSERT,
    100  1.1    uch 	EVENT_REMOVE,
    101  1.1    uch };
    102  1.1    uch #define EVENT_QUEUE_MAX		5
    103  1.1    uch 
    104  1.1    uch struct hd64461pcmcia_softc; /* forward declaration */
    105  1.1    uch 
    106  1.1    uch struct hd64461pcmcia_window_cookie {
    107  1.1    uch 	bus_space_tag_t wc_tag;
    108  1.1    uch 	bus_space_handle_t wc_handle;
    109  1.1    uch 	int wc_size;
    110  1.1    uch 	int wc_window;
    111  1.1    uch };
    112  1.1    uch 
    113  1.1    uch struct hd64461pcmcia_channel {
    114  1.1    uch 	struct hd64461pcmcia_softc *ch_parent;
    115  1.1    uch 	struct device *ch_pcmcia;
    116  1.1    uch 	enum controller_channel ch_channel;
    117  1.1    uch 
    118  1.1    uch 	/* memory space */
    119  1.1    uch 	enum memory_window_mode ch_memory_window_mode;
    120  1.1    uch 	bus_space_tag_t ch_memt;
    121  1.1    uch 	bus_space_handle_t ch_memh;
    122  1.1    uch 	bus_addr_t ch_membase_addr;
    123  1.1    uch 	bus_size_t ch_memsize;
    124  1.1    uch 	bus_space_tag_t ch_cmemt[MEMWIN_16M_MAX];
    125  1.1    uch 
    126  1.1    uch 	/* I/O space */
    127  1.1    uch 	bus_space_tag_t ch_iot;
    128  1.1    uch 	bus_addr_t ch_iobase;
    129  1.1    uch 	bus_size_t ch_iosize;
    130  1.1    uch 
    131  1.1    uch 	/* card interrupt */
    132  1.1    uch 	int (*ch_ih_card_func)(void *);
    133  1.1    uch 	void *ch_ih_card_arg;
    134  1.1    uch 	int ch_attached;
    135  1.1    uch };
    136  1.1    uch 
    137  1.1    uch struct hd64461pcmcia_event {
    138  1.1    uch 	int __queued;
    139  1.1    uch 	enum hd64461pcmcia_event_type pe_type;
    140  1.1    uch 	struct hd64461pcmcia_channel *pe_ch;
    141  1.1    uch 	SIMPLEQ_ENTRY(hd64461pcmcia_event) pe_link;
    142  1.1    uch };
    143  1.1    uch 
    144  1.1    uch struct hd64461pcmcia_softc {
    145  1.1    uch 	struct device sc_dev;
    146  1.1    uch 	enum hd64461_module_id sc_module_id;
    147  1.1    uch 	int sc_shutdown;
    148  1.1    uch 
    149  1.1    uch 	/* CSC event */
    150  1.1    uch 	struct proc *sc_event_thread;
    151  1.1    uch 	struct hd64461pcmcia_event sc_event_pool[EVENT_QUEUE_MAX];
    152  1.1    uch 	SIMPLEQ_HEAD (, hd64461pcmcia_event) sc_event_head;
    153  1.1    uch 
    154  1.1    uch 	struct hd64461pcmcia_channel sc_ch[CHANNEL_MAX];
    155  1.1    uch };
    156  1.1    uch 
    157  1.9    uch STATIC int hd64461pcmcia_chip_mem_alloc(pcmcia_chipset_handle_t, bus_size_t,
    158  1.6    uch     struct pcmcia_mem_handle *);
    159  1.9    uch STATIC void hd64461pcmcia_chip_mem_free(pcmcia_chipset_handle_t,
    160  1.6    uch     struct pcmcia_mem_handle *);
    161  1.9    uch STATIC int hd64461pcmcia_chip_mem_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    162  1.8  soren     bus_size_t, struct pcmcia_mem_handle *, bus_size_t *, int *);
    163  1.9    uch STATIC void hd64461pcmcia_chip_mem_unmap(pcmcia_chipset_handle_t, int);
    164  1.9    uch STATIC int hd64461pcmcia_chip_io_alloc(pcmcia_chipset_handle_t, bus_addr_t,
    165  1.6    uch     bus_size_t, bus_size_t, struct pcmcia_io_handle *);
    166  1.9    uch STATIC void hd64461pcmcia_chip_io_free(pcmcia_chipset_handle_t,
    167  1.9    uch     struct pcmcia_io_handle *);
    168  1.9    uch STATIC int hd64461pcmcia_chip_io_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    169  1.6    uch     bus_size_t, struct pcmcia_io_handle *, int *);
    170  1.9    uch STATIC void hd64461pcmcia_chip_io_unmap(pcmcia_chipset_handle_t, int);
    171  1.9    uch STATIC void hd64461pcmcia_chip_socket_enable(pcmcia_chipset_handle_t);
    172  1.9    uch STATIC void hd64461pcmcia_chip_socket_disable(pcmcia_chipset_handle_t);
    173  1.9    uch STATIC void *hd64461pcmcia_chip_intr_establish(pcmcia_chipset_handle_t,
    174  1.6    uch     struct pcmcia_function *, int, int (*)(void *), void *);
    175  1.9    uch STATIC void hd64461pcmcia_chip_intr_disestablish(pcmcia_chipset_handle_t,
    176  1.9    uch     void *);
    177  1.1    uch 
    178  1.9    uch STATIC struct pcmcia_chip_functions hd64461pcmcia_functions = {
    179  1.9    uch 	hd64461pcmcia_chip_mem_alloc,
    180  1.9    uch 	hd64461pcmcia_chip_mem_free,
    181  1.9    uch 	hd64461pcmcia_chip_mem_map,
    182  1.9    uch 	hd64461pcmcia_chip_mem_unmap,
    183  1.9    uch 	hd64461pcmcia_chip_io_alloc,
    184  1.9    uch 	hd64461pcmcia_chip_io_free,
    185  1.9    uch 	hd64461pcmcia_chip_io_map,
    186  1.9    uch 	hd64461pcmcia_chip_io_unmap,
    187  1.9    uch 	hd64461pcmcia_chip_intr_establish,
    188  1.9    uch 	hd64461pcmcia_chip_intr_disestablish,
    189  1.9    uch 	hd64461pcmcia_chip_socket_enable,
    190  1.9    uch 	hd64461pcmcia_chip_socket_disable,
    191  1.1    uch };
    192  1.1    uch 
    193  1.9    uch STATIC int hd64461pcmcia_match(struct device *, struct cfdata *, void *);
    194  1.9    uch STATIC void hd64461pcmcia_attach(struct device *, struct device *, void *);
    195  1.9    uch STATIC int hd64461pcmcia_print(void *, const char *);
    196  1.9    uch STATIC int hd64461pcmcia_submatch(struct device *, struct cfdata *, void *);
    197  1.1    uch 
    198  1.1    uch struct cfattach hd64461pcmcia_ca = {
    199  1.1    uch 	sizeof(struct hd64461pcmcia_softc), hd64461pcmcia_match,
    200  1.1    uch 	hd64461pcmcia_attach
    201  1.1    uch };
    202  1.1    uch 
    203  1.9    uch STATIC void hd64461pcmcia_attach_channel(struct hd64461pcmcia_softc *,
    204  1.6    uch     enum controller_channel);
    205  1.1    uch /* hot plug */
    206  1.9    uch STATIC void hd64461pcmcia_create_event_thread(void *);
    207  1.9    uch STATIC void hd64461pcmcia_event_thread(void *);
    208  1.9    uch STATIC void queue_event(struct hd64461pcmcia_channel *,
    209  1.6    uch     enum hd64461pcmcia_event_type);
    210  1.1    uch /* interrupt handler */
    211  1.9    uch STATIC int hd64461pcmcia_channel0_intr(void *);
    212  1.9    uch STATIC int hd64461pcmcia_channel1_intr(void *);
    213  1.1    uch /* card status */
    214  1.9    uch STATIC enum hd64461pcmcia_event_type detect_card(enum controller_channel);
    215  1.9    uch STATIC void hd64461pcmcia_power_off(enum controller_channel)
    216  1.9    uch 	__attribute__((__unused__));
    217  1.9    uch STATIC void hd64461pcmcia_power_on(enum controller_channel)
    218  1.9    uch 	__attribute__((__unused__));
    219  1.1    uch /* memory window access ops */
    220  1.9    uch STATIC void hd64461pcmcia_memory_window_mode(enum controller_channel,
    221  1.6    uch     enum memory_window_mode)__attribute__((__unused__));
    222  1.9    uch STATIC void hd64461pcmcia_memory_window_16(enum controller_channel,
    223  1.9    uch     enum memory_window_16);
    224  1.2    uch /* bus width */
    225  1.9    uch STATIC void hd64461_set_bus_width(enum controller_channel, int);
    226  1.9    uch #ifdef HD64461PCMCIA_DEBUG
    227  1.9    uch STATIC void hd64461pcmcia_info(struct hd64461pcmcia_softc *);
    228  1.1    uch #endif
    229  1.3    uch /* fix SH3 Area[56] bug */
    230  1.9    uch STATIC void fixup_sh3_pcmcia_area(bus_space_tag_t);
    231  1.3    uch #define _BUS_SPACE_ACCESS_HOOK()					\
    232  1.3    uch {									\
    233  1.3    uch 	u_int8_t dummy __attribute__((__unused__)) =			\
    234  1.3    uch 	 *(volatile u_int8_t *)0xba000000;				\
    235  1.3    uch }
    236  1.3    uch _BUS_SPACE_WRITE(_sh3_pcmcia_bug, 1, 8)
    237  1.3    uch _BUS_SPACE_WRITE_MULTI(_sh3_pcmcia_bug, 1, 8)
    238  1.3    uch _BUS_SPACE_WRITE_REGION(_sh3_pcmcia_bug, 1, 8)
    239  1.3    uch _BUS_SPACE_SET_MULTI(_sh3_pcmcia_bug, 1, 8)
    240  1.3    uch #undef _BUS_SPACE_ACCESS_HOOK
    241  1.2    uch 
    242  1.2    uch #define DELAY_MS(x)	delay((x) * 1000)
    243  1.1    uch 
    244  1.9    uch int
    245  1.1    uch hd64461pcmcia_match(struct device *parent, struct cfdata *cf, void *aux)
    246  1.1    uch {
    247  1.1    uch 	struct hd64461_attach_args *ha = aux;
    248  1.1    uch 
    249  1.1    uch 	return (ha->ha_module_id == HD64461_MODULE_PCMCIA);
    250  1.1    uch }
    251  1.1    uch 
    252  1.9    uch void
    253  1.1    uch hd64461pcmcia_attach(struct device *parent, struct device *self, void *aux)
    254  1.1    uch {
    255  1.1    uch 	struct hd64461_attach_args *ha = aux;
    256  1.1    uch 	struct hd64461pcmcia_softc *sc = (struct hd64461pcmcia_softc *)self;
    257  1.1    uch 
    258  1.1    uch 	sc->sc_module_id = ha->ha_module_id;
    259  1.1    uch 
    260  1.1    uch 	printf("\n");
    261  1.1    uch 
    262  1.9    uch #ifdef HD64461PCMCIA_DEBUG
    263  1.9    uch 	hd64461pcmcia_info(sc);
    264  1.1    uch #endif
    265  1.1    uch 	/* Channel 0/1 common CSC event queue */
    266  1.1    uch 	SIMPLEQ_INIT (&sc->sc_event_head);
    267  1.1    uch 	kthread_create(hd64461pcmcia_create_event_thread, sc);
    268  1.1    uch 
    269  1.1    uch 	hd64461pcmcia_attach_channel(sc, CHANNEL_0);
    270  1.1    uch 	hd64461pcmcia_attach_channel(sc, CHANNEL_1);
    271  1.1    uch }
    272  1.1    uch 
    273  1.9    uch void
    274  1.1    uch hd64461pcmcia_create_event_thread(void *arg)
    275  1.1    uch {
    276  1.1    uch 	struct hd64461pcmcia_softc *sc = arg;
    277  1.1    uch 	int error;
    278  1.1    uch 
    279  1.1    uch 	error = kthread_create1(hd64461pcmcia_event_thread, sc,
    280  1.6    uch 	    &sc->sc_event_thread, "%s",
    281  1.6    uch 	    sc->sc_dev.dv_xname);
    282  1.1    uch 	KASSERT(error == 0);
    283  1.1    uch }
    284  1.1    uch 
    285  1.9    uch void
    286  1.1    uch hd64461pcmcia_event_thread(void *arg)
    287  1.1    uch {
    288  1.1    uch 	struct hd64461pcmcia_softc *sc = arg;
    289  1.1    uch 	struct hd64461pcmcia_event *pe;
    290  1.1    uch 	int s;
    291  1.1    uch 
    292  1.1    uch 	while (!sc->sc_shutdown) {
    293  1.1    uch 		tsleep(sc, PWAIT, "CSC wait", 0);
    294  1.1    uch 		s = splhigh();
    295  1.1    uch 		while ((pe = SIMPLEQ_FIRST(&sc->sc_event_head))) {
    296  1.1    uch 			splx(s);
    297  1.1    uch 			switch (pe->pe_type) {
    298  1.1    uch 			default:
    299  1.1    uch 				printf("%s: unknown event.\n", __FUNCTION__);
    300  1.1    uch 				break;
    301  1.1    uch 			case EVENT_INSERT:
    302  1.1    uch 				DPRINTF("insert event.\n");
    303  1.1    uch 				pcmcia_card_attach(pe->pe_ch->ch_pcmcia);
    304  1.1    uch 				break;
    305  1.1    uch 			case EVENT_REMOVE:
    306  1.1    uch 				DPRINTF("remove event.\n");
    307  1.1    uch 				pcmcia_card_detach(pe->pe_ch->ch_pcmcia,
    308  1.6    uch 				    DETACH_FORCE);
    309  1.1    uch 				break;
    310  1.1    uch 			}
    311  1.1    uch 			s = splhigh();
    312  1.1    uch 			SIMPLEQ_REMOVE_HEAD(&sc->sc_event_head, pe, pe_link);
    313  1.1    uch 			pe->__queued = 0;
    314  1.1    uch 		}
    315  1.1    uch 		splx(s);
    316  1.1    uch 	}
    317  1.1    uch 	/* NOTREACHED */
    318  1.1    uch }
    319  1.1    uch 
    320  1.9    uch int
    321  1.1    uch hd64461pcmcia_print(void *arg, const char *pnp)
    322  1.1    uch {
    323  1.6    uch 
    324  1.1    uch 	if (pnp)
    325  1.1    uch 		printf("pcmcia at %s", pnp);
    326  1.1    uch 
    327  1.1    uch 	return (UNCONF);
    328  1.1    uch }
    329  1.1    uch 
    330  1.9    uch int
    331  1.1    uch hd64461pcmcia_submatch(struct device *parent, struct cfdata *cf, void *aux)
    332  1.1    uch {
    333  1.1    uch 	struct pcmciabus_attach_args *paa = aux;
    334  1.2    uch 	struct hd64461pcmcia_channel *ch =
    335  1.6    uch 	    (struct hd64461pcmcia_channel *)paa->pch;
    336  1.1    uch 
    337  1.2    uch 	if (ch->ch_channel == CHANNEL_0) {
    338  1.2    uch 		if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
    339  1.2    uch 		    PCMCIABUSCF_CONTROLLER_DEFAULT &&
    340  1.2    uch 		    cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 0)
    341  1.2    uch 			return 0;
    342  1.2    uch 	} else {
    343  1.2    uch 		if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
    344  1.2    uch 		    PCMCIABUSCF_CONTROLLER_DEFAULT &&
    345  1.2    uch 		    cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 1)
    346  1.2    uch 			return 0;
    347  1.2    uch 	}
    348  1.1    uch 	paa->pct = (pcmcia_chipset_tag_t)&hd64461pcmcia_functions;
    349  1.1    uch 
    350  1.1    uch 	return ((*cf->cf_attach->ca_match)(parent, cf, aux));
    351  1.1    uch }
    352  1.1    uch 
    353  1.9    uch void
    354  1.1    uch hd64461pcmcia_attach_channel(struct hd64461pcmcia_softc *sc,
    355  1.6    uch     enum controller_channel channel)
    356  1.1    uch {
    357  1.1    uch 	struct device *parent = (struct device *)sc;
    358  1.1    uch 	struct hd64461pcmcia_channel *ch = &sc->sc_ch[channel];
    359  1.1    uch 	struct pcmciabus_attach_args paa;
    360  1.1    uch 	bus_addr_t membase;
    361  1.1    uch 	int i;
    362  1.1    uch 
    363  1.1    uch 	ch->ch_parent = sc;
    364  1.1    uch 	ch->ch_channel = channel;
    365  1.1    uch 
    366  1.1    uch 	/*
    367  1.1    uch 	 * Continuous 16-MB Area Mode
    368  1.1    uch 	 */
    369  1.1    uch 	/* Attibute/Common memory extent */
    370  1.1    uch 	membase = (channel == CHANNEL_0)
    371  1.6    uch 	    ? HD64461_PCC0_MEMBASE : HD64461_PCC1_MEMBASE;
    372  1.3    uch 
    373  1.3    uch 	ch->ch_memt = bus_space_create(0, "PCMCIA attribute memory",
    374  1.6    uch 	    membase, 0x01000000); /* 16MB */
    375  1.3    uch 	bus_space_alloc(ch->ch_memt, 0, 0x00ffffff, 0x01000000,
    376  1.6    uch 	    0x01000000, 0x01000000, 0, &ch->ch_membase_addr,
    377  1.6    uch 	    &ch->ch_memh);
    378  1.3    uch 	fixup_sh3_pcmcia_area(ch->ch_memt);
    379  1.1    uch 
    380  1.1    uch 	/* Common memory space extent */
    381  1.1    uch 	ch->ch_memsize = 0x01000000;
    382  1.1    uch 	for (i = 0; i < MEMWIN_16M_MAX; i++) {
    383  1.3    uch 		ch->ch_cmemt[i] = bus_space_create(0, "PCMCIA common memory",
    384  1.6    uch 		    membase + 0x01000000,
    385  1.6    uch 		    ch->ch_memsize);
    386  1.3    uch 		fixup_sh3_pcmcia_area(ch->ch_cmemt[i]);
    387  1.1    uch 	}
    388  1.1    uch 
    389  1.1    uch 	/* I/O port extent and interrupt staff */
    390  1.9    uch 	hd64461pcmcia_chip_socket_disable(ch); /* enable CSC interrupt only */
    391  1.1    uch 
    392  1.1    uch 	if (channel == CHANNEL_0) {
    393  1.1    uch 		ch->ch_iobase = 0;
    394  1.1    uch 		ch->ch_iosize = HD64461_PCC0_IOSIZE;
    395  1.3    uch 		ch->ch_iot = bus_space_create(0, "PCMCIA I/O port",
    396  1.6    uch 		    HD64461_PCC0_IOBASE,
    397  1.6    uch 		    ch->ch_iosize);
    398  1.3    uch 		fixup_sh3_pcmcia_area(ch->ch_iot);
    399  1.1    uch 
    400  1.1    uch 		hd64461_intr_establish(HD64461_IRQ_PCC0, IST_LEVEL, IPL_TTY,
    401  1.6    uch 		    hd64461pcmcia_channel0_intr, ch);
    402  1.1    uch 	} else {
    403  1.9    uch 		hd64461_set_bus_width(CHANNEL_1, PCMCIA_WIDTH_IO16);
    404  1.1    uch 		hd64461_intr_establish(HD64461_IRQ_PCC1, IST_EDGE, IPL_TTY,
    405  1.6    uch 		    hd64461pcmcia_channel1_intr, ch);
    406  1.1    uch 	}
    407  1.1    uch 
    408  1.1    uch 	paa.paa_busname = "pcmcia";
    409  1.1    uch 	paa.pch = (pcmcia_chipset_handle_t)ch;
    410  1.1    uch 	paa.iobase = ch->ch_iobase;
    411  1.1    uch 	paa.iosize = ch->ch_iosize;
    412  1.1    uch 
    413  1.1    uch 	ch->ch_pcmcia = config_found_sm(parent, &paa, hd64461pcmcia_print,
    414  1.6    uch 	    hd64461pcmcia_submatch);
    415  1.1    uch 
    416  1.1    uch 	if (ch->ch_pcmcia && (detect_card(ch->ch_channel) == EVENT_INSERT)) {
    417  1.1    uch 		ch->ch_attached = 1;
    418  1.1    uch 		pcmcia_card_attach(ch->ch_pcmcia);
    419  1.1    uch 	}
    420  1.1    uch }
    421  1.1    uch 
    422  1.9    uch int
    423  1.1    uch hd64461pcmcia_channel0_intr(void *arg)
    424  1.1    uch {
    425  1.1    uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)arg;
    426  1.1    uch 	u_int8_t r;
    427  1.1    uch 	int ret = 0;
    428  1.1    uch 
    429  1.1    uch 	r = hd64461_reg_read_1(HD64461_PCC0CSCR_REG8);
    430  1.1    uch 	/* clear interrtupt (edge source only) */
    431  1.1    uch 	hd64461_reg_write_1(HD64461_PCC0CSCR_REG8, 0);
    432  1.1    uch 
    433  1.1    uch 	if (r & HD64461_PCC0CSCR_P0IREQ) {
    434  1.4    uch 		if (ch->ch_ih_card_func) {
    435  1.1    uch 			ret = (*ch->ch_ih_card_func)(ch->ch_ih_card_arg);
    436  1.4    uch 		} else
    437  1.1    uch 			DPRINTF("spurious IREQ interrupt.\n");
    438  1.1    uch 	}
    439  1.1    uch 
    440  1.1    uch 	if (r & HD64461_PCC0CSCR_P0CDC)
    441  1.1    uch 		queue_event(ch, detect_card(ch->ch_channel));
    442  1.1    uch 
    443  1.1    uch 	return ret;
    444  1.1    uch }
    445  1.1    uch 
    446  1.9    uch int
    447  1.1    uch hd64461pcmcia_channel1_intr(void *arg)
    448  1.1    uch {
    449  1.1    uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)arg;
    450  1.1    uch 	u_int8_t r;
    451  1.1    uch 	int ret = 0;
    452  1.1    uch 
    453  1.1    uch 	r = hd64461_reg_read_1(HD64461_PCC1CSCR_REG8);
    454  1.1    uch 	/* clear interrtupt */
    455  1.1    uch 	hd64461_reg_write_1(HD64461_PCC1CSCR_REG8, 0);
    456  1.1    uch 
    457  1.1    uch 	if (r & HD64461_PCC1CSCR_P1RC) {
    458  1.1    uch 		if (ch->ch_ih_card_func)
    459  1.1    uch 			ret = (*ch->ch_ih_card_func)(ch->ch_ih_card_arg);
    460  1.1    uch 		else
    461  1.1    uch 			DPRINTF("spurious READY interrupt.\n");
    462  1.1    uch 	}
    463  1.1    uch 
    464  1.1    uch 	if (r & HD64461_PCC1CSCR_P1CDC)
    465  1.1    uch 		queue_event(ch, detect_card(ch->ch_channel));
    466  1.1    uch 
    467  1.1    uch 	return ret;
    468  1.1    uch }
    469  1.1    uch 
    470  1.9    uch void
    471  1.1    uch queue_event(struct hd64461pcmcia_channel *ch,
    472  1.6    uch     enum hd64461pcmcia_event_type type)
    473  1.1    uch {
    474  1.1    uch 	struct hd64461pcmcia_event *pe, *pool;
    475  1.1    uch 	struct hd64461pcmcia_softc *sc = ch->ch_parent;
    476  1.1    uch 	int i;
    477  1.1    uch 	int s = splhigh();
    478  1.1    uch 
    479  1.1    uch 	if (type == EVENT_NONE)
    480  1.1    uch 		goto out;
    481  1.1    uch 
    482  1.1    uch 	pe = 0;
    483  1.1    uch 	pool = sc->sc_event_pool;
    484  1.1    uch 	for (i = 0; i < EVENT_QUEUE_MAX; i++) {
    485  1.1    uch 		if (!pool[i].__queued) {
    486  1.1    uch 			pe = &pool[i];
    487  1.1    uch 			break;
    488  1.1    uch 		}
    489  1.1    uch 	}
    490  1.1    uch 
    491  1.1    uch 	if (pe == 0) {
    492  1.1    uch 		printf("%s: event FIFO overflow (max %d).\n", __FUNCTION__,
    493  1.6    uch 		    EVENT_QUEUE_MAX);
    494  1.1    uch 		goto out;
    495  1.1    uch 	}
    496  1.1    uch 
    497  1.1    uch 	if ((ch->ch_attached && (type == EVENT_INSERT)) ||
    498  1.1    uch 	    (!ch->ch_attached && (type == EVENT_REMOVE))) {
    499  1.1    uch 		DPRINTF("spurious CSC interrupt.\n");
    500  1.1    uch 		goto out;
    501  1.1    uch 	}
    502  1.1    uch 
    503  1.1    uch 	ch->ch_attached = (type == EVENT_INSERT);
    504  1.1    uch 	pe->__queued = 1;
    505  1.1    uch 	pe->pe_type = type;
    506  1.1    uch 	pe->pe_ch = ch;
    507  1.1    uch 	SIMPLEQ_INSERT_TAIL(&sc->sc_event_head, pe, pe_link);
    508  1.1    uch 	wakeup(sc);
    509  1.1    uch  out:
    510  1.1    uch 	splx(s);
    511  1.1    uch }
    512  1.1    uch 
    513  1.1    uch /*
    514  1.1    uch  * interface for pcmcia driver.
    515  1.1    uch  */
    516  1.9    uch void *
    517  1.9    uch hd64461pcmcia_chip_intr_establish(pcmcia_chipset_handle_t pch,
    518  1.9    uch     struct pcmcia_function *pf,
    519  1.6    uch     int ipl, int (*ih_func)(void *), void *ih_arg)
    520  1.1    uch {
    521  1.1    uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    522  1.1    uch 	int channel = ch->ch_channel;
    523  1.1    uch 	bus_addr_t cscier = HD64461_PCCCSCIER(channel);
    524  1.1    uch 	int s = splhigh();
    525  1.1    uch 	u_int8_t r;
    526  1.1    uch 
    527  1.1    uch 	ch->ch_ih_card_func = ih_func;
    528  1.1    uch 	ch->ch_ih_card_arg = ih_arg;
    529  1.1    uch 
    530  1.1    uch 	/* enable card interrupt */
    531  1.1    uch 	r = hd64461_reg_read_1(cscier);
    532  1.1    uch 	if (channel == CHANNEL_0) {
    533  1.1    uch 		/* set level mode */
    534  1.1    uch 		r &= ~HD64461_PCC0CSCIER_P0IREQE_MASK;
    535  1.1    uch 		r |= HD64461_PCC0CSCIER_P0IREQE_LEVEL;
    536  1.1    uch 	} else {
    537  1.1    uch 		/* READY-pin LOW to HIGH changes generates interrupt */
    538  1.1    uch 		r |= HD64461_PCC1CSCIER_P1RE;
    539  1.1    uch 	}
    540  1.1    uch 	hd64461_reg_write_1(cscier, r);
    541  1.1    uch 
    542  1.1    uch 	splx(s);
    543  1.1    uch 
    544  1.1    uch 	return (void *)ih_func;
    545  1.1    uch }
    546  1.1    uch 
    547  1.9    uch void
    548  1.9    uch hd64461pcmcia_chip_intr_disestablish(pcmcia_chipset_handle_t pch, void *ih)
    549  1.1    uch {
    550  1.1    uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    551  1.1    uch 	int channel = ch->ch_channel;
    552  1.1    uch 	bus_addr_t cscier = HD64461_PCCCSCIER(channel);
    553  1.1    uch 	int s = splhigh();
    554  1.1    uch 	u_int8_t r;
    555  1.4    uch 
    556  1.1    uch 	/* disable card interrupt */
    557  1.1    uch 	r = hd64461_reg_read_1(cscier);
    558  1.1    uch 	if (channel == CHANNEL_0) {
    559  1.1    uch 		r &= ~HD64461_PCC0CSCIER_P0IREQE_MASK;
    560  1.1    uch 		r |= HD64461_PCC0CSCIER_P0IREQE_NONE;
    561  1.1    uch 	} else {
    562  1.1    uch 		r &= ~HD64461_PCC1CSCIER_P1RE;
    563  1.1    uch 	}
    564  1.1    uch 	hd64461_reg_write_1(cscier, r);
    565  1.1    uch 
    566  1.1    uch 	ch->ch_ih_card_func = 0;
    567  1.1    uch 
    568  1.1    uch 	splx(s);
    569  1.1    uch }
    570  1.1    uch 
    571  1.9    uch int
    572  1.9    uch hd64461pcmcia_chip_mem_alloc(pcmcia_chipset_handle_t pch, bus_size_t size,
    573  1.6    uch     struct pcmcia_mem_handle *pcmhp)
    574  1.1    uch {
    575  1.1    uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    576  1.1    uch 
    577  1.1    uch 	pcmhp->memt = ch->ch_memt;
    578  1.1    uch 	pcmhp->addr = ch->ch_membase_addr;
    579  1.1    uch 	pcmhp->memh = ch->ch_memh;
    580  1.1    uch 	pcmhp->size = size;
    581  1.1    uch 	pcmhp->realsize = size;
    582  1.2    uch 
    583  1.2    uch 	DPRINTF("base 0x%08lx size %#lx\n", pcmhp->addr, size);
    584  1.2    uch 
    585  1.1    uch 	return (0);
    586  1.1    uch }
    587  1.1    uch 
    588  1.9    uch void
    589  1.9    uch hd64461pcmcia_chip_mem_free(pcmcia_chipset_handle_t pch,
    590  1.9    uch     struct pcmcia_mem_handle *pcmhp)
    591  1.1    uch {
    592  1.1    uch 	/* nothing to do */
    593  1.1    uch }
    594  1.1    uch 
    595  1.9    uch int
    596  1.9    uch hd64461pcmcia_chip_mem_map(pcmcia_chipset_handle_t pch, int kind,
    597  1.9    uch     bus_addr_t card_addr,
    598  1.6    uch     bus_size_t size, struct pcmcia_mem_handle *pcmhp,
    599  1.8  soren     bus_size_t *offsetp, int *windowp)
    600  1.1    uch {
    601  1.1    uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    602  1.1    uch 	struct hd64461pcmcia_window_cookie *cookie;
    603  1.2    uch 	bus_addr_t ofs;
    604  1.1    uch 
    605  1.1    uch 	cookie = malloc(sizeof(struct hd64461pcmcia_window_cookie),
    606  1.6    uch 	    M_DEVBUF, M_NOWAIT);
    607  1.1    uch 	KASSERT(cookie);
    608  1.1    uch 	memset(cookie, 0, sizeof(struct hd64461pcmcia_window_cookie));
    609  1.1    uch 
    610  1.2    uch 	/* Address */
    611  1.2    uch 	if ((kind & ~PCMCIA_WIDTH_MEM_MASK) == PCMCIA_MEM_ATTR) {
    612  1.2    uch 		cookie->wc_tag = ch->ch_memt;
    613  1.1    uch 		if (bus_space_subregion(ch->ch_memt, ch->ch_memh, card_addr,
    614  1.6    uch 		    size, &cookie->wc_handle) != 0)
    615  1.1    uch 			goto bad;
    616  1.1    uch 
    617  1.1    uch 		*offsetp = card_addr;
    618  1.1    uch 		cookie->wc_window = -1;
    619  1.1    uch 	} else {
    620  1.1    uch 		int window = card_addr / ch->ch_memsize;
    621  1.1    uch 		KASSERT(window < MEMWIN_16M_MAX);
    622  1.1    uch 
    623  1.2    uch 		cookie->wc_tag = ch->ch_cmemt[window];
    624  1.2    uch 		ofs = card_addr - window * ch->ch_memsize;
    625  1.2    uch 		if (bus_space_map(cookie->wc_tag, ofs, size, 0,
    626  1.6    uch 		    &cookie->wc_handle) != 0)
    627  1.1    uch 			goto bad;
    628  1.2    uch 
    629  1.4    uch 		/* XXX bogus. check window per common memory access. */
    630  1.9    uch 		hd64461pcmcia_memory_window_16(ch->ch_channel, window);
    631  1.2    uch 		*offsetp = ofs + 0x01000000; /* skip attribute area */
    632  1.1    uch 		cookie->wc_window = window;
    633  1.1    uch 	}
    634  1.1    uch 	cookie->wc_size = size;
    635  1.1    uch 	*windowp = (int)cookie;
    636  1.1    uch 
    637  1.2    uch 	DPRINTF("(%s) %#lx+%#lx-> %#lx+%#lx\n", kind == PCMCIA_MEM_ATTR ?
    638  1.6    uch 	    "attribute" : "common", ch->ch_memh, card_addr, *offsetp,
    639  1.6    uch 	    size);
    640  1.1    uch 
    641  1.1    uch 	return (0);
    642  1.1    uch  bad:
    643  1.1    uch 	DPRINTF("%#lx-%#lx map failed.\n", card_addr, size);
    644  1.1    uch 	free(cookie, M_DEVBUF);
    645  1.1    uch 
    646  1.1    uch 	return (1);
    647  1.1    uch }
    648  1.1    uch 
    649  1.9    uch void
    650  1.9    uch hd64461pcmcia_chip_mem_unmap(pcmcia_chipset_handle_t pch, int window)
    651  1.1    uch {
    652  1.1    uch 	struct hd64461pcmcia_window_cookie *cookie = (void *)window;
    653  1.1    uch 
    654  1.1    uch 	if (cookie->wc_window != -1)
    655  1.1    uch 		bus_space_unmap(cookie->wc_tag, cookie->wc_handle,
    656  1.6    uch 		    cookie->wc_size);
    657  1.2    uch 	DPRINTF("%#lx-%#x\n", cookie->wc_handle, cookie->wc_size);
    658  1.1    uch 	free(cookie, M_DEVBUF);
    659  1.1    uch }
    660  1.1    uch 
    661  1.9    uch int
    662  1.9    uch hd64461pcmcia_chip_io_alloc(pcmcia_chipset_handle_t pch, bus_addr_t start,
    663  1.9    uch     bus_size_t size, bus_size_t align, struct pcmcia_io_handle *pcihp)
    664  1.1    uch {
    665  1.1    uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    666  1.1    uch 
    667  1.2    uch 	if (ch->ch_channel == CHANNEL_1)
    668  1.2    uch 		return (1);
    669  1.2    uch 
    670  1.1    uch 	if (start) {
    671  1.1    uch 		if (bus_space_map(ch->ch_iot, start, size, 0, &pcihp->ioh)) {
    672  1.1    uch 			DPRINTF("couldn't map %#lx+%#lx\n", start, size);
    673  1.1    uch 			return (1);
    674  1.1    uch 		}
    675  1.1    uch 		DPRINTF("map %#lx+%#lx\n", start, size);
    676  1.1    uch 	} else {
    677  1.1    uch 		if (bus_space_alloc(ch->ch_iot, ch->ch_iobase,
    678  1.6    uch 		    ch->ch_iobase + ch->ch_iosize - 1,
    679  1.6    uch 		    size, align, 0, 0, &pcihp->addr,
    680  1.6    uch 		    &pcihp->ioh)) {
    681  1.1    uch 			DPRINTF("couldn't allocate %#lx\n", size);
    682  1.1    uch 			return (1);
    683  1.1    uch 		}
    684  1.1    uch 		pcihp->flags = PCMCIA_IO_ALLOCATED;
    685  1.1    uch 		DPRINTF("%#lx from %#lx\n", size, pcihp->addr);
    686  1.1    uch 	}
    687  1.1    uch 
    688  1.1    uch 	pcihp->iot = ch->ch_iot;
    689  1.1    uch 	pcihp->size = size;
    690  1.1    uch 
    691  1.1    uch 	return (0);
    692  1.1    uch }
    693  1.1    uch 
    694  1.9    uch int
    695  1.9    uch hd64461pcmcia_chip_io_map(pcmcia_chipset_handle_t pch, int width,
    696  1.9    uch     bus_addr_t offset,
    697  1.6    uch     bus_size_t size, struct pcmcia_io_handle *pcihp, int *windowp)
    698  1.1    uch {
    699  1.1    uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    700  1.1    uch #ifdef HD64461PCMCIA_DEBUG
    701  1.1    uch 	static char *width_names[] = { "auto", "io8", "io16" };
    702  1.1    uch #endif
    703  1.2    uch 	if (ch->ch_channel == CHANNEL_1)
    704  1.2    uch 		return (1);
    705  1.1    uch 
    706  1.9    uch 	hd64461_set_bus_width(CHANNEL_0, width);
    707  1.1    uch 
    708  1.1    uch 	DPRINTF("%#lx:%#lx+%#lx %s\n", pcihp->ioh, offset, size,
    709  1.6    uch 	    width_names[width]);
    710  1.1    uch 
    711  1.1    uch 	return (0);
    712  1.1    uch }
    713  1.1    uch 
    714  1.9    uch void
    715  1.9    uch hd64461pcmcia_chip_io_free(pcmcia_chipset_handle_t pch,
    716  1.9    uch     struct pcmcia_io_handle *pcihp)
    717  1.1    uch {
    718  1.2    uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    719  1.2    uch 
    720  1.2    uch 	if (ch->ch_channel == CHANNEL_1)
    721  1.2    uch 		return;
    722  1.2    uch 
    723  1.1    uch 	if (pcihp->flags & PCMCIA_IO_ALLOCATED)
    724  1.1    uch 		bus_space_free(pcihp->iot, pcihp->ioh, pcihp->size);
    725  1.1    uch 	else
    726  1.1    uch 		bus_space_unmap(pcihp->iot, pcihp->ioh, pcihp->size);
    727  1.1    uch 
    728  1.1    uch 	DPRINTF("%#lx+%#lx\n", pcihp->ioh, pcihp->size);
    729  1.1    uch }
    730  1.1    uch 
    731  1.9    uch void
    732  1.9    uch hd64461pcmcia_chip_io_unmap(pcmcia_chipset_handle_t pch, int window)
    733  1.1    uch {
    734  1.1    uch 	/* nothing to do */
    735  1.1    uch }
    736  1.1    uch 
    737  1.9    uch void
    738  1.9    uch hd64461pcmcia_chip_socket_enable(pcmcia_chipset_handle_t pch)
    739  1.1    uch {
    740  1.1    uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    741  1.1    uch 	int channel = ch->ch_channel;
    742  1.1    uch 	bus_addr_t isr, gcr;
    743  1.1    uch 	u_int8_t r;
    744  1.1    uch 	int cardtype;
    745  1.1    uch 
    746  1.1    uch 	DPRINTF("enable channel %d\n", channel);
    747  1.1    uch 	isr = HD64461_PCCISR(channel);
    748  1.1    uch 	gcr = HD64461_PCCGCR(channel);
    749  1.1    uch 
    750  1.9    uch 	hd64461pcmcia_power_off(channel);
    751  1.9    uch 	hd64461pcmcia_power_on(channel);
    752  1.4    uch #if notyet
    753  1.4    uch 	{
    754  1.4    uch 		int i;
    755  1.4    uch 		/* assert reset */
    756  1.4    uch 		r = hd64461_reg_read_1(gcr);
    757  1.4    uch 		r |= HD64461_PCCGCR_PCCR;
    758  1.4    uch 		hd64461_reg_write_1(gcr, r);
    759  1.1    uch 
    760  1.4    uch 		/*
    761  1.4    uch 		 * hold RESET at least 10us.
    762  1.4    uch 		 */
    763  1.4    uch 		DELAY_MS(20);
    764  1.1    uch 
    765  1.4    uch 		/* clear the reset flag */
    766  1.4    uch 		r &= ~HD64461_PCCGCR_PCCR;
    767  1.4    uch 		hd64461_reg_write_1(gcr, r);
    768  1.4    uch 		DELAY_MS(2000);
    769  1.1    uch 
    770  1.4    uch 		/* wait for the chip to finish initializing */
    771  1.4    uch 		for (i = 0; i < 10000; i++) {
    772  1.4    uch 			if ((hd64461_reg_read_1(isr) & HD64461_PCCISR_READY))
    773  1.4    uch 				goto reset_ok;
    774  1.4    uch 			DELAY_MS(500);
    775  1.4    uch 
    776  1.4    uch 			if ((i > 5000) && (i % 100 == 99))
    777  1.4    uch 				printf(".");
    778  1.4    uch 		}
    779  1.4    uch 		printf("reset failed.\n");
    780  1.9    uch 		hd64461pcmcia_power_off(channel);
    781  1.4    uch 		return;
    782  1.4    uch 	reset_ok:
    783  1.1    uch 	}
    784  1.4    uch #endif /* notyet */
    785  1.1    uch 	/* set Continuous 16-MB Area Mode */
    786  1.1    uch 	ch->ch_memory_window_mode = MEMWIN_16M_MODE;
    787  1.9    uch 	hd64461pcmcia_memory_window_mode(channel, ch->ch_memory_window_mode);
    788  1.1    uch 
    789  1.1    uch 	/*
    790  1.1    uch 	 * set Common memory area.
    791  1.1    uch 	 */
    792  1.9    uch 	hd64461pcmcia_memory_window_16(channel, MEMWIN_16M_COMMON_0);
    793  1.1    uch 
    794  1.1    uch 	/* set the card type */
    795  1.7    uch 	r = hd64461_reg_read_1(gcr);
    796  1.1    uch 	if (channel == CHANNEL_0) {
    797  1.1    uch 		cardtype = pcmcia_card_gettype(ch->ch_pcmcia);
    798  1.1    uch 		if (cardtype == PCMCIA_IFTYPE_IO)
    799  1.1    uch 			r |= HD64461_PCC0GCR_P0PCCT;
    800  1.1    uch 		else
    801  1.1    uch 			r &= ~HD64461_PCC0GCR_P0PCCT;
    802  1.7    uch 	} else {
    803  1.7    uch 		/* reserved bit must be 0 */
    804  1.7    uch  		r &= ~HD64461_PCC1GCR_RESERVED;
    805  1.1    uch 	}
    806  1.7    uch 	hd64461_reg_write_1(gcr, r);
    807  1.1    uch 
    808  1.1    uch 	DPRINTF("OK.\n");
    809  1.1    uch }
    810  1.1    uch 
    811  1.9    uch void
    812  1.9    uch hd64461pcmcia_chip_socket_disable(pcmcia_chipset_handle_t pch)
    813  1.1    uch {
    814  1.1    uch 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    815  1.1    uch 	int channel = ch->ch_channel;
    816  1.1    uch 
    817  1.1    uch 	/* dont' disable CSC interrupt */
    818  1.1    uch 	hd64461_reg_write_1(HD64461_PCCCSCIER(channel), HD64461_PCCCSCIER_CDE);
    819  1.1    uch 	hd64461_reg_write_1(HD64461_PCCCSCR(channel), 0);
    820  1.1    uch 
    821  1.1    uch 	/* power down the socket */
    822  1.9    uch 	hd64461pcmcia_power_off(channel);
    823  1.1    uch }
    824  1.1    uch 
    825  1.1    uch /*
    826  1.1    uch  * Card detect
    827  1.1    uch  */
    828  1.9    uch void
    829  1.9    uch hd64461pcmcia_power_off(enum controller_channel channel)
    830  1.1    uch {
    831  1.4    uch #if notyet
    832  1.1    uch 	u_int8_t r;
    833  1.1    uch 	u_int16_t r16;
    834  1.1    uch 	bus_addr_t scr, gcr;
    835  1.1    uch 
    836  1.1    uch 	gcr = HD64461_PCCGCR(channel);
    837  1.1    uch 	scr = HD64461_PCCSCR(channel);
    838  1.1    uch 
    839  1.1    uch 	/* DRV (external buffer) high level */
    840  1.1    uch 	r = hd64461_reg_read_1(gcr);
    841  1.1    uch 	r &= ~HD64461_PCCGCR_DRVE;
    842  1.1    uch 	hd64461_reg_write_1(gcr, r);
    843  1.1    uch 
    844  1.1    uch 	/* stop power */
    845  1.1    uch 	r = hd64461_reg_read_1(scr);
    846  1.1    uch 	r |= HD64461_PCCSCR_VCC1; /* VCC1 high */
    847  1.1    uch 	hd64461_reg_write_1(scr, r);
    848  1.1    uch 	r = hd64461_reg_read_1(gcr);
    849  1.1    uch 	r |= HD64461_PCCGCR_VCC0; /* VCC0 high */
    850  1.1    uch 	hd64461_reg_write_1(gcr, r);
    851  1.1    uch 	/*
    852  1.1    uch 	 * wait 300ms until power fails (Tpf).  Then, wait 100ms since
    853  1.1    uch 	 * we are changing Vcc (Toff).
    854  1.1    uch 	 */
    855  1.2    uch 	DELAY_MS(300 + 100);
    856  1.1    uch 
    857  1.1    uch 	/* stop clock */
    858  1.1    uch 	r16 = hd64461_reg_read_2(HD64461_SYSSTBCR_REG16);
    859  1.1    uch 	r16 |= (channel == CHANNEL_0 ? HD64461_SYSSTBCR_SPC0ST :
    860  1.6    uch 	    HD64461_SYSSTBCR_SPC1ST);
    861  1.1    uch 	hd64461_reg_write_2(HD64461_SYSSTBCR_REG16, r16);
    862  1.1    uch 
    863  1.1    uch 	if (channel == CHANNEL_0) {
    864  1.4    uch 		/* GPIO Port A XXX Jornada690 specific? */
    865  1.1    uch 		r16 = hd64461_reg_read_2(HD64461_GPADR_REG16);
    866  1.1    uch 		r16 |= 0xf;
    867  1.1    uch 		hd64461_reg_write_2(HD64461_GPADR_REG16, r16);
    868  1.1    uch 	}
    869  1.4    uch 
    870  1.4    uch #endif /* notyet */
    871  1.1    uch }
    872  1.1    uch 
    873  1.9    uch void
    874  1.9    uch hd64461pcmcia_power_on(enum controller_channel channel)
    875  1.1    uch {
    876  1.1    uch 	u_int8_t r;
    877  1.1    uch 	u_int16_t r16;
    878  1.1    uch 	bus_addr_t scr, gcr, isr;
    879  1.1    uch 
    880  1.1    uch 	isr = HD64461_PCCISR(channel);
    881  1.1    uch 	gcr = HD64461_PCCGCR(channel);
    882  1.1    uch 	scr = HD64461_PCCSCR(channel);
    883  1.1    uch 
    884  1.4    uch 	/*
    885  1.4    uch 	 * XXX to access attribute memory, this is required.
    886  1.4    uch 	 */
    887  1.1    uch 	if (channel == CHANNEL_0) {
    888  1.1    uch 		/* GPIO Port A XXX Jonanada690 specific? */
    889  1.1    uch 		r16 = hd64461_reg_read_2(HD64461_GPADR_REG16);
    890  1.1    uch 		r16 &= ~0xf;
    891  1.1    uch 		r16 |= 0x5;
    892  1.1    uch 		hd64461_reg_write_2(HD64461_GPADR_REG16, r16);
    893  1.1    uch 	}
    894  1.1    uch 
    895  1.5    uch 	if (channel == CHANNEL_1) {
    896  1.5    uch 		/* GPIO Port C, Port D XXX HP620LX specific? */
    897  1.5    uch 		hd64461_reg_write_2(HD64461_GPCCR_REG16, 0xa800);
    898  1.5    uch 		hd64461_reg_write_2(HD64461_GPDCR_REG16, 0xaa0a);
    899  1.5    uch 	}
    900  1.5    uch 
    901  1.1    uch 	/* supply clock */
    902  1.1    uch 	r16 = hd64461_reg_read_2(HD64461_SYSSTBCR_REG16);
    903  1.1    uch 	r16 &= ~(channel == CHANNEL_0 ? HD64461_SYSSTBCR_SPC0ST :
    904  1.6    uch 	    HD64461_SYSSTBCR_SPC1ST);
    905  1.1    uch 	hd64461_reg_write_2(HD64461_SYSSTBCR_REG16, r16);
    906  1.2    uch 	DELAY_MS(200);
    907  1.1    uch 
    908  1.1    uch 	/* detect voltage and supply VCC */
    909  1.1    uch 	r = hd64461_reg_read_1(isr);
    910  1.1    uch 	switch (r & (HD64461_PCCISR_VS1 | HD64461_PCCISR_VS2)) {
    911  1.7    uch 	case (HD64461_PCCISR_VS1 | HD64461_PCCISR_VS2): /* 5 V */
    912  1.1    uch 		DPRINTF("5V card\n");
    913  1.1    uch 		r = hd64461_reg_read_1(gcr);
    914  1.1    uch 		r &= ~HD64461_PCCGCR_VCC0;
    915  1.1    uch 		hd64461_reg_write_1(gcr, r);
    916  1.1    uch 		r = hd64461_reg_read_1(scr);
    917  1.1    uch 		r &= ~HD64461_PCCSCR_VCC1;
    918  1.1    uch 		hd64461_reg_write_1(scr, r);
    919  1.1    uch 		break;
    920  1.7    uch 	case HD64461_PCCISR_VS2:	/* 3.3 / 5 V */
    921  1.7    uch 		/* FALLTHROUGH */
    922  1.7    uch 	case 0:				/* x.x / 3.3 / 5 V */
    923  1.1    uch 		DPRINTF("3.3V card\n");
    924  1.5    uch 		if (channel == CHANNEL_1) {
    925  1.1    uch 			r = hd64461_reg_read_1(gcr);
    926  1.1    uch 			r &= ~HD64461_PCCGCR_VCC0;
    927  1.1    uch 			hd64461_reg_write_1(gcr, r);
    928  1.5    uch 		} else {
    929  1.5    uch 			r = hd64461_reg_read_1(gcr);
    930  1.5    uch 			r |= HD64461_PCCGCR_VCC0;
    931  1.5    uch 			hd64461_reg_write_1(gcr, r);
    932  1.5    uch 		}
    933  1.1    uch 		r = hd64461_reg_read_1(scr);
    934  1.1    uch 		r &= ~HD64461_PCCSCR_VCC1;
    935  1.1    uch 		hd64461_reg_write_1(scr, r);
    936  1.1    uch 		break;
    937  1.7    uch 	case HD64461_PCCISR_VS1:	/* x.x V */
    938  1.7    uch 		/* FALLTHROUGH */
    939  1.7    uch 		printf("x.x V not supported.\n");
    940  1.7    uch 		return;
    941  1.1    uch 	default:
    942  1.1    uch 		printf("\nunknown Voltage. don't attach.\n");
    943  1.1    uch 		return;
    944  1.1    uch 	}
    945  1.1    uch 	/*
    946  1.1    uch 	 * wait 100ms until power raise (Tpr) and 20ms to become
    947  1.1    uch 	 * stable (Tsu(Vcc)).
    948  1.1    uch 	 *
    949  1.1    uch 	 * some machines require some more time to be settled
    950  1.1    uch 	 * (300ms is added here).
    951  1.1    uch 	 */
    952  1.2    uch 	DELAY_MS(100 + 20 + 300);
    953  1.1    uch 
    954  1.1    uch 	/* DRV (external buffer) low level */
    955  1.1    uch 	r = hd64461_reg_read_1(gcr);
    956  1.1    uch 	r |= HD64461_PCCGCR_DRVE;
    957  1.1    uch 	hd64461_reg_write_1(gcr, r);
    958  1.1    uch 
    959  1.1    uch 	/* clear interrupt */
    960  1.1    uch 	hd64461_reg_write_1(channel == CHANNEL_0 ? HD64461_PCC0CSCR_REG8 :
    961  1.6    uch 	    HD64461_PCC1CSCR_REG8, 0);
    962  1.1    uch }
    963  1.1    uch 
    964  1.9    uch enum hd64461pcmcia_event_type
    965  1.1    uch detect_card(enum controller_channel channel)
    966  1.1    uch {
    967  1.1    uch 	u_int8_t r;
    968  1.1    uch 
    969  1.1    uch 	r = hd64461_reg_read_1(HD64461_PCCISR(channel)) &
    970  1.6    uch 	    (HD64461_PCCISR_CD2 | HD64461_PCCISR_CD1);
    971  1.1    uch 
    972  1.1    uch 	if (r == (HD64461_PCCISR_CD2 | HD64461_PCCISR_CD1)) {
    973  1.1    uch 		DPRINTF("remove\n");
    974  1.1    uch 		return EVENT_REMOVE;
    975  1.1    uch 	}
    976  1.1    uch 	if (r == 0) {
    977  1.1    uch 		DPRINTF("insert\n");
    978  1.1    uch 		return EVENT_INSERT;
    979  1.1    uch 	}
    980  1.1    uch 	DPRINTF("transition\n");
    981  1.1    uch 
    982  1.1    uch 	return EVENT_NONE;
    983  1.1    uch }
    984  1.1    uch 
    985  1.1    uch /*
    986  1.1    uch  * Memory window access ops.
    987  1.1    uch  */
    988  1.9    uch void
    989  1.9    uch hd64461pcmcia_memory_window_mode(enum controller_channel channel,
    990  1.6    uch     enum memory_window_mode mode)
    991  1.1    uch {
    992  1.1    uch 	bus_addr_t a = HD64461_PCCGCR(channel);
    993  1.1    uch 	u_int8_t r = hd64461_reg_read_1(a);
    994  1.1    uch 
    995  1.1    uch 	r &= ~HD64461_PCCGCR_MMOD;
    996  1.1    uch 	r |= (mode == MEMWIN_16M_MODE) ? HD64461_PCCGCR_MMOD_16M :
    997  1.6    uch 	    HD64461_PCCGCR_MMOD_32M;
    998  1.1    uch 	hd64461_reg_write_1(a, r);
    999  1.1    uch }
   1000  1.1    uch 
   1001  1.9    uch void
   1002  1.9    uch hd64461pcmcia_memory_window_16(enum controller_channel channel,
   1003  1.9    uch     enum memory_window_16 window)
   1004  1.1    uch {
   1005  1.1    uch 	bus_addr_t a = HD64461_PCCGCR(channel);
   1006  1.1    uch 	u_int8_t r;
   1007  1.1    uch 
   1008  1.1    uch 	r = hd64461_reg_read_1(a);
   1009  1.1    uch 	r &= ~(HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PA24);
   1010  1.1    uch 
   1011  1.1    uch 	switch (window) {
   1012  1.1    uch 	case MEMWIN_16M_COMMON_0:
   1013  1.1    uch 		break;
   1014  1.1    uch 	case MEMWIN_16M_COMMON_1:
   1015  1.1    uch 		r |= HD64461_PCCGCR_PA24;
   1016  1.1    uch 		break;
   1017  1.1    uch 	case MEMWIN_16M_COMMON_2:
   1018  1.1    uch 		r |= HD64461_PCCGCR_PA25;
   1019  1.1    uch 		break;
   1020  1.1    uch 	case MEMWIN_16M_COMMON_3:
   1021  1.1    uch 		r |= (HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PA24);
   1022  1.1    uch 		break;
   1023  1.1    uch 	}
   1024  1.1    uch 
   1025  1.1    uch 	hd64461_reg_write_1(a, r);
   1026  1.1    uch }
   1027  1.1    uch 
   1028  1.2    uch #if unused
   1029  1.9    uch void
   1030  1.1    uch memory_window_32(enum controller_channel channel, enum memory_window_32 window)
   1031  1.1    uch {
   1032  1.1    uch 	bus_addr_t a = HD64461_PCCGCR(channel);
   1033  1.1    uch 	u_int8_t r;
   1034  1.1    uch 
   1035  1.1    uch 	r = hd64461_reg_read_1(a);
   1036  1.1    uch 	r &= ~(HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PREG);
   1037  1.1    uch 
   1038  1.1    uch 	switch (window) {
   1039  1.1    uch 	case MEMWIN_32M_ATTR:
   1040  1.1    uch 		break;
   1041  1.1    uch 	case MEMWIN_32M_COMMON_0:
   1042  1.1    uch 		r |= HD64461_PCCGCR_PREG;
   1043  1.1    uch 		break;
   1044  1.1    uch 	case MEMWIN_32M_COMMON_1:
   1045  1.1    uch 		r |= (HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PREG);
   1046  1.1    uch 		break;
   1047  1.1    uch 	}
   1048  1.1    uch 
   1049  1.1    uch 	hd64461_reg_write_1(a, r);
   1050  1.2    uch }
   1051  1.2    uch #endif
   1052  1.2    uch 
   1053  1.9    uch void
   1054  1.9    uch hd64461_set_bus_width(enum controller_channel channel, int width)
   1055  1.2    uch {
   1056  1.2    uch 	u_int16_t r16;
   1057  1.2    uch 
   1058  1.2    uch 	r16 = SHREG_BCR2;
   1059  1.2    uch 	if (channel == CHANNEL_0) {
   1060  1.2    uch 		r16 &= ~((1 << 13)|(1 << 12));
   1061  1.2    uch 		r16 |= 1 << (width == PCMCIA_WIDTH_IO8 ? 12 : 13);
   1062  1.2    uch 	} else {
   1063  1.2    uch 		r16 &= ~((1 << 11)|(1 << 10));
   1064  1.2    uch 		r16 |= 1 << (width == PCMCIA_WIDTH_IO8 ? 10 : 11);
   1065  1.2    uch 	}
   1066  1.2    uch 	SHREG_BCR2 = r16;
   1067  1.1    uch }
   1068  1.1    uch 
   1069  1.9    uch void
   1070  1.3    uch fixup_sh3_pcmcia_area(bus_space_tag_t t)
   1071  1.3    uch {
   1072  1.3    uch 	struct hpcsh_bus_space *hbs = (void *)t;
   1073  1.3    uch 
   1074  1.3    uch 	hbs->hbs_w_1	= _sh3_pcmcia_bug_write_1;
   1075  1.3    uch 	hbs->hbs_wm_1	= _sh3_pcmcia_bug_write_multi_1;
   1076  1.3    uch 	hbs->hbs_wr_1	= _sh3_pcmcia_bug_write_region_1;
   1077  1.3    uch 	hbs->hbs_sm_1	= _sh3_pcmcia_bug_set_multi_1;
   1078  1.3    uch }
   1079  1.3    uch 
   1080  1.9    uch #ifdef HD64461PCMCIA_DEBUG
   1081  1.9    uch void
   1082  1.1    uch hd64461pcmcia_info(struct hd64461pcmcia_softc *sc)
   1083  1.1    uch {
   1084  1.1    uch 	u_int8_t r8;
   1085  1.1    uch 
   1086  1.9    uch 	dbg_banner_function();
   1087  1.1    uch 	/*
   1088  1.1    uch 	 * PCC0
   1089  1.1    uch 	 */
   1090  1.1    uch 	printf("[PCC0 memory and I/O card (SH3 Area 6)]\n");
   1091  1.1    uch 	printf("PCC0 Interface Status Register\n");
   1092  1.1    uch 	r8 = hd64461_reg_read_1(HD64461_PCC0ISR_REG8);
   1093  1.9    uch 
   1094  1.9    uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCC0ISR_##m, #m)
   1095  1.9    uch 	_(P0READY);_(P0MWP);_(P0VS2);_(P0VS1);_(P0CD2);_(P0CD1);
   1096  1.9    uch 	_(P0BVD2);_(P0BVD1);
   1097  1.9    uch #undef _
   1098  1.1    uch 	printf("\n");
   1099  1.1    uch 
   1100  1.1    uch 	printf("PCC0 General Control Register\n");
   1101  1.1    uch 	r8 = hd64461_reg_read_1(HD64461_PCC0GCR_REG8);
   1102  1.9    uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCC0GCR_##m, #m)
   1103  1.9    uch 	_(P0DRVE);_(P0PCCR);_(P0PCCT);_(P0VCC0);_(P0MMOD);
   1104  1.9    uch 	_(P0PA25);_(P0PA24);_(P0REG);
   1105  1.9    uch #undef _
   1106  1.1    uch 	printf("\n");
   1107  1.1    uch 
   1108  1.1    uch 	printf("PCC0 Card Status Change Register\n");
   1109  1.1    uch 	r8 = hd64461_reg_read_1(HD64461_PCC0CSCR_REG8);
   1110  1.9    uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCC0CSCR_##m, #m)
   1111  1.9    uch 	_(P0SCDI);_(P0IREQ);_(P0SC);_(P0CDC);_(P0RC);_(P0BW);_(P0BD);
   1112  1.9    uch #undef _
   1113  1.1    uch 	printf("\n");
   1114  1.1    uch 
   1115  1.1    uch 	printf("PCC0 Card Status Change Interrupt Enable Register\n");
   1116  1.1    uch 	r8 = hd64461_reg_read_1(HD64461_PCC0CSCIER_REG8);
   1117  1.9    uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCC0CSCIER_##m, #m)
   1118  1.9    uch 	_(P0CRE);_(P0SCE);_(P0CDE);_(P0RE);_(P0BWE);_(P0BDE);
   1119  1.9    uch #undef _
   1120  1.1    uch 	printf("\ninterrupt type: ");
   1121  1.1    uch 	switch (r8 & HD64461_PCC0CSCIER_P0IREQE_MASK) {
   1122  1.1    uch 	case HD64461_PCC0CSCIER_P0IREQE_NONE:
   1123  1.1    uch 		printf("none\n");
   1124  1.1    uch 		break;
   1125  1.1    uch 	case HD64461_PCC0CSCIER_P0IREQE_LEVEL:
   1126  1.1    uch 		printf("level\n");
   1127  1.1    uch 		break;
   1128  1.1    uch 	case HD64461_PCC0CSCIER_P0IREQE_FEDGE:
   1129  1.1    uch 		printf("falling edge\n");
   1130  1.1    uch 		break;
   1131  1.1    uch 	case HD64461_PCC0CSCIER_P0IREQE_REDGE:
   1132  1.1    uch 		printf("rising edge\n");
   1133  1.1    uch 		break;
   1134  1.1    uch 	}
   1135  1.1    uch 
   1136  1.1    uch 	printf("PCC0 Software Control Register\n");
   1137  1.1    uch 	r8 = hd64461_reg_read_1(HD64461_PCC0SCR_REG8);
   1138  1.9    uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCC0SCR_##m, #m)
   1139  1.9    uch 	_(P0VCC1);_(P0SWP);
   1140  1.9    uch #undef _
   1141  1.1    uch 	printf("\n");
   1142  1.1    uch 
   1143  1.1    uch 	/*
   1144  1.1    uch 	 * PCC1
   1145  1.1    uch 	 */
   1146  1.1    uch 	printf("[PCC1 memory card only (SH3 Area 5)]\n");
   1147  1.1    uch 	printf("PCC1 Interface Status Register\n");
   1148  1.1    uch 	r8 = hd64461_reg_read_1(HD64461_PCC1ISR_REG8);
   1149  1.9    uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCC1ISR_##m, #m)
   1150  1.9    uch 	_(P1READY);_(P1MWP);_(P1VS2);_(P1VS1);_(P1CD2);_(P1CD1);
   1151  1.9    uch 	_(P1BVD2);_(P1BVD1);
   1152  1.9    uch #undef _
   1153  1.1    uch 	printf("\n");
   1154  1.1    uch 
   1155  1.1    uch 	printf("PCC1 General Contorol Register\n");
   1156  1.1    uch 	r8 = hd64461_reg_read_1(HD64461_PCC1GCR_REG8);
   1157  1.9    uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCC1GCR_##m, #m)
   1158  1.9    uch 	_(P1DRVE);_(P1PCCR);_(P1VCC0);_(P1MMOD);_(P1PA25);_(P1PA24);_(P1REG);
   1159  1.9    uch #undef _
   1160  1.1    uch 	printf("\n");
   1161  1.1    uch 
   1162  1.1    uch 	printf("PCC1 Card Status Change Register\n");
   1163  1.1    uch 	r8 = hd64461_reg_read_1(HD64461_PCC1CSCR_REG8);
   1164  1.9    uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCC1CSCR_##m, #m)
   1165  1.9    uch 	_(P1SCDI);_(P1CDC);_(P1RC);_(P1BW);_(P1BD);
   1166  1.9    uch #undef _
   1167  1.1    uch 	printf("\n");
   1168  1.1    uch 
   1169  1.1    uch 	printf("PCC1 Card Status Change Interrupt Enable Register\n");
   1170  1.1    uch 	r8 = hd64461_reg_read_1(HD64461_PCC1CSCIER_REG8);
   1171  1.9    uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCC1CSCIER_##m, #m)
   1172  1.9    uch 	_(P1CRE);_(P1CDE);_(P1RE);_(P1BWE);_(P1BDE);
   1173  1.9    uch #undef _
   1174  1.1    uch 	printf("\n");
   1175  1.1    uch 
   1176  1.1    uch 	printf("PCC1 Software Control Register\n");
   1177  1.1    uch 	r8 = hd64461_reg_read_1(HD64461_PCC1SCR_REG8);
   1178  1.9    uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCC1SCR_##m, #m)
   1179  1.9    uch 	_(P1VCC1);_(P1SWP);
   1180  1.9    uch #undef _
   1181  1.1    uch 	printf("\n");
   1182  1.1    uch 
   1183  1.1    uch 	/*
   1184  1.1    uch 	 * General Control
   1185  1.1    uch 	 */
   1186  1.1    uch 	printf("[General Control]\n");
   1187  1.1    uch 	printf("PCC0 Output pins Control Register\n");
   1188  1.1    uch 	r8 = hd64461_reg_read_1(HD64461_PCCP0OCR_REG8);
   1189  1.9    uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCCP0OCR_##m, #m)
   1190  1.9    uch 	_(P0DEPLUP);_(P0AEPLUP);
   1191  1.9    uch #undef _
   1192  1.1    uch 	printf("\n");
   1193  1.1    uch 
   1194  1.1    uch 	printf("PCC1 Output pins Control Register\n");
   1195  1.1    uch 	r8 = hd64461_reg_read_1(HD64461_PCCP1OCR_REG8);
   1196  1.9    uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCCP1OCR_##m, #m)
   1197  1.9    uch 	_(P1RST8MA);_(P1RST4MA);_(P1RAS8MA);_(P1RAS4MA);
   1198  1.9    uch #undef _
   1199  1.1    uch 	printf("\n");
   1200  1.1    uch 
   1201  1.1    uch 	printf("PC Card General Control Register\n");
   1202  1.1    uch 	r8 = hd64461_reg_read_1(HD64461_PCCPGCR_REG8);
   1203  1.9    uch #define _(m)	dbg_bitmask_print(r8, HD64461_PCCPGCR_##m, #m)
   1204  1.9    uch 	_(PSSDIR);_(PSSRDWR);
   1205  1.9    uch #undef _
   1206  1.1    uch 	printf("\n");
   1207  1.1    uch 
   1208  1.9    uch 	dbg_banner_line();
   1209  1.1    uch }
   1210  1.1    uch #endif /* DEBUG */
   1211