hd64461pcmcia.c revision 1.22 1 /* $NetBSD: hd64461pcmcia.c,v 1.22 2003/07/15 02:29:37 lukem Exp $ */
2
3 /*-
4 * Copyright (c) 2001, 2002 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by UCHIYAMA Yasushi.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. All advertising materials mentioning features or use of this software
19 * must display the following acknowledgement:
20 * This product includes software developed by the NetBSD
21 * Foundation, Inc. and its contributors.
22 * 4. Neither the name of The NetBSD Foundation nor the names of its
23 * contributors may be used to endorse or promote products derived
24 * from this software without specific prior written permission.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 * POSSIBILITY OF SUCH DAMAGE.
37 */
38
39 #include <sys/cdefs.h>
40 __KERNEL_RCSID(0, "$NetBSD: hd64461pcmcia.c,v 1.22 2003/07/15 02:29:37 lukem Exp $");
41
42 #include "debug_hpcsh.h"
43
44 #include <sys/param.h>
45 #include <sys/systm.h>
46 #include <sys/device.h>
47 #include <sys/malloc.h>
48 #include <sys/kthread.h>
49 #include <sys/boot_flag.h>
50
51 #include <machine/bus.h>
52 #include <machine/intr.h>
53
54 #include <dev/pcmcia/pcmciareg.h>
55 #include <dev/pcmcia/pcmciavar.h>
56 #include <dev/pcmcia/pcmciachip.h>
57
58 #include <sh3/bscreg.h>
59
60 #include <hpcsh/dev/hd64461/hd64461reg.h>
61 #include <hpcsh/dev/hd64461/hd64461var.h>
62 #include <hpcsh/dev/hd64461/hd64461intcreg.h>
63 #include <hpcsh/dev/hd64461/hd64461gpioreg.h>
64 #include <hpcsh/dev/hd64461/hd64461pcmciavar.h>
65 #include <hpcsh/dev/hd64461/hd64461pcmciareg.h>
66
67 #include "locators.h"
68
69 #ifdef HD64461PCMCIA_DEBUG
70 #define DPRINTF_ENABLE
71 #define DPRINTF_DEBUG hd64461pcmcia_debug
72 #endif
73 #include <machine/debug.h>
74
75 enum controller_channel {
76 CHANNEL_0 = 0,
77 CHANNEL_1 = 1,
78 CHANNEL_MAX = 2
79 };
80
81 enum memory_window_mode {
82 MEMWIN_16M_MODE,
83 MEMWIN_32M_MODE
84 };
85
86 enum memory_window_16 {
87 MEMWIN_16M_COMMON_0,
88 MEMWIN_16M_COMMON_1,
89 MEMWIN_16M_COMMON_2,
90 MEMWIN_16M_COMMON_3,
91 };
92 #define MEMWIN_16M_MAX 4
93
94 enum memory_window_32 {
95 MEMWIN_32M_ATTR,
96 MEMWIN_32M_COMMON_0,
97 MEMWIN_32M_COMMON_1,
98 };
99 #define MEMWIN_32M_MAX 3
100
101 enum hd64461pcmcia_event_type {
102 EVENT_NONE,
103 EVENT_INSERT,
104 EVENT_REMOVE,
105 };
106 #define EVENT_QUEUE_MAX 5
107
108 struct hd64461pcmcia_softc; /* forward declaration */
109
110 struct hd64461pcmcia_window_cookie {
111 bus_space_tag_t wc_tag;
112 bus_space_handle_t wc_handle;
113 int wc_size;
114 int wc_window;
115 };
116
117 struct hd64461pcmcia_channel {
118 struct hd64461pcmcia_softc *ch_parent;
119 struct device *ch_pcmcia;
120 enum controller_channel ch_channel;
121
122 /* memory space */
123 enum memory_window_mode ch_memory_window_mode;
124 bus_space_tag_t ch_memt;
125 bus_space_handle_t ch_memh;
126 bus_addr_t ch_membase_addr;
127 bus_size_t ch_memsize;
128 bus_space_tag_t ch_cmemt[MEMWIN_16M_MAX];
129
130 /* I/O space */
131 bus_space_tag_t ch_iot;
132 bus_addr_t ch_iobase;
133 bus_size_t ch_iosize;
134
135 /* card interrupt */
136 int (*ch_ih_card_func)(void *);
137 void *ch_ih_card_arg;
138 int ch_attached;
139 };
140
141 struct hd64461pcmcia_event {
142 int __queued;
143 enum hd64461pcmcia_event_type pe_type;
144 struct hd64461pcmcia_channel *pe_ch;
145 SIMPLEQ_ENTRY(hd64461pcmcia_event) pe_link;
146 };
147
148 struct hd64461pcmcia_softc {
149 struct device sc_dev;
150 enum hd64461_module_id sc_module_id;
151 int sc_shutdown;
152
153 /* CSC event */
154 struct proc *sc_event_thread;
155 struct hd64461pcmcia_event sc_event_pool[EVENT_QUEUE_MAX];
156 SIMPLEQ_HEAD (, hd64461pcmcia_event) sc_event_head;
157
158 struct hd64461pcmcia_channel sc_ch[CHANNEL_MAX];
159 };
160
161 STATIC int hd64461pcmcia_chip_mem_alloc(pcmcia_chipset_handle_t, bus_size_t,
162 struct pcmcia_mem_handle *);
163 STATIC void hd64461pcmcia_chip_mem_free(pcmcia_chipset_handle_t,
164 struct pcmcia_mem_handle *);
165 STATIC int hd64461pcmcia_chip_mem_map(pcmcia_chipset_handle_t, int, bus_addr_t,
166 bus_size_t, struct pcmcia_mem_handle *, bus_size_t *, int *);
167 STATIC void hd64461pcmcia_chip_mem_unmap(pcmcia_chipset_handle_t, int);
168 STATIC int hd64461pcmcia_chip_io_alloc(pcmcia_chipset_handle_t, bus_addr_t,
169 bus_size_t, bus_size_t, struct pcmcia_io_handle *);
170 STATIC void hd64461pcmcia_chip_io_free(pcmcia_chipset_handle_t,
171 struct pcmcia_io_handle *);
172 STATIC int hd64461pcmcia_chip_io_map(pcmcia_chipset_handle_t, int, bus_addr_t,
173 bus_size_t, struct pcmcia_io_handle *, int *);
174 STATIC void hd64461pcmcia_chip_io_unmap(pcmcia_chipset_handle_t, int);
175 STATIC void hd64461pcmcia_chip_socket_enable(pcmcia_chipset_handle_t);
176 STATIC void hd64461pcmcia_chip_socket_disable(pcmcia_chipset_handle_t);
177 STATIC void *hd64461pcmcia_chip_intr_establish(pcmcia_chipset_handle_t,
178 struct pcmcia_function *, int, int (*)(void *), void *);
179 STATIC void hd64461pcmcia_chip_intr_disestablish(pcmcia_chipset_handle_t,
180 void *);
181
182 STATIC struct pcmcia_chip_functions hd64461pcmcia_functions = {
183 hd64461pcmcia_chip_mem_alloc,
184 hd64461pcmcia_chip_mem_free,
185 hd64461pcmcia_chip_mem_map,
186 hd64461pcmcia_chip_mem_unmap,
187 hd64461pcmcia_chip_io_alloc,
188 hd64461pcmcia_chip_io_free,
189 hd64461pcmcia_chip_io_map,
190 hd64461pcmcia_chip_io_unmap,
191 hd64461pcmcia_chip_intr_establish,
192 hd64461pcmcia_chip_intr_disestablish,
193 hd64461pcmcia_chip_socket_enable,
194 hd64461pcmcia_chip_socket_disable,
195 };
196
197 STATIC int hd64461pcmcia_match(struct device *, struct cfdata *, void *);
198 STATIC void hd64461pcmcia_attach(struct device *, struct device *, void *);
199 STATIC int hd64461pcmcia_print(void *, const char *);
200 STATIC int hd64461pcmcia_submatch(struct device *, struct cfdata *, void *);
201
202 CFATTACH_DECL(hd64461pcmcia, sizeof(struct hd64461pcmcia_softc),
203 hd64461pcmcia_match, hd64461pcmcia_attach, NULL, NULL);
204
205 STATIC void hd64461pcmcia_attach_channel(struct hd64461pcmcia_softc *,
206 enum controller_channel);
207 /* hot plug */
208 STATIC void hd64461pcmcia_create_event_thread(void *);
209 STATIC void hd64461pcmcia_event_thread(void *);
210 STATIC void queue_event(struct hd64461pcmcia_channel *,
211 enum hd64461pcmcia_event_type);
212 /* interrupt handler */
213 STATIC int hd64461pcmcia_channel0_intr(void *);
214 STATIC int hd64461pcmcia_channel1_intr(void *);
215 /* card status */
216 STATIC enum hd64461pcmcia_event_type detect_card(enum controller_channel);
217 STATIC void hd64461pcmcia_power_off(enum controller_channel)
218 __attribute__((__unused__));
219 STATIC void hd64461pcmcia_power_on(enum controller_channel)
220 __attribute__((__unused__));
221 /* memory window access ops */
222 STATIC void hd64461pcmcia_memory_window_mode(enum controller_channel,
223 enum memory_window_mode)__attribute__((__unused__));
224 STATIC void hd64461pcmcia_memory_window_16(enum controller_channel,
225 enum memory_window_16);
226 /* bus width */
227 STATIC void hd64461_set_bus_width(enum controller_channel, int);
228 #ifdef HD64461PCMCIA_DEBUG
229 STATIC void hd64461pcmcia_info(struct hd64461pcmcia_softc *);
230 #endif
231 /* fix SH3 Area[56] bug */
232 STATIC void fixup_sh3_pcmcia_area(bus_space_tag_t);
233 #define _BUS_SPACE_ACCESS_HOOK() \
234 do { \
235 u_int8_t dummy __attribute__((__unused__)) = \
236 *(volatile u_int8_t *)0xba000000; \
237 } while (/*CONSTCOND*/0)
238 _BUS_SPACE_WRITE(_sh3_pcmcia_bug, 1, 8)
239 _BUS_SPACE_WRITE_MULTI(_sh3_pcmcia_bug, 1, 8)
240 _BUS_SPACE_WRITE_REGION(_sh3_pcmcia_bug, 1, 8)
241 _BUS_SPACE_SET_MULTI(_sh3_pcmcia_bug, 1, 8)
242 #undef _BUS_SPACE_ACCESS_HOOK
243
244 #define DELAY_MS(x) delay((x) * 1000)
245
246 int
247 hd64461pcmcia_match(struct device *parent, struct cfdata *cf, void *aux)
248 {
249 struct hd64461_attach_args *ha = aux;
250
251 return (ha->ha_module_id == HD64461_MODULE_PCMCIA);
252 }
253
254 void
255 hd64461pcmcia_attach(struct device *parent, struct device *self, void *aux)
256 {
257 struct hd64461_attach_args *ha = aux;
258 struct hd64461pcmcia_softc *sc = (struct hd64461pcmcia_softc *)self;
259
260 sc->sc_module_id = ha->ha_module_id;
261
262 printf("\n");
263
264 #ifdef HD64461PCMCIA_DEBUG
265 hd64461pcmcia_info(sc);
266 #endif
267 /* Channel 0/1 common CSC event queue */
268 SIMPLEQ_INIT (&sc->sc_event_head);
269 kthread_create(hd64461pcmcia_create_event_thread, sc);
270
271 hd64461pcmcia_attach_channel(sc, CHANNEL_0);
272 hd64461pcmcia_attach_channel(sc, CHANNEL_1);
273 }
274
275 void
276 hd64461pcmcia_create_event_thread(void *arg)
277 {
278 struct hd64461pcmcia_softc *sc = arg;
279 int error;
280
281 error = kthread_create1(hd64461pcmcia_event_thread, sc,
282 &sc->sc_event_thread, "%s",
283 sc->sc_dev.dv_xname);
284 KASSERT(error == 0);
285 }
286
287 void
288 hd64461pcmcia_event_thread(void *arg)
289 {
290 struct hd64461pcmcia_softc *sc = arg;
291 struct hd64461pcmcia_event *pe;
292 int s;
293
294 while (!sc->sc_shutdown) {
295 tsleep(sc, PWAIT, "CSC wait", 0);
296 s = splhigh();
297 while ((pe = SIMPLEQ_FIRST(&sc->sc_event_head))) {
298 splx(s);
299 switch (pe->pe_type) {
300 default:
301 printf("%s: unknown event.\n", __FUNCTION__);
302 break;
303 case EVENT_INSERT:
304 DPRINTF("insert event.\n");
305 pcmcia_card_attach(pe->pe_ch->ch_pcmcia);
306 break;
307 case EVENT_REMOVE:
308 DPRINTF("remove event.\n");
309 pcmcia_card_detach(pe->pe_ch->ch_pcmcia,
310 DETACH_FORCE);
311 break;
312 }
313 s = splhigh();
314 SIMPLEQ_REMOVE_HEAD(&sc->sc_event_head, pe_link);
315 pe->__queued = 0;
316 }
317 splx(s);
318 }
319 /* NOTREACHED */
320 }
321
322 int
323 hd64461pcmcia_print(void *arg, const char *pnp)
324 {
325
326 if (pnp)
327 aprint_normal("pcmcia at %s", pnp);
328
329 return (UNCONF);
330 }
331
332 int
333 hd64461pcmcia_submatch(struct device *parent, struct cfdata *cf, void *aux)
334 {
335 struct pcmciabus_attach_args *paa = aux;
336 struct hd64461pcmcia_channel *ch =
337 (struct hd64461pcmcia_channel *)paa->pch;
338
339 if (ch->ch_channel == CHANNEL_0) {
340 if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
341 PCMCIABUSCF_CONTROLLER_DEFAULT &&
342 cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 0)
343 return 0;
344 } else {
345 if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
346 PCMCIABUSCF_CONTROLLER_DEFAULT &&
347 cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 1)
348 return 0;
349 }
350 paa->pct = (pcmcia_chipset_tag_t)&hd64461pcmcia_functions;
351
352 return (config_match(parent, cf, aux));
353 }
354
355 void
356 hd64461pcmcia_attach_channel(struct hd64461pcmcia_softc *sc,
357 enum controller_channel channel)
358 {
359 struct device *parent = (struct device *)sc;
360 struct hd64461pcmcia_channel *ch = &sc->sc_ch[channel];
361 struct pcmciabus_attach_args paa;
362 bus_addr_t membase;
363 int i;
364
365 ch->ch_parent = sc;
366 ch->ch_channel = channel;
367
368 /*
369 * Continuous 16-MB Area Mode
370 */
371 /* Attibute/Common memory extent */
372 membase = (channel == CHANNEL_0)
373 ? HD64461_PCC0_MEMBASE : HD64461_PCC1_MEMBASE;
374
375 ch->ch_memt = bus_space_create(0, "PCMCIA attribute memory",
376 membase, 0x01000000); /* 16MB */
377 bus_space_alloc(ch->ch_memt, 0, 0x00ffffff, 0x01000000,
378 0x01000000, 0x01000000, 0, &ch->ch_membase_addr,
379 &ch->ch_memh);
380 fixup_sh3_pcmcia_area(ch->ch_memt);
381
382 /* Common memory space extent */
383 ch->ch_memsize = 0x01000000;
384 for (i = 0; i < MEMWIN_16M_MAX; i++) {
385 ch->ch_cmemt[i] = bus_space_create(0, "PCMCIA common memory",
386 membase + 0x01000000,
387 ch->ch_memsize);
388 fixup_sh3_pcmcia_area(ch->ch_cmemt[i]);
389 }
390
391 /* I/O port extent and interrupt staff */
392 hd64461pcmcia_chip_socket_disable(ch); /* enable CSC interrupt only */
393
394 if (channel == CHANNEL_0) {
395 ch->ch_iobase = 0;
396 ch->ch_iosize = HD64461_PCC0_IOSIZE;
397 ch->ch_iot = bus_space_create(0, "PCMCIA I/O port",
398 HD64461_PCC0_IOBASE,
399 ch->ch_iosize);
400 fixup_sh3_pcmcia_area(ch->ch_iot);
401
402 hd6446x_intr_establish(HD64461_INTC_PCC0, IST_LEVEL, IPL_TTY,
403 hd64461pcmcia_channel0_intr, ch);
404 } else {
405 hd64461_set_bus_width(CHANNEL_1, PCMCIA_WIDTH_IO16);
406 hd6446x_intr_establish(HD64461_INTC_PCC1, IST_EDGE, IPL_TTY,
407 hd64461pcmcia_channel1_intr, ch);
408 }
409
410 paa.paa_busname = "pcmcia";
411 paa.pch = (pcmcia_chipset_handle_t)ch;
412 paa.iobase = ch->ch_iobase;
413 paa.iosize = ch->ch_iosize;
414
415 ch->ch_pcmcia = config_found_sm(parent, &paa, hd64461pcmcia_print,
416 hd64461pcmcia_submatch);
417
418 if (ch->ch_pcmcia && (detect_card(ch->ch_channel) == EVENT_INSERT)) {
419 ch->ch_attached = 1;
420 pcmcia_card_attach(ch->ch_pcmcia);
421 }
422 }
423
424 int
425 hd64461pcmcia_channel0_intr(void *arg)
426 {
427 struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)arg;
428 u_int8_t r;
429 int ret = 0;
430
431 r = hd64461_reg_read_1(HD64461_PCC0CSCR_REG8);
432 /* clear interrtupt (edge source only) */
433 hd64461_reg_write_1(HD64461_PCC0CSCR_REG8, 0);
434
435 if (r & HD64461_PCC0CSCR_P0IREQ) {
436 if (ch->ch_ih_card_func) {
437 ret = (*ch->ch_ih_card_func)(ch->ch_ih_card_arg);
438 } else
439 DPRINTF("spurious IREQ interrupt.\n");
440 }
441
442 if (r & HD64461_PCC0CSCR_P0CDC)
443 queue_event(ch, detect_card(ch->ch_channel));
444
445 return ret;
446 }
447
448 int
449 hd64461pcmcia_channel1_intr(void *arg)
450 {
451 struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)arg;
452 u_int8_t r;
453 int ret = 0;
454
455 r = hd64461_reg_read_1(HD64461_PCC1CSCR_REG8);
456 /* clear interrtupt */
457 hd64461_reg_write_1(HD64461_PCC1CSCR_REG8, 0);
458
459 if (r & HD64461_PCC1CSCR_P1RC) {
460 if (ch->ch_ih_card_func)
461 ret = (*ch->ch_ih_card_func)(ch->ch_ih_card_arg);
462 else
463 DPRINTF("spurious READY interrupt.\n");
464 }
465
466 if (r & HD64461_PCC1CSCR_P1CDC)
467 queue_event(ch, detect_card(ch->ch_channel));
468
469 return ret;
470 }
471
472 void
473 queue_event(struct hd64461pcmcia_channel *ch,
474 enum hd64461pcmcia_event_type type)
475 {
476 struct hd64461pcmcia_event *pe, *pool;
477 struct hd64461pcmcia_softc *sc = ch->ch_parent;
478 int i;
479 int s = splhigh();
480
481 if (type == EVENT_NONE)
482 goto out;
483
484 pe = 0;
485 pool = sc->sc_event_pool;
486 for (i = 0; i < EVENT_QUEUE_MAX; i++) {
487 if (!pool[i].__queued) {
488 pe = &pool[i];
489 break;
490 }
491 }
492
493 if (pe == 0) {
494 printf("%s: event FIFO overflow (max %d).\n", __FUNCTION__,
495 EVENT_QUEUE_MAX);
496 goto out;
497 }
498
499 if ((ch->ch_attached && (type == EVENT_INSERT)) ||
500 (!ch->ch_attached && (type == EVENT_REMOVE))) {
501 DPRINTF("spurious CSC interrupt.\n");
502 goto out;
503 }
504
505 ch->ch_attached = (type == EVENT_INSERT);
506 pe->__queued = 1;
507 pe->pe_type = type;
508 pe->pe_ch = ch;
509 SIMPLEQ_INSERT_TAIL(&sc->sc_event_head, pe, pe_link);
510 wakeup(sc);
511 out:
512 splx(s);
513 }
514
515 /*
516 * interface for pcmcia driver.
517 */
518 void *
519 hd64461pcmcia_chip_intr_establish(pcmcia_chipset_handle_t pch,
520 struct pcmcia_function *pf,
521 int ipl, int (*ih_func)(void *), void *ih_arg)
522 {
523 struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
524 int channel = ch->ch_channel;
525 bus_addr_t cscier = HD64461_PCCCSCIER(channel);
526 int s = splhigh();
527 u_int8_t r;
528
529 ch->ch_ih_card_func = ih_func;
530 ch->ch_ih_card_arg = ih_arg;
531
532 /* enable card interrupt */
533 r = hd64461_reg_read_1(cscier);
534 if (channel == CHANNEL_0) {
535 /* set level mode */
536 r &= ~HD64461_PCC0CSCIER_P0IREQE_MASK;
537 r |= HD64461_PCC0CSCIER_P0IREQE_LEVEL;
538 hd6446x_intr_priority(HD64461_INTC_PCC0, ipl);
539 } else {
540 /* READY-pin LOW to HIGH changes generates interrupt */
541 r |= HD64461_PCC1CSCIER_P1RE;
542 hd6446x_intr_priority(HD64461_INTC_PCC1, ipl);
543 }
544 hd64461_reg_write_1(cscier, r);
545
546 splx(s);
547
548 return (void *)ih_func;
549 }
550
551 void
552 hd64461pcmcia_chip_intr_disestablish(pcmcia_chipset_handle_t pch, void *ih)
553 {
554 struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
555 int channel = ch->ch_channel;
556 bus_addr_t cscier = HD64461_PCCCSCIER(channel);
557 int s = splhigh();
558 u_int8_t r;
559
560 /* disable card interrupt */
561 r = hd64461_reg_read_1(cscier);
562 if (channel == CHANNEL_0) {
563 r &= ~HD64461_PCC0CSCIER_P0IREQE_MASK;
564 r |= HD64461_PCC0CSCIER_P0IREQE_NONE;
565 hd6446x_intr_priority(HD64461_INTC_PCC0, IPL_TTY);
566 } else {
567 r &= ~HD64461_PCC1CSCIER_P1RE;
568 hd6446x_intr_priority(HD64461_INTC_PCC1, IPL_TTY);
569 }
570 hd64461_reg_write_1(cscier, r);
571
572 ch->ch_ih_card_func = 0;
573
574 splx(s);
575 }
576
577 int
578 hd64461pcmcia_chip_mem_alloc(pcmcia_chipset_handle_t pch, bus_size_t size,
579 struct pcmcia_mem_handle *pcmhp)
580 {
581 struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
582
583 pcmhp->memt = ch->ch_memt;
584 pcmhp->addr = ch->ch_membase_addr;
585 pcmhp->memh = ch->ch_memh;
586 pcmhp->size = size;
587 pcmhp->realsize = size;
588
589 DPRINTF("base 0x%08lx size %#lx\n", pcmhp->addr, size);
590
591 return (0);
592 }
593
594 void
595 hd64461pcmcia_chip_mem_free(pcmcia_chipset_handle_t pch,
596 struct pcmcia_mem_handle *pcmhp)
597 {
598 /* nothing to do */
599 }
600
601 int
602 hd64461pcmcia_chip_mem_map(pcmcia_chipset_handle_t pch, int kind,
603 bus_addr_t card_addr,
604 bus_size_t size, struct pcmcia_mem_handle *pcmhp,
605 bus_size_t *offsetp, int *windowp)
606 {
607 struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
608 struct hd64461pcmcia_window_cookie *cookie;
609 bus_addr_t ofs;
610
611 cookie = malloc(sizeof(struct hd64461pcmcia_window_cookie),
612 M_DEVBUF, M_NOWAIT);
613 KASSERT(cookie);
614 memset(cookie, 0, sizeof(struct hd64461pcmcia_window_cookie));
615
616 /* Address */
617 if ((kind & ~PCMCIA_WIDTH_MEM_MASK) == PCMCIA_MEM_ATTR) {
618 cookie->wc_tag = ch->ch_memt;
619 if (bus_space_subregion(ch->ch_memt, ch->ch_memh, card_addr,
620 size, &cookie->wc_handle) != 0)
621 goto bad;
622
623 *offsetp = card_addr;
624 cookie->wc_window = -1;
625 } else {
626 int window = card_addr / ch->ch_memsize;
627 KASSERT(window < MEMWIN_16M_MAX);
628
629 cookie->wc_tag = ch->ch_cmemt[window];
630 ofs = card_addr - window * ch->ch_memsize;
631 if (bus_space_map(cookie->wc_tag, ofs, size, 0,
632 &cookie->wc_handle) != 0)
633 goto bad;
634
635 /* XXX bogus. check window per common memory access. */
636 hd64461pcmcia_memory_window_16(ch->ch_channel, window);
637 *offsetp = ofs + 0x01000000; /* skip attribute area */
638 cookie->wc_window = window;
639 }
640 cookie->wc_size = size;
641 *windowp = (int)cookie;
642
643 DPRINTF("(%s) %#lx+%#lx-> %#lx+%#lx\n", kind == PCMCIA_MEM_ATTR ?
644 "attribute" : "common", ch->ch_memh, card_addr, *offsetp,
645 size);
646
647 return (0);
648 bad:
649 DPRINTF("%#lx-%#lx map failed.\n", card_addr, size);
650 free(cookie, M_DEVBUF);
651
652 return (1);
653 }
654
655 void
656 hd64461pcmcia_chip_mem_unmap(pcmcia_chipset_handle_t pch, int window)
657 {
658 struct hd64461pcmcia_window_cookie *cookie = (void *)window;
659
660 if (cookie->wc_window != -1)
661 bus_space_unmap(cookie->wc_tag, cookie->wc_handle,
662 cookie->wc_size);
663 DPRINTF("%#lx-%#x\n", cookie->wc_handle, cookie->wc_size);
664 free(cookie, M_DEVBUF);
665 }
666
667 int
668 hd64461pcmcia_chip_io_alloc(pcmcia_chipset_handle_t pch, bus_addr_t start,
669 bus_size_t size, bus_size_t align, struct pcmcia_io_handle *pcihp)
670 {
671 struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
672
673 if (ch->ch_channel == CHANNEL_1)
674 return (1);
675
676 if (start) {
677 if (bus_space_map(ch->ch_iot, start, size, 0, &pcihp->ioh)) {
678 DPRINTF("couldn't map %#lx+%#lx\n", start, size);
679 return (1);
680 }
681 DPRINTF("map %#lx+%#lx\n", start, size);
682 } else {
683 if (bus_space_alloc(ch->ch_iot, ch->ch_iobase,
684 ch->ch_iobase + ch->ch_iosize - 1,
685 size, align, 0, 0, &pcihp->addr,
686 &pcihp->ioh)) {
687 DPRINTF("couldn't allocate %#lx\n", size);
688 return (1);
689 }
690 pcihp->flags = PCMCIA_IO_ALLOCATED;
691 DPRINTF("%#lx from %#lx\n", size, pcihp->addr);
692 }
693
694 pcihp->iot = ch->ch_iot;
695 pcihp->size = size;
696
697 return (0);
698 }
699
700 int
701 hd64461pcmcia_chip_io_map(pcmcia_chipset_handle_t pch, int width,
702 bus_addr_t offset,
703 bus_size_t size, struct pcmcia_io_handle *pcihp, int *windowp)
704 {
705 struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
706 #ifdef HD64461PCMCIA_DEBUG
707 static char *width_names[] = { "auto", "io8", "io16" };
708 #endif
709 if (ch->ch_channel == CHANNEL_1)
710 return (1);
711
712 hd64461_set_bus_width(CHANNEL_0, width);
713
714 DPRINTF("%#lx:%#lx+%#lx %s\n", pcihp->ioh, offset, size,
715 width_names[width]);
716
717 return (0);
718 }
719
720 void
721 hd64461pcmcia_chip_io_free(pcmcia_chipset_handle_t pch,
722 struct pcmcia_io_handle *pcihp)
723 {
724 struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
725
726 if (ch->ch_channel == CHANNEL_1)
727 return;
728
729 if (pcihp->flags & PCMCIA_IO_ALLOCATED)
730 bus_space_free(pcihp->iot, pcihp->ioh, pcihp->size);
731 else
732 bus_space_unmap(pcihp->iot, pcihp->ioh, pcihp->size);
733
734 DPRINTF("%#lx+%#lx\n", pcihp->ioh, pcihp->size);
735 }
736
737 void
738 hd64461pcmcia_chip_io_unmap(pcmcia_chipset_handle_t pch, int window)
739 {
740 /* nothing to do */
741 }
742
743 void
744 hd64461pcmcia_chip_socket_enable(pcmcia_chipset_handle_t pch)
745 {
746 struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
747 int channel = ch->ch_channel;
748 bus_addr_t isr, gcr;
749 u_int8_t r;
750 int cardtype;
751
752 DPRINTF("enable channel %d\n", channel);
753 isr = HD64461_PCCISR(channel);
754 gcr = HD64461_PCCGCR(channel);
755
756 hd64461pcmcia_power_off(channel);
757 hd64461pcmcia_power_on(channel);
758 #if notyet
759 {
760 int i;
761 /* assert reset */
762 r = hd64461_reg_read_1(gcr);
763 r |= HD64461_PCCGCR_PCCR;
764 hd64461_reg_write_1(gcr, r);
765
766 /*
767 * hold RESET at least 10us.
768 */
769 DELAY_MS(20);
770
771 /* clear the reset flag */
772 r &= ~HD64461_PCCGCR_PCCR;
773 hd64461_reg_write_1(gcr, r);
774 DELAY_MS(2000);
775
776 /* wait for the chip to finish initializing */
777 for (i = 0; i < 10000; i++) {
778 if ((hd64461_reg_read_1(isr) & HD64461_PCCISR_READY))
779 goto reset_ok;
780 DELAY_MS(500);
781
782 if ((i > 5000) && (i % 100 == 99))
783 printf(".");
784 }
785 printf("reset failed.\n");
786 hd64461pcmcia_power_off(channel);
787 return;
788 reset_ok:
789 }
790 #endif /* notyet */
791 /* set Continuous 16-MB Area Mode */
792 ch->ch_memory_window_mode = MEMWIN_16M_MODE;
793 hd64461pcmcia_memory_window_mode(channel, ch->ch_memory_window_mode);
794
795 /*
796 * set Common memory area.
797 */
798 hd64461pcmcia_memory_window_16(channel, MEMWIN_16M_COMMON_0);
799
800 /* set the card type */
801 r = hd64461_reg_read_1(gcr);
802 if (channel == CHANNEL_0) {
803 cardtype = pcmcia_card_gettype(ch->ch_pcmcia);
804 if (cardtype == PCMCIA_IFTYPE_IO)
805 r |= HD64461_PCC0GCR_P0PCCT;
806 else
807 r &= ~HD64461_PCC0GCR_P0PCCT;
808 } else {
809 /* reserved bit must be 0 */
810 r &= ~HD64461_PCC1GCR_RESERVED;
811 }
812 hd64461_reg_write_1(gcr, r);
813
814 DPRINTF("OK.\n");
815 }
816
817 void
818 hd64461pcmcia_chip_socket_disable(pcmcia_chipset_handle_t pch)
819 {
820 struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
821 int channel = ch->ch_channel;
822
823 /* dont' disable CSC interrupt */
824 hd64461_reg_write_1(HD64461_PCCCSCIER(channel), HD64461_PCCCSCIER_CDE);
825 hd64461_reg_write_1(HD64461_PCCCSCR(channel), 0);
826
827 /* power down the socket */
828 hd64461pcmcia_power_off(channel);
829 }
830
831 /*
832 * Card detect
833 */
834 void
835 hd64461pcmcia_power_off(enum controller_channel channel)
836 {
837 #if notyet
838 u_int8_t r;
839 u_int16_t r16;
840 bus_addr_t scr, gcr;
841
842 gcr = HD64461_PCCGCR(channel);
843 scr = HD64461_PCCSCR(channel);
844
845 /* DRV (external buffer) high level */
846 r = hd64461_reg_read_1(gcr);
847 r &= ~HD64461_PCCGCR_DRVE;
848 hd64461_reg_write_1(gcr, r);
849
850 /* stop power */
851 r = hd64461_reg_read_1(scr);
852 r |= HD64461_PCCSCR_VCC1; /* VCC1 high */
853 hd64461_reg_write_1(scr, r);
854 r = hd64461_reg_read_1(gcr);
855 r |= HD64461_PCCGCR_VCC0; /* VCC0 high */
856 hd64461_reg_write_1(gcr, r);
857 /*
858 * wait 300ms until power fails (Tpf). Then, wait 100ms since
859 * we are changing Vcc (Toff).
860 */
861 DELAY_MS(300 + 100);
862
863 /* stop clock */
864 r16 = hd64461_reg_read_2(HD64461_SYSSTBCR_REG16);
865 r16 |= (channel == CHANNEL_0 ? HD64461_SYSSTBCR_SPC0ST :
866 HD64461_SYSSTBCR_SPC1ST);
867 hd64461_reg_write_2(HD64461_SYSSTBCR_REG16, r16);
868
869 if (channel == CHANNEL_0) {
870 /* GPIO Port A XXX Jornada690 specific? */
871 r16 = hd64461_reg_read_2(HD64461_GPADR_REG16);
872 r16 |= 0xf;
873 hd64461_reg_write_2(HD64461_GPADR_REG16, r16);
874 }
875
876 #endif /* notyet */
877 }
878
879 void
880 hd64461pcmcia_power_on(enum controller_channel channel)
881 {
882 u_int8_t r;
883 u_int16_t r16;
884 bus_addr_t scr, gcr, isr;
885
886 isr = HD64461_PCCISR(channel);
887 gcr = HD64461_PCCGCR(channel);
888 scr = HD64461_PCCSCR(channel);
889
890 /*
891 * XXX to access attribute memory, this is required.
892 */
893 if (channel == CHANNEL_0) {
894 /* GPIO Port A XXX Jonanada690 specific? */
895 r16 = hd64461_reg_read_2(HD64461_GPADR_REG16);
896 r16 &= ~0xf;
897 r16 |= 0x5;
898 hd64461_reg_write_2(HD64461_GPADR_REG16, r16);
899 }
900
901 if (channel == CHANNEL_1) {
902 /* GPIO Port C, Port D XXX HP620LX specific? */
903 hd64461_reg_write_2(HD64461_GPCCR_REG16, 0xa800);
904 hd64461_reg_write_2(HD64461_GPDCR_REG16, 0xaa0a);
905 }
906
907 /* supply clock */
908 r16 = hd64461_reg_read_2(HD64461_SYSSTBCR_REG16);
909 r16 &= ~(channel == CHANNEL_0 ? HD64461_SYSSTBCR_SPC0ST :
910 HD64461_SYSSTBCR_SPC1ST);
911 hd64461_reg_write_2(HD64461_SYSSTBCR_REG16, r16);
912 DELAY_MS(200);
913
914 /* detect voltage and supply VCC */
915 r = hd64461_reg_read_1(isr);
916
917 switch (r & (HD64461_PCCISR_VS1 | HD64461_PCCISR_VS2)) {
918 case (HD64461_PCCISR_VS1 | HD64461_PCCISR_VS2): /* 5 V */
919 DPRINTF("5V card\n");
920 hd64461pcmcia_power(channel, V_5, 1);
921 break;
922 case HD64461_PCCISR_VS2: /* 3.3 / 5 V */
923 /* FALLTHROUGH */
924 case 0: /* x.x / 3.3 / 5 V */
925 DPRINTF("3.3V card\n");
926 hd64461pcmcia_power(channel, V_3_3, 1);
927 break;
928 case HD64461_PCCISR_VS1: /* x.x V */
929 /* FALLTHROUGH */
930 DPRINTF("x.x V card\n");
931 hd64461pcmcia_power(channel, V_X_X, 1);
932 return;
933 default:
934 printf("\nunknown Voltage. don't attach.\n");
935 return;
936 }
937
938 /*
939 * wait 100ms until power raise (Tpr) and 20ms to become
940 * stable (Tsu(Vcc)).
941 *
942 * some machines require some more time to be settled
943 * (300ms is added here).
944 */
945 DELAY_MS(100 + 20 + 300);
946
947 /* DRV (external buffer) low level */
948 r = hd64461_reg_read_1(gcr);
949 r |= HD64461_PCCGCR_DRVE;
950 hd64461_reg_write_1(gcr, r);
951
952 /* clear interrupt */
953 hd64461_reg_write_1(channel == CHANNEL_0 ? HD64461_PCC0CSCR_REG8 :
954 HD64461_PCC1CSCR_REG8, 0);
955 }
956
957 enum hd64461pcmcia_event_type
958 detect_card(enum controller_channel channel)
959 {
960 u_int8_t r;
961
962 r = hd64461_reg_read_1(HD64461_PCCISR(channel)) &
963 (HD64461_PCCISR_CD2 | HD64461_PCCISR_CD1);
964
965 if (r == (HD64461_PCCISR_CD2 | HD64461_PCCISR_CD1)) {
966 DPRINTF("remove\n");
967 return EVENT_REMOVE;
968 }
969 if (r == 0) {
970 DPRINTF("insert\n");
971 return EVENT_INSERT;
972 }
973 DPRINTF("transition\n");
974
975 return EVENT_NONE;
976 }
977
978 /*
979 * Memory window access ops.
980 */
981 void
982 hd64461pcmcia_memory_window_mode(enum controller_channel channel,
983 enum memory_window_mode mode)
984 {
985 bus_addr_t a = HD64461_PCCGCR(channel);
986 u_int8_t r = hd64461_reg_read_1(a);
987
988 r &= ~HD64461_PCCGCR_MMOD;
989 r |= (mode == MEMWIN_16M_MODE) ? HD64461_PCCGCR_MMOD_16M :
990 HD64461_PCCGCR_MMOD_32M;
991 hd64461_reg_write_1(a, r);
992 }
993
994 void
995 hd64461pcmcia_memory_window_16(enum controller_channel channel,
996 enum memory_window_16 window)
997 {
998 bus_addr_t a = HD64461_PCCGCR(channel);
999 u_int8_t r;
1000
1001 r = hd64461_reg_read_1(a);
1002 r &= ~(HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PA24);
1003
1004 switch (window) {
1005 case MEMWIN_16M_COMMON_0:
1006 break;
1007 case MEMWIN_16M_COMMON_1:
1008 r |= HD64461_PCCGCR_PA24;
1009 break;
1010 case MEMWIN_16M_COMMON_2:
1011 r |= HD64461_PCCGCR_PA25;
1012 break;
1013 case MEMWIN_16M_COMMON_3:
1014 r |= (HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PA24);
1015 break;
1016 }
1017
1018 hd64461_reg_write_1(a, r);
1019 }
1020
1021 #if unused
1022 void
1023 memory_window_32(enum controller_channel channel, enum memory_window_32 window)
1024 {
1025 bus_addr_t a = HD64461_PCCGCR(channel);
1026 u_int8_t r;
1027
1028 r = hd64461_reg_read_1(a);
1029 r &= ~(HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PREG);
1030
1031 switch (window) {
1032 case MEMWIN_32M_ATTR:
1033 break;
1034 case MEMWIN_32M_COMMON_0:
1035 r |= HD64461_PCCGCR_PREG;
1036 break;
1037 case MEMWIN_32M_COMMON_1:
1038 r |= (HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PREG);
1039 break;
1040 }
1041
1042 hd64461_reg_write_1(a, r);
1043 }
1044 #endif
1045
1046 void
1047 hd64461_set_bus_width(enum controller_channel channel, int width)
1048 {
1049 u_int16_t r16;
1050
1051 r16 = _reg_read_2(SH3_BCR2);
1052 if (channel == CHANNEL_0) {
1053 r16 &= ~((1 << 13)|(1 << 12));
1054 r16 |= 1 << (width == PCMCIA_WIDTH_IO8 ? 12 : 13);
1055 } else {
1056 r16 &= ~((1 << 11)|(1 << 10));
1057 r16 |= 1 << (width == PCMCIA_WIDTH_IO8 ? 10 : 11);
1058 }
1059 _reg_write_2(SH3_BCR2, r16);
1060 }
1061
1062 void
1063 fixup_sh3_pcmcia_area(bus_space_tag_t t)
1064 {
1065 struct hpcsh_bus_space *hbs = (void *)t;
1066
1067 hbs->hbs_w_1 = _sh3_pcmcia_bug_write_1;
1068 hbs->hbs_wm_1 = _sh3_pcmcia_bug_write_multi_1;
1069 hbs->hbs_wr_1 = _sh3_pcmcia_bug_write_region_1;
1070 hbs->hbs_sm_1 = _sh3_pcmcia_bug_set_multi_1;
1071 }
1072
1073 #ifdef HD64461PCMCIA_DEBUG
1074 void
1075 hd64461pcmcia_info(struct hd64461pcmcia_softc *sc)
1076 {
1077 u_int8_t r8;
1078
1079 dbg_banner_function();
1080 /*
1081 * PCC0
1082 */
1083 printf("[PCC0 memory and I/O card (SH3 Area 6)]\n");
1084 printf("PCC0 Interface Status Register\n");
1085 r8 = hd64461_reg_read_1(HD64461_PCC0ISR_REG8);
1086
1087 #define _(m) dbg_bitmask_print(r8, HD64461_PCC0ISR_##m, #m)
1088 _(P0READY);_(P0MWP);_(P0VS2);_(P0VS1);_(P0CD2);_(P0CD1);
1089 _(P0BVD2);_(P0BVD1);
1090 #undef _
1091 printf("\n");
1092
1093 printf("PCC0 General Control Register\n");
1094 r8 = hd64461_reg_read_1(HD64461_PCC0GCR_REG8);
1095 #define _(m) dbg_bitmask_print(r8, HD64461_PCC0GCR_##m, #m)
1096 _(P0DRVE);_(P0PCCR);_(P0PCCT);_(P0VCC0);_(P0MMOD);
1097 _(P0PA25);_(P0PA24);_(P0REG);
1098 #undef _
1099 printf("\n");
1100
1101 printf("PCC0 Card Status Change Register\n");
1102 r8 = hd64461_reg_read_1(HD64461_PCC0CSCR_REG8);
1103 #define _(m) dbg_bitmask_print(r8, HD64461_PCC0CSCR_##m, #m)
1104 _(P0SCDI);_(P0IREQ);_(P0SC);_(P0CDC);_(P0RC);_(P0BW);_(P0BD);
1105 #undef _
1106 printf("\n");
1107
1108 printf("PCC0 Card Status Change Interrupt Enable Register\n");
1109 r8 = hd64461_reg_read_1(HD64461_PCC0CSCIER_REG8);
1110 #define _(m) dbg_bitmask_print(r8, HD64461_PCC0CSCIER_##m, #m)
1111 _(P0CRE);_(P0SCE);_(P0CDE);_(P0RE);_(P0BWE);_(P0BDE);
1112 #undef _
1113 printf("\ninterrupt type: ");
1114 switch (r8 & HD64461_PCC0CSCIER_P0IREQE_MASK) {
1115 case HD64461_PCC0CSCIER_P0IREQE_NONE:
1116 printf("none\n");
1117 break;
1118 case HD64461_PCC0CSCIER_P0IREQE_LEVEL:
1119 printf("level\n");
1120 break;
1121 case HD64461_PCC0CSCIER_P0IREQE_FEDGE:
1122 printf("falling edge\n");
1123 break;
1124 case HD64461_PCC0CSCIER_P0IREQE_REDGE:
1125 printf("rising edge\n");
1126 break;
1127 }
1128
1129 printf("PCC0 Software Control Register\n");
1130 r8 = hd64461_reg_read_1(HD64461_PCC0SCR_REG8);
1131 #define _(m) dbg_bitmask_print(r8, HD64461_PCC0SCR_##m, #m)
1132 _(P0VCC1);_(P0SWP);
1133 #undef _
1134 printf("\n");
1135
1136 /*
1137 * PCC1
1138 */
1139 printf("[PCC1 memory card only (SH3 Area 5)]\n");
1140 printf("PCC1 Interface Status Register\n");
1141 r8 = hd64461_reg_read_1(HD64461_PCC1ISR_REG8);
1142 #define _(m) dbg_bitmask_print(r8, HD64461_PCC1ISR_##m, #m)
1143 _(P1READY);_(P1MWP);_(P1VS2);_(P1VS1);_(P1CD2);_(P1CD1);
1144 _(P1BVD2);_(P1BVD1);
1145 #undef _
1146 printf("\n");
1147
1148 printf("PCC1 General Contorol Register\n");
1149 r8 = hd64461_reg_read_1(HD64461_PCC1GCR_REG8);
1150 #define _(m) dbg_bitmask_print(r8, HD64461_PCC1GCR_##m, #m)
1151 _(P1DRVE);_(P1PCCR);_(P1VCC0);_(P1MMOD);_(P1PA25);_(P1PA24);_(P1REG);
1152 #undef _
1153 printf("\n");
1154
1155 printf("PCC1 Card Status Change Register\n");
1156 r8 = hd64461_reg_read_1(HD64461_PCC1CSCR_REG8);
1157 #define _(m) dbg_bitmask_print(r8, HD64461_PCC1CSCR_##m, #m)
1158 _(P1SCDI);_(P1CDC);_(P1RC);_(P1BW);_(P1BD);
1159 #undef _
1160 printf("\n");
1161
1162 printf("PCC1 Card Status Change Interrupt Enable Register\n");
1163 r8 = hd64461_reg_read_1(HD64461_PCC1CSCIER_REG8);
1164 #define _(m) dbg_bitmask_print(r8, HD64461_PCC1CSCIER_##m, #m)
1165 _(P1CRE);_(P1CDE);_(P1RE);_(P1BWE);_(P1BDE);
1166 #undef _
1167 printf("\n");
1168
1169 printf("PCC1 Software Control Register\n");
1170 r8 = hd64461_reg_read_1(HD64461_PCC1SCR_REG8);
1171 #define _(m) dbg_bitmask_print(r8, HD64461_PCC1SCR_##m, #m)
1172 _(P1VCC1);_(P1SWP);
1173 #undef _
1174 printf("\n");
1175
1176 /*
1177 * General Control
1178 */
1179 printf("[General Control]\n");
1180 printf("PCC0 Output pins Control Register\n");
1181 r8 = hd64461_reg_read_1(HD64461_PCCP0OCR_REG8);
1182 #define _(m) dbg_bitmask_print(r8, HD64461_PCCP0OCR_##m, #m)
1183 _(P0DEPLUP);_(P0AEPLUP);
1184 #undef _
1185 printf("\n");
1186
1187 printf("PCC1 Output pins Control Register\n");
1188 r8 = hd64461_reg_read_1(HD64461_PCCP1OCR_REG8);
1189 #define _(m) dbg_bitmask_print(r8, HD64461_PCCP1OCR_##m, #m)
1190 _(P1RST8MA);_(P1RST4MA);_(P1RAS8MA);_(P1RAS4MA);
1191 #undef _
1192 printf("\n");
1193
1194 printf("PC Card General Control Register\n");
1195 r8 = hd64461_reg_read_1(HD64461_PCCPGCR_REG8);
1196 #define _(m) dbg_bitmask_print(r8, HD64461_PCCPGCR_##m, #m)
1197 _(PSSDIR);_(PSSRDWR);
1198 #undef _
1199 printf("\n");
1200
1201 dbg_banner_line();
1202 }
1203 #endif /* HD64461PCMCIA_DEBUG */
1204