Home | History | Annotate | Line # | Download | only in hd64461
hd64461pcmcia.c revision 1.24
      1 /*	$NetBSD: hd64461pcmcia.c,v 1.24 2004/03/27 02:24:01 uwe Exp $	*/
      2 
      3 /*-
      4  * Copyright (c) 2001, 2002 The NetBSD Foundation, Inc.
      5  * All rights reserved.
      6  *
      7  * This code is derived from software contributed to The NetBSD Foundation
      8  * by UCHIYAMA Yasushi.
      9  *
     10  * Redistribution and use in source and binary forms, with or without
     11  * modification, are permitted provided that the following conditions
     12  * are met:
     13  * 1. Redistributions of source code must retain the above copyright
     14  *    notice, this list of conditions and the following disclaimer.
     15  * 2. Redistributions in binary form must reproduce the above copyright
     16  *    notice, this list of conditions and the following disclaimer in the
     17  *    documentation and/or other materials provided with the distribution.
     18  * 3. All advertising materials mentioning features or use of this software
     19  *    must display the following acknowledgement:
     20  *        This product includes software developed by the NetBSD
     21  *        Foundation, Inc. and its contributors.
     22  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23  *    contributors may be used to endorse or promote products derived
     24  *    from this software without specific prior written permission.
     25  *
     26  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36  * POSSIBILITY OF SUCH DAMAGE.
     37  */
     38 
     39 #include <sys/cdefs.h>
     40 __KERNEL_RCSID(0, "$NetBSD: hd64461pcmcia.c,v 1.24 2004/03/27 02:24:01 uwe Exp $");
     41 
     42 #include "debug_hpcsh.h"
     43 
     44 #include <sys/param.h>
     45 #include <sys/systm.h>
     46 #include <sys/device.h>
     47 #include <sys/malloc.h>
     48 #include <sys/kthread.h>
     49 #include <sys/boot_flag.h>
     50 
     51 #include <machine/bus.h>
     52 #include <machine/intr.h>
     53 
     54 #include <dev/pcmcia/pcmciareg.h>
     55 #include <dev/pcmcia/pcmciavar.h>
     56 #include <dev/pcmcia/pcmciachip.h>
     57 
     58 #include <sh3/bscreg.h>
     59 
     60 #include <hpcsh/dev/hd64461/hd64461reg.h>
     61 #include <hpcsh/dev/hd64461/hd64461var.h>
     62 #include <hpcsh/dev/hd64461/hd64461intcreg.h>
     63 #include <hpcsh/dev/hd64461/hd64461gpioreg.h>
     64 #include <hpcsh/dev/hd64461/hd64461pcmciavar.h>
     65 #include <hpcsh/dev/hd64461/hd64461pcmciareg.h>
     66 
     67 #include "locators.h"
     68 
     69 #ifdef	HD64461PCMCIA_DEBUG
     70 #define DPRINTF_ENABLE
     71 #define DPRINTF_DEBUG	hd64461pcmcia_debug
     72 #endif
     73 #include <machine/debug.h>
     74 
     75 enum controller_channel {
     76 	CHANNEL_0 = 0,
     77 	CHANNEL_1 = 1,
     78 	CHANNEL_MAX = 2
     79 };
     80 
     81 enum memory_window_mode {
     82 	MEMWIN_16M_MODE,
     83 	MEMWIN_32M_MODE
     84 };
     85 
     86 enum memory_window_16 {
     87 	MEMWIN_16M_COMMON_0,
     88 	MEMWIN_16M_COMMON_1,
     89 	MEMWIN_16M_COMMON_2,
     90 	MEMWIN_16M_COMMON_3,
     91 };
     92 #define MEMWIN_16M_MAX	4
     93 
     94 enum memory_window_32 {
     95 	MEMWIN_32M_ATTR,
     96 	MEMWIN_32M_COMMON_0,
     97 	MEMWIN_32M_COMMON_1,
     98 };
     99 #define MEMWIN_32M_MAX	3
    100 
    101 enum hd64461pcmcia_event_type {
    102 	EVENT_NONE,
    103 	EVENT_INSERT,
    104 	EVENT_REMOVE,
    105 };
    106 #define EVENT_QUEUE_MAX		5
    107 
    108 struct hd64461pcmcia_softc; /* forward declaration */
    109 
    110 struct hd64461pcmcia_window_cookie {
    111 	bus_space_tag_t wc_tag;
    112 	bus_space_handle_t wc_handle;
    113 	int wc_size;
    114 	int wc_window;
    115 };
    116 
    117 struct hd64461pcmcia_channel {
    118 	struct hd64461pcmcia_softc *ch_parent;
    119 	struct device *ch_pcmcia;
    120 	enum controller_channel ch_channel;
    121 
    122 	/* memory space */
    123 	enum memory_window_mode ch_memory_window_mode;
    124 	bus_space_tag_t ch_memt;
    125 	bus_space_handle_t ch_memh;
    126 	bus_addr_t ch_membase_addr;
    127 	bus_size_t ch_memsize;
    128 	bus_space_tag_t ch_cmemt[MEMWIN_16M_MAX];
    129 
    130 	/* I/O space */
    131 	bus_space_tag_t ch_iot;
    132 	bus_addr_t ch_iobase;
    133 	bus_size_t ch_iosize;
    134 
    135 	/* card interrupt */
    136 	int (*ch_ih_card_func)(void *);
    137 	void *ch_ih_card_arg;
    138 	int ch_attached;
    139 };
    140 
    141 struct hd64461pcmcia_event {
    142 	int __queued;
    143 	enum hd64461pcmcia_event_type pe_type;
    144 	struct hd64461pcmcia_channel *pe_ch;
    145 	SIMPLEQ_ENTRY(hd64461pcmcia_event) pe_link;
    146 };
    147 
    148 struct hd64461pcmcia_softc {
    149 	struct device sc_dev;
    150 	enum hd64461_module_id sc_module_id;
    151 	int sc_shutdown;
    152 
    153 	/* CSC event */
    154 	struct proc *sc_event_thread;
    155 	struct hd64461pcmcia_event sc_event_pool[EVENT_QUEUE_MAX];
    156 	SIMPLEQ_HEAD (, hd64461pcmcia_event) sc_event_head;
    157 
    158 	struct hd64461pcmcia_channel sc_ch[CHANNEL_MAX];
    159 };
    160 
    161 STATIC int hd64461pcmcia_chip_mem_alloc(pcmcia_chipset_handle_t, bus_size_t,
    162     struct pcmcia_mem_handle *);
    163 STATIC void hd64461pcmcia_chip_mem_free(pcmcia_chipset_handle_t,
    164     struct pcmcia_mem_handle *);
    165 STATIC int hd64461pcmcia_chip_mem_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    166     bus_size_t, struct pcmcia_mem_handle *, bus_size_t *, int *);
    167 STATIC void hd64461pcmcia_chip_mem_unmap(pcmcia_chipset_handle_t, int);
    168 STATIC int hd64461pcmcia_chip_io_alloc(pcmcia_chipset_handle_t, bus_addr_t,
    169     bus_size_t, bus_size_t, struct pcmcia_io_handle *);
    170 STATIC void hd64461pcmcia_chip_io_free(pcmcia_chipset_handle_t,
    171     struct pcmcia_io_handle *);
    172 STATIC int hd64461pcmcia_chip_io_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    173     bus_size_t, struct pcmcia_io_handle *, int *);
    174 STATIC void hd64461pcmcia_chip_io_unmap(pcmcia_chipset_handle_t, int);
    175 STATIC void hd64461pcmcia_chip_socket_enable(pcmcia_chipset_handle_t);
    176 STATIC void hd64461pcmcia_chip_socket_disable(pcmcia_chipset_handle_t);
    177 STATIC void *hd64461pcmcia_chip_intr_establish(pcmcia_chipset_handle_t,
    178     struct pcmcia_function *, int, int (*)(void *), void *);
    179 STATIC void hd64461pcmcia_chip_intr_disestablish(pcmcia_chipset_handle_t,
    180     void *);
    181 
    182 STATIC struct pcmcia_chip_functions hd64461pcmcia_functions = {
    183 	hd64461pcmcia_chip_mem_alloc,
    184 	hd64461pcmcia_chip_mem_free,
    185 	hd64461pcmcia_chip_mem_map,
    186 	hd64461pcmcia_chip_mem_unmap,
    187 	hd64461pcmcia_chip_io_alloc,
    188 	hd64461pcmcia_chip_io_free,
    189 	hd64461pcmcia_chip_io_map,
    190 	hd64461pcmcia_chip_io_unmap,
    191 	hd64461pcmcia_chip_intr_establish,
    192 	hd64461pcmcia_chip_intr_disestablish,
    193 	hd64461pcmcia_chip_socket_enable,
    194 	hd64461pcmcia_chip_socket_disable,
    195 };
    196 
    197 STATIC int hd64461pcmcia_match(struct device *, struct cfdata *, void *);
    198 STATIC void hd64461pcmcia_attach(struct device *, struct device *, void *);
    199 STATIC int hd64461pcmcia_print(void *, const char *);
    200 STATIC int hd64461pcmcia_submatch(struct device *, struct cfdata *, void *);
    201 
    202 CFATTACH_DECL(hd64461pcmcia, sizeof(struct hd64461pcmcia_softc),
    203     hd64461pcmcia_match, hd64461pcmcia_attach, NULL, NULL);
    204 
    205 STATIC void hd64461pcmcia_attach_channel(struct hd64461pcmcia_softc *,
    206     enum controller_channel);
    207 /* hot plug */
    208 STATIC void hd64461pcmcia_create_event_thread(void *);
    209 STATIC void hd64461pcmcia_event_thread(void *);
    210 STATIC void queue_event(struct hd64461pcmcia_channel *,
    211     enum hd64461pcmcia_event_type);
    212 /* interrupt handler */
    213 STATIC int hd64461pcmcia_channel0_intr(void *);
    214 STATIC int hd64461pcmcia_channel1_intr(void *);
    215 /* card status */
    216 STATIC enum hd64461pcmcia_event_type detect_card(enum controller_channel);
    217 STATIC void hd64461pcmcia_power_off(enum controller_channel)
    218 	__attribute__((__unused__));
    219 STATIC void hd64461pcmcia_power_on(enum controller_channel)
    220 	__attribute__((__unused__));
    221 /* memory window access ops */
    222 STATIC void hd64461pcmcia_memory_window_mode(enum controller_channel,
    223     enum memory_window_mode)__attribute__((__unused__));
    224 STATIC void hd64461pcmcia_memory_window_16(enum controller_channel,
    225     enum memory_window_16);
    226 /* bus width */
    227 STATIC void hd64461_set_bus_width(enum controller_channel, int);
    228 #ifdef HD64461PCMCIA_DEBUG
    229 STATIC void hd64461pcmcia_info(struct hd64461pcmcia_softc *);
    230 #endif
    231 /* fix SH3 Area[56] bug */
    232 STATIC void fixup_sh3_pcmcia_area(bus_space_tag_t);
    233 #define _BUS_SPACE_ACCESS_HOOK()					\
    234 do {									\
    235 	u_int8_t dummy __attribute__((__unused__)) =			\
    236 	 *(volatile u_int8_t *)0xba000000;				\
    237 } while (/*CONSTCOND*/0)
    238 _BUS_SPACE_WRITE(_sh3_pcmcia_bug, 1, 8)
    239 _BUS_SPACE_WRITE_MULTI(_sh3_pcmcia_bug, 1, 8)
    240 _BUS_SPACE_WRITE_REGION(_sh3_pcmcia_bug, 1, 8)
    241 _BUS_SPACE_SET_MULTI(_sh3_pcmcia_bug, 1, 8)
    242 #undef _BUS_SPACE_ACCESS_HOOK
    243 
    244 #define DELAY_MS(x)	delay((x) * 1000)
    245 
    246 int
    247 hd64461pcmcia_match(struct device *parent, struct cfdata *cf, void *aux)
    248 {
    249 	struct hd64461_attach_args *ha = aux;
    250 
    251 	return (ha->ha_module_id == HD64461_MODULE_PCMCIA);
    252 }
    253 
    254 void
    255 hd64461pcmcia_attach(struct device *parent, struct device *self, void *aux)
    256 {
    257 	struct hd64461_attach_args *ha = aux;
    258 	struct hd64461pcmcia_softc *sc = (struct hd64461pcmcia_softc *)self;
    259 
    260 	sc->sc_module_id = ha->ha_module_id;
    261 
    262 	printf("\n");
    263 
    264 #ifdef HD64461PCMCIA_DEBUG
    265 	hd64461pcmcia_info(sc);
    266 #endif
    267 	/* Channel 0/1 common CSC event queue */
    268 	SIMPLEQ_INIT (&sc->sc_event_head);
    269 	kthread_create(hd64461pcmcia_create_event_thread, sc);
    270 
    271 #if !defined(HD64461PCMCIA_REORDER_ATTACH)
    272 	hd64461pcmcia_attach_channel(sc, CHANNEL_0);
    273 	hd64461pcmcia_attach_channel(sc, CHANNEL_1);
    274 #else
    275 	hd64461pcmcia_attach_channel(sc, CHANNEL_1);
    276 	hd64461pcmcia_attach_channel(sc, CHANNEL_0);
    277 #endif
    278 }
    279 
    280 void
    281 hd64461pcmcia_create_event_thread(void *arg)
    282 {
    283 	struct hd64461pcmcia_softc *sc = arg;
    284 	int error;
    285 
    286 	error = kthread_create1(hd64461pcmcia_event_thread, sc,
    287 	    &sc->sc_event_thread, "%s",
    288 	    sc->sc_dev.dv_xname);
    289 	KASSERT(error == 0);
    290 }
    291 
    292 void
    293 hd64461pcmcia_event_thread(void *arg)
    294 {
    295 	struct hd64461pcmcia_softc *sc = arg;
    296 	struct hd64461pcmcia_event *pe;
    297 	int s;
    298 
    299 	while (!sc->sc_shutdown) {
    300 		tsleep(sc, PWAIT, "CSC wait", 0);
    301 		s = splhigh();
    302 		while ((pe = SIMPLEQ_FIRST(&sc->sc_event_head))) {
    303 			splx(s);
    304 			switch (pe->pe_type) {
    305 			default:
    306 				printf("%s: unknown event.\n", __FUNCTION__);
    307 				break;
    308 			case EVENT_INSERT:
    309 				DPRINTF("insert event.\n");
    310 				pcmcia_card_attach(pe->pe_ch->ch_pcmcia);
    311 				break;
    312 			case EVENT_REMOVE:
    313 				DPRINTF("remove event.\n");
    314 				pcmcia_card_detach(pe->pe_ch->ch_pcmcia,
    315 				    DETACH_FORCE);
    316 				break;
    317 			}
    318 			s = splhigh();
    319 			SIMPLEQ_REMOVE_HEAD(&sc->sc_event_head, pe_link);
    320 			pe->__queued = 0;
    321 		}
    322 		splx(s);
    323 	}
    324 	/* NOTREACHED */
    325 }
    326 
    327 int
    328 hd64461pcmcia_print(void *arg, const char *pnp)
    329 {
    330 
    331 	if (pnp)
    332 		aprint_normal("pcmcia at %s", pnp);
    333 
    334 	return (UNCONF);
    335 }
    336 
    337 int
    338 hd64461pcmcia_submatch(struct device *parent, struct cfdata *cf, void *aux)
    339 {
    340 	struct pcmciabus_attach_args *paa = aux;
    341 	struct hd64461pcmcia_channel *ch =
    342 	    (struct hd64461pcmcia_channel *)paa->pch;
    343 
    344 	if (ch->ch_channel == CHANNEL_0) {
    345 		if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
    346 		    PCMCIABUSCF_CONTROLLER_DEFAULT &&
    347 		    cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 0)
    348 			return 0;
    349 	} else {
    350 		if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
    351 		    PCMCIABUSCF_CONTROLLER_DEFAULT &&
    352 		    cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 1)
    353 			return 0;
    354 	}
    355 	paa->pct = (pcmcia_chipset_tag_t)&hd64461pcmcia_functions;
    356 
    357 	return (config_match(parent, cf, aux));
    358 }
    359 
    360 void
    361 hd64461pcmcia_attach_channel(struct hd64461pcmcia_softc *sc,
    362     enum controller_channel channel)
    363 {
    364 	struct device *parent = (struct device *)sc;
    365 	struct hd64461pcmcia_channel *ch = &sc->sc_ch[channel];
    366 	struct pcmciabus_attach_args paa;
    367 	bus_addr_t membase;
    368 	int i;
    369 
    370 	ch->ch_parent = sc;
    371 	ch->ch_channel = channel;
    372 
    373 	/*
    374 	 * Continuous 16-MB Area Mode
    375 	 */
    376 	/* Attibute/Common memory extent */
    377 	membase = (channel == CHANNEL_0)
    378 	    ? HD64461_PCC0_MEMBASE : HD64461_PCC1_MEMBASE;
    379 
    380 	ch->ch_memt = bus_space_create(0, "PCMCIA attribute memory",
    381 	    membase, 0x01000000); /* 16MB */
    382 	bus_space_alloc(ch->ch_memt, 0, 0x00ffffff, 0x01000000,
    383 	    0x01000000, 0x01000000, 0, &ch->ch_membase_addr,
    384 	    &ch->ch_memh);
    385 	fixup_sh3_pcmcia_area(ch->ch_memt);
    386 
    387 	/* Common memory space extent */
    388 	ch->ch_memsize = 0x01000000;
    389 	for (i = 0; i < MEMWIN_16M_MAX; i++) {
    390 		ch->ch_cmemt[i] = bus_space_create(0, "PCMCIA common memory",
    391 		    membase + 0x01000000,
    392 		    ch->ch_memsize);
    393 		fixup_sh3_pcmcia_area(ch->ch_cmemt[i]);
    394 	}
    395 
    396 	/* I/O port extent and interrupt staff */
    397 	hd64461pcmcia_chip_socket_disable(ch); /* enable CSC interrupt only */
    398 
    399 	if (channel == CHANNEL_0) {
    400 		ch->ch_iobase = 0;
    401 		ch->ch_iosize = HD64461_PCC0_IOSIZE;
    402 		ch->ch_iot = bus_space_create(0, "PCMCIA I/O port",
    403 		    HD64461_PCC0_IOBASE,
    404 		    ch->ch_iosize);
    405 		fixup_sh3_pcmcia_area(ch->ch_iot);
    406 
    407 		hd6446x_intr_establish(HD64461_INTC_PCC0, IST_LEVEL, IPL_TTY,
    408 		    hd64461pcmcia_channel0_intr, ch);
    409 	} else {
    410 		hd64461_set_bus_width(CHANNEL_1, PCMCIA_WIDTH_IO16);
    411 		hd6446x_intr_establish(HD64461_INTC_PCC1, IST_EDGE, IPL_TTY,
    412 		    hd64461pcmcia_channel1_intr, ch);
    413 	}
    414 
    415 	paa.paa_busname = "pcmcia";
    416 	paa.pch = (pcmcia_chipset_handle_t)ch;
    417 	paa.iobase = ch->ch_iobase;
    418 	paa.iosize = ch->ch_iosize;
    419 
    420 	ch->ch_pcmcia = config_found_sm(parent, &paa, hd64461pcmcia_print,
    421 	    hd64461pcmcia_submatch);
    422 
    423 	if (ch->ch_pcmcia && (detect_card(ch->ch_channel) == EVENT_INSERT)) {
    424 		ch->ch_attached = 1;
    425 		pcmcia_card_attach(ch->ch_pcmcia);
    426 	}
    427 }
    428 
    429 int
    430 hd64461pcmcia_channel0_intr(void *arg)
    431 {
    432 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)arg;
    433 	u_int8_t r;
    434 	int ret = 0;
    435 
    436 	r = hd64461_reg_read_1(HD64461_PCC0CSCR_REG8);
    437 	/* clear interrtupt (edge source only) */
    438 	hd64461_reg_write_1(HD64461_PCC0CSCR_REG8, 0);
    439 
    440 	if (r & HD64461_PCC0CSCR_P0IREQ) {
    441 		if (ch->ch_ih_card_func) {
    442 			ret = (*ch->ch_ih_card_func)(ch->ch_ih_card_arg);
    443 		} else
    444 			DPRINTF("spurious IREQ interrupt.\n");
    445 	}
    446 
    447 	if (r & HD64461_PCC0CSCR_P0CDC)
    448 		queue_event(ch, detect_card(ch->ch_channel));
    449 
    450 	return ret;
    451 }
    452 
    453 int
    454 hd64461pcmcia_channel1_intr(void *arg)
    455 {
    456 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)arg;
    457 	u_int8_t r;
    458 	int ret = 0;
    459 
    460 	r = hd64461_reg_read_1(HD64461_PCC1CSCR_REG8);
    461 	/* clear interrtupt */
    462 	hd64461_reg_write_1(HD64461_PCC1CSCR_REG8, 0);
    463 
    464 	if (r & HD64461_PCC1CSCR_P1RC) {
    465 		if (ch->ch_ih_card_func)
    466 			ret = (*ch->ch_ih_card_func)(ch->ch_ih_card_arg);
    467 		else
    468 			DPRINTF("spurious READY interrupt.\n");
    469 	}
    470 
    471 	if (r & HD64461_PCC1CSCR_P1CDC)
    472 		queue_event(ch, detect_card(ch->ch_channel));
    473 
    474 	return ret;
    475 }
    476 
    477 void
    478 queue_event(struct hd64461pcmcia_channel *ch,
    479     enum hd64461pcmcia_event_type type)
    480 {
    481 	struct hd64461pcmcia_event *pe, *pool;
    482 	struct hd64461pcmcia_softc *sc = ch->ch_parent;
    483 	int i;
    484 	int s = splhigh();
    485 
    486 	if (type == EVENT_NONE)
    487 		goto out;
    488 
    489 	pe = 0;
    490 	pool = sc->sc_event_pool;
    491 	for (i = 0; i < EVENT_QUEUE_MAX; i++) {
    492 		if (!pool[i].__queued) {
    493 			pe = &pool[i];
    494 			break;
    495 		}
    496 	}
    497 
    498 	if (pe == 0) {
    499 		printf("%s: event FIFO overflow (max %d).\n", __FUNCTION__,
    500 		    EVENT_QUEUE_MAX);
    501 		goto out;
    502 	}
    503 
    504 	if ((ch->ch_attached && (type == EVENT_INSERT)) ||
    505 	    (!ch->ch_attached && (type == EVENT_REMOVE))) {
    506 		DPRINTF("spurious CSC interrupt.\n");
    507 		goto out;
    508 	}
    509 
    510 	ch->ch_attached = (type == EVENT_INSERT);
    511 	pe->__queued = 1;
    512 	pe->pe_type = type;
    513 	pe->pe_ch = ch;
    514 	SIMPLEQ_INSERT_TAIL(&sc->sc_event_head, pe, pe_link);
    515 	wakeup(sc);
    516  out:
    517 	splx(s);
    518 }
    519 
    520 /*
    521  * interface for pcmcia driver.
    522  */
    523 void *
    524 hd64461pcmcia_chip_intr_establish(pcmcia_chipset_handle_t pch,
    525     struct pcmcia_function *pf,
    526     int ipl, int (*ih_func)(void *), void *ih_arg)
    527 {
    528 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    529 	int channel = ch->ch_channel;
    530 	bus_addr_t cscier = HD64461_PCCCSCIER(channel);
    531 	int s = splhigh();
    532 	u_int8_t r;
    533 
    534 	ch->ch_ih_card_func = ih_func;
    535 	ch->ch_ih_card_arg = ih_arg;
    536 
    537 	/* enable card interrupt */
    538 	r = hd64461_reg_read_1(cscier);
    539 	if (channel == CHANNEL_0) {
    540 		/* set level mode */
    541 		r &= ~HD64461_PCC0CSCIER_P0IREQE_MASK;
    542 		r |= HD64461_PCC0CSCIER_P0IREQE_LEVEL;
    543 		hd6446x_intr_priority(HD64461_INTC_PCC0, ipl);
    544 	} else {
    545 		/* READY-pin LOW to HIGH changes generates interrupt */
    546 		r |= HD64461_PCC1CSCIER_P1RE;
    547 		hd6446x_intr_priority(HD64461_INTC_PCC1, ipl);
    548 	}
    549 	hd64461_reg_write_1(cscier, r);
    550 
    551 	splx(s);
    552 
    553 	return (void *)ih_func;
    554 }
    555 
    556 void
    557 hd64461pcmcia_chip_intr_disestablish(pcmcia_chipset_handle_t pch, void *ih)
    558 {
    559 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    560 	int channel = ch->ch_channel;
    561 	bus_addr_t cscier = HD64461_PCCCSCIER(channel);
    562 	int s = splhigh();
    563 	u_int8_t r;
    564 
    565 	/* disable card interrupt */
    566 	r = hd64461_reg_read_1(cscier);
    567 	if (channel == CHANNEL_0) {
    568 		r &= ~HD64461_PCC0CSCIER_P0IREQE_MASK;
    569 		r |= HD64461_PCC0CSCIER_P0IREQE_NONE;
    570 		hd6446x_intr_priority(HD64461_INTC_PCC0, IPL_TTY);
    571 	} else {
    572 		r &= ~HD64461_PCC1CSCIER_P1RE;
    573 		hd6446x_intr_priority(HD64461_INTC_PCC1, IPL_TTY);
    574 	}
    575 	hd64461_reg_write_1(cscier, r);
    576 
    577 	ch->ch_ih_card_func = 0;
    578 
    579 	splx(s);
    580 }
    581 
    582 int
    583 hd64461pcmcia_chip_mem_alloc(pcmcia_chipset_handle_t pch, bus_size_t size,
    584     struct pcmcia_mem_handle *pcmhp)
    585 {
    586 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    587 
    588 	pcmhp->memt = ch->ch_memt;
    589 	pcmhp->addr = ch->ch_membase_addr;
    590 	pcmhp->memh = ch->ch_memh;
    591 	pcmhp->size = size;
    592 	pcmhp->realsize = size;
    593 
    594 	DPRINTF("base 0x%08lx size %#lx\n", pcmhp->addr, size);
    595 
    596 	return (0);
    597 }
    598 
    599 void
    600 hd64461pcmcia_chip_mem_free(pcmcia_chipset_handle_t pch,
    601     struct pcmcia_mem_handle *pcmhp)
    602 {
    603 	/* nothing to do */
    604 }
    605 
    606 int
    607 hd64461pcmcia_chip_mem_map(pcmcia_chipset_handle_t pch, int kind,
    608     bus_addr_t card_addr,
    609     bus_size_t size, struct pcmcia_mem_handle *pcmhp,
    610     bus_size_t *offsetp, int *windowp)
    611 {
    612 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    613 	struct hd64461pcmcia_window_cookie *cookie;
    614 	bus_addr_t ofs;
    615 
    616 	cookie = malloc(sizeof(struct hd64461pcmcia_window_cookie),
    617 	    M_DEVBUF, M_NOWAIT);
    618 	KASSERT(cookie);
    619 	memset(cookie, 0, sizeof(struct hd64461pcmcia_window_cookie));
    620 
    621 	/* Address */
    622 	if ((kind & ~PCMCIA_WIDTH_MEM_MASK) == PCMCIA_MEM_ATTR) {
    623 		cookie->wc_tag = ch->ch_memt;
    624 		if (bus_space_subregion(ch->ch_memt, ch->ch_memh, card_addr,
    625 		    size, &cookie->wc_handle) != 0)
    626 			goto bad;
    627 
    628 		*offsetp = card_addr;
    629 		cookie->wc_window = -1;
    630 	} else {
    631 		int window = card_addr / ch->ch_memsize;
    632 		KASSERT(window < MEMWIN_16M_MAX);
    633 
    634 		cookie->wc_tag = ch->ch_cmemt[window];
    635 		ofs = card_addr - window * ch->ch_memsize;
    636 		if (bus_space_map(cookie->wc_tag, ofs, size, 0,
    637 		    &cookie->wc_handle) != 0)
    638 			goto bad;
    639 
    640 		/* XXX bogus. check window per common memory access. */
    641 		hd64461pcmcia_memory_window_16(ch->ch_channel, window);
    642 		*offsetp = ofs + 0x01000000; /* skip attribute area */
    643 		cookie->wc_window = window;
    644 	}
    645 	cookie->wc_size = size;
    646 	*windowp = (int)cookie;
    647 
    648 	DPRINTF("(%s) %#lx+%#lx-> %#lx+%#lx\n", kind == PCMCIA_MEM_ATTR ?
    649 	    "attribute" : "common", ch->ch_memh, card_addr, *offsetp,
    650 	    size);
    651 
    652 	return (0);
    653  bad:
    654 	DPRINTF("%#lx-%#lx map failed.\n", card_addr, size);
    655 	free(cookie, M_DEVBUF);
    656 
    657 	return (1);
    658 }
    659 
    660 void
    661 hd64461pcmcia_chip_mem_unmap(pcmcia_chipset_handle_t pch, int window)
    662 {
    663 	struct hd64461pcmcia_window_cookie *cookie = (void *)window;
    664 
    665 	if (cookie->wc_window != -1)
    666 		bus_space_unmap(cookie->wc_tag, cookie->wc_handle,
    667 		    cookie->wc_size);
    668 	DPRINTF("%#lx-%#x\n", cookie->wc_handle, cookie->wc_size);
    669 	free(cookie, M_DEVBUF);
    670 }
    671 
    672 int
    673 hd64461pcmcia_chip_io_alloc(pcmcia_chipset_handle_t pch, bus_addr_t start,
    674     bus_size_t size, bus_size_t align, struct pcmcia_io_handle *pcihp)
    675 {
    676 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    677 
    678 	if (ch->ch_channel == CHANNEL_1)
    679 		return (1);
    680 
    681 	if (start) {
    682 		if (bus_space_map(ch->ch_iot, start, size, 0, &pcihp->ioh)) {
    683 			DPRINTF("couldn't map %#lx+%#lx\n", start, size);
    684 			return (1);
    685 		}
    686 		DPRINTF("map %#lx+%#lx\n", start, size);
    687 	} else {
    688 		if (bus_space_alloc(ch->ch_iot, ch->ch_iobase,
    689 		    ch->ch_iobase + ch->ch_iosize - 1,
    690 		    size, align, 0, 0, &pcihp->addr,
    691 		    &pcihp->ioh)) {
    692 			DPRINTF("couldn't allocate %#lx\n", size);
    693 			return (1);
    694 		}
    695 		pcihp->flags = PCMCIA_IO_ALLOCATED;
    696 		DPRINTF("%#lx from %#lx\n", size, pcihp->addr);
    697 	}
    698 
    699 	pcihp->iot = ch->ch_iot;
    700 	pcihp->size = size;
    701 
    702 	return (0);
    703 }
    704 
    705 int
    706 hd64461pcmcia_chip_io_map(pcmcia_chipset_handle_t pch, int width,
    707     bus_addr_t offset,
    708     bus_size_t size, struct pcmcia_io_handle *pcihp, int *windowp)
    709 {
    710 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    711 #ifdef HD64461PCMCIA_DEBUG
    712 	static char *width_names[] = { "auto", "io8", "io16" };
    713 #endif
    714 	if (ch->ch_channel == CHANNEL_1)
    715 		return (1);
    716 
    717 	hd64461_set_bus_width(CHANNEL_0, width);
    718 
    719 	/* fake.  drivers init that to -1 and check if it was changed. */
    720 	*windowp = 0;
    721 
    722 	DPRINTF("%#lx:%#lx+%#lx %s\n", pcihp->ioh, offset, size,
    723 	    width_names[width]);
    724 
    725 	return (0);
    726 }
    727 
    728 void
    729 hd64461pcmcia_chip_io_free(pcmcia_chipset_handle_t pch,
    730     struct pcmcia_io_handle *pcihp)
    731 {
    732 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    733 
    734 	if (ch->ch_channel == CHANNEL_1)
    735 		return;
    736 
    737 	if (pcihp->flags & PCMCIA_IO_ALLOCATED)
    738 		bus_space_free(pcihp->iot, pcihp->ioh, pcihp->size);
    739 	else
    740 		bus_space_unmap(pcihp->iot, pcihp->ioh, pcihp->size);
    741 
    742 	DPRINTF("%#lx+%#lx\n", pcihp->ioh, pcihp->size);
    743 }
    744 
    745 void
    746 hd64461pcmcia_chip_io_unmap(pcmcia_chipset_handle_t pch, int window)
    747 {
    748 	/* nothing to do */
    749 }
    750 
    751 void
    752 hd64461pcmcia_chip_socket_enable(pcmcia_chipset_handle_t pch)
    753 {
    754 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    755 	int channel = ch->ch_channel;
    756 	bus_addr_t isr, gcr;
    757 	u_int8_t r;
    758 	int cardtype;
    759 
    760 	DPRINTF("enable channel %d\n", channel);
    761 	isr = HD64461_PCCISR(channel);
    762 	gcr = HD64461_PCCGCR(channel);
    763 
    764 	hd64461pcmcia_power_off(channel);
    765 	hd64461pcmcia_power_on(channel);
    766 #if notyet
    767 	{
    768 		int i;
    769 		/* assert reset */
    770 		r = hd64461_reg_read_1(gcr);
    771 		r |= HD64461_PCCGCR_PCCR;
    772 		hd64461_reg_write_1(gcr, r);
    773 
    774 		/*
    775 		 * hold RESET at least 10us.
    776 		 */
    777 		DELAY_MS(20);
    778 
    779 		/* clear the reset flag */
    780 		r &= ~HD64461_PCCGCR_PCCR;
    781 		hd64461_reg_write_1(gcr, r);
    782 		DELAY_MS(2000);
    783 
    784 		/* wait for the chip to finish initializing */
    785 		for (i = 0; i < 10000; i++) {
    786 			if ((hd64461_reg_read_1(isr) & HD64461_PCCISR_READY))
    787 				goto reset_ok;
    788 			DELAY_MS(500);
    789 
    790 			if ((i > 5000) && (i % 100 == 99))
    791 				printf(".");
    792 		}
    793 		printf("reset failed.\n");
    794 		hd64461pcmcia_power_off(channel);
    795 		return;
    796 	reset_ok:
    797 	}
    798 #endif /* notyet */
    799 	/* set Continuous 16-MB Area Mode */
    800 	ch->ch_memory_window_mode = MEMWIN_16M_MODE;
    801 	hd64461pcmcia_memory_window_mode(channel, ch->ch_memory_window_mode);
    802 
    803 	/*
    804 	 * set Common memory area.
    805 	 */
    806 	hd64461pcmcia_memory_window_16(channel, MEMWIN_16M_COMMON_0);
    807 
    808 	/* set the card type */
    809 	r = hd64461_reg_read_1(gcr);
    810 	if (channel == CHANNEL_0) {
    811 		cardtype = pcmcia_card_gettype(ch->ch_pcmcia);
    812 		if (cardtype == PCMCIA_IFTYPE_IO)
    813 			r |= HD64461_PCC0GCR_P0PCCT;
    814 		else
    815 			r &= ~HD64461_PCC0GCR_P0PCCT;
    816 	} else {
    817 		/* reserved bit must be 0 */
    818  		r &= ~HD64461_PCC1GCR_RESERVED;
    819 	}
    820 	hd64461_reg_write_1(gcr, r);
    821 
    822 	DPRINTF("OK.\n");
    823 }
    824 
    825 void
    826 hd64461pcmcia_chip_socket_disable(pcmcia_chipset_handle_t pch)
    827 {
    828 	struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
    829 	int channel = ch->ch_channel;
    830 
    831 	/* dont' disable CSC interrupt */
    832 	hd64461_reg_write_1(HD64461_PCCCSCIER(channel), HD64461_PCCCSCIER_CDE);
    833 	hd64461_reg_write_1(HD64461_PCCCSCR(channel), 0);
    834 
    835 	/* power down the socket */
    836 	hd64461pcmcia_power_off(channel);
    837 }
    838 
    839 /*
    840  * Card detect
    841  */
    842 void
    843 hd64461pcmcia_power_off(enum controller_channel channel)
    844 {
    845 #if notyet
    846 	u_int8_t r;
    847 	u_int16_t r16;
    848 	bus_addr_t scr, gcr;
    849 
    850 	gcr = HD64461_PCCGCR(channel);
    851 	scr = HD64461_PCCSCR(channel);
    852 
    853 	/* DRV (external buffer) high level */
    854 	r = hd64461_reg_read_1(gcr);
    855 	r &= ~HD64461_PCCGCR_DRVE;
    856 	hd64461_reg_write_1(gcr, r);
    857 
    858 	/* stop power */
    859 	r = hd64461_reg_read_1(scr);
    860 	r |= HD64461_PCCSCR_VCC1; /* VCC1 high */
    861 	hd64461_reg_write_1(scr, r);
    862 	r = hd64461_reg_read_1(gcr);
    863 	r |= HD64461_PCCGCR_VCC0; /* VCC0 high */
    864 	hd64461_reg_write_1(gcr, r);
    865 	/*
    866 	 * wait 300ms until power fails (Tpf).  Then, wait 100ms since
    867 	 * we are changing Vcc (Toff).
    868 	 */
    869 	DELAY_MS(300 + 100);
    870 
    871 	/* stop clock */
    872 	r16 = hd64461_reg_read_2(HD64461_SYSSTBCR_REG16);
    873 	r16 |= (channel == CHANNEL_0 ? HD64461_SYSSTBCR_SPC0ST :
    874 	    HD64461_SYSSTBCR_SPC1ST);
    875 	hd64461_reg_write_2(HD64461_SYSSTBCR_REG16, r16);
    876 
    877 	if (channel == CHANNEL_0) {
    878 		/* GPIO Port A XXX Jornada690 specific? */
    879 		r16 = hd64461_reg_read_2(HD64461_GPADR_REG16);
    880 		r16 |= 0xf;
    881 		hd64461_reg_write_2(HD64461_GPADR_REG16, r16);
    882 	}
    883 
    884 #endif /* notyet */
    885 }
    886 
    887 void
    888 hd64461pcmcia_power_on(enum controller_channel channel)
    889 {
    890 	u_int8_t r;
    891 	u_int16_t r16;
    892 	bus_addr_t scr, gcr, isr;
    893 
    894 	isr = HD64461_PCCISR(channel);
    895 	gcr = HD64461_PCCGCR(channel);
    896 	scr = HD64461_PCCSCR(channel);
    897 
    898 	/*
    899 	 * XXX to access attribute memory, this is required.
    900 	 */
    901 	if (channel == CHANNEL_0) {
    902 		/* GPIO Port A XXX Jonanada690 specific? */
    903 		r16 = hd64461_reg_read_2(HD64461_GPADR_REG16);
    904 		r16 &= ~0xf;
    905 		r16 |= 0x5;
    906 		hd64461_reg_write_2(HD64461_GPADR_REG16, r16);
    907 	}
    908 
    909 	if (channel == CHANNEL_1) {
    910 		/* GPIO Port C, Port D XXX HP620LX specific? */
    911 		hd64461_reg_write_2(HD64461_GPCCR_REG16, 0xa800);
    912 		hd64461_reg_write_2(HD64461_GPDCR_REG16, 0xaa0a);
    913 	}
    914 
    915 	/* supply clock */
    916 	r16 = hd64461_reg_read_2(HD64461_SYSSTBCR_REG16);
    917 	r16 &= ~(channel == CHANNEL_0 ? HD64461_SYSSTBCR_SPC0ST :
    918 	    HD64461_SYSSTBCR_SPC1ST);
    919 	hd64461_reg_write_2(HD64461_SYSSTBCR_REG16, r16);
    920 	DELAY_MS(200);
    921 
    922 	/* detect voltage and supply VCC */
    923 	r = hd64461_reg_read_1(isr);
    924 
    925 	switch (r & (HD64461_PCCISR_VS1 | HD64461_PCCISR_VS2)) {
    926 	case (HD64461_PCCISR_VS1 | HD64461_PCCISR_VS2): /* 5 V */
    927 		DPRINTF("5V card\n");
    928 		hd64461pcmcia_power(channel, V_5, 1);
    929 		break;
    930 	case HD64461_PCCISR_VS2:	/* 3.3 / 5 V */
    931 		/* FALLTHROUGH */
    932 	case 0:				/* x.x / 3.3 / 5 V */
    933 		DPRINTF("3.3V card\n");
    934 		hd64461pcmcia_power(channel, V_3_3, 1);
    935 		break;
    936 	case HD64461_PCCISR_VS1:	/* x.x V */
    937 		/* FALLTHROUGH */
    938 		DPRINTF("x.x V card\n");
    939 		hd64461pcmcia_power(channel, V_X_X, 1);
    940 		return;
    941 	default:
    942 		printf("\nunknown Voltage. don't attach.\n");
    943 		return;
    944 	}
    945 
    946 	/*
    947 	 * wait 100ms until power raise (Tpr) and 20ms to become
    948 	 * stable (Tsu(Vcc)).
    949 	 *
    950 	 * some machines require some more time to be settled
    951 	 * (300ms is added here).
    952 	 */
    953 	DELAY_MS(100 + 20 + 300);
    954 
    955 	/* DRV (external buffer) low level */
    956 	r = hd64461_reg_read_1(gcr);
    957 	r |= HD64461_PCCGCR_DRVE;
    958 	hd64461_reg_write_1(gcr, r);
    959 
    960 	/* clear interrupt */
    961 	hd64461_reg_write_1(channel == CHANNEL_0 ? HD64461_PCC0CSCR_REG8 :
    962 	    HD64461_PCC1CSCR_REG8, 0);
    963 }
    964 
    965 enum hd64461pcmcia_event_type
    966 detect_card(enum controller_channel channel)
    967 {
    968 	u_int8_t r;
    969 
    970 	r = hd64461_reg_read_1(HD64461_PCCISR(channel)) &
    971 	    (HD64461_PCCISR_CD2 | HD64461_PCCISR_CD1);
    972 
    973 	if (r == (HD64461_PCCISR_CD2 | HD64461_PCCISR_CD1)) {
    974 		DPRINTF("remove\n");
    975 		return EVENT_REMOVE;
    976 	}
    977 	if (r == 0) {
    978 		DPRINTF("insert\n");
    979 		return EVENT_INSERT;
    980 	}
    981 	DPRINTF("transition\n");
    982 
    983 	return EVENT_NONE;
    984 }
    985 
    986 /*
    987  * Memory window access ops.
    988  */
    989 void
    990 hd64461pcmcia_memory_window_mode(enum controller_channel channel,
    991     enum memory_window_mode mode)
    992 {
    993 	bus_addr_t a = HD64461_PCCGCR(channel);
    994 	u_int8_t r = hd64461_reg_read_1(a);
    995 
    996 	r &= ~HD64461_PCCGCR_MMOD;
    997 	r |= (mode == MEMWIN_16M_MODE) ? HD64461_PCCGCR_MMOD_16M :
    998 	    HD64461_PCCGCR_MMOD_32M;
    999 	hd64461_reg_write_1(a, r);
   1000 }
   1001 
   1002 void
   1003 hd64461pcmcia_memory_window_16(enum controller_channel channel,
   1004     enum memory_window_16 window)
   1005 {
   1006 	bus_addr_t a = HD64461_PCCGCR(channel);
   1007 	u_int8_t r;
   1008 
   1009 	r = hd64461_reg_read_1(a);
   1010 	r &= ~(HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PA24);
   1011 
   1012 	switch (window) {
   1013 	case MEMWIN_16M_COMMON_0:
   1014 		break;
   1015 	case MEMWIN_16M_COMMON_1:
   1016 		r |= HD64461_PCCGCR_PA24;
   1017 		break;
   1018 	case MEMWIN_16M_COMMON_2:
   1019 		r |= HD64461_PCCGCR_PA25;
   1020 		break;
   1021 	case MEMWIN_16M_COMMON_3:
   1022 		r |= (HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PA24);
   1023 		break;
   1024 	}
   1025 
   1026 	hd64461_reg_write_1(a, r);
   1027 }
   1028 
   1029 #if unused
   1030 void
   1031 memory_window_32(enum controller_channel channel, enum memory_window_32 window)
   1032 {
   1033 	bus_addr_t a = HD64461_PCCGCR(channel);
   1034 	u_int8_t r;
   1035 
   1036 	r = hd64461_reg_read_1(a);
   1037 	r &= ~(HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PREG);
   1038 
   1039 	switch (window) {
   1040 	case MEMWIN_32M_ATTR:
   1041 		break;
   1042 	case MEMWIN_32M_COMMON_0:
   1043 		r |= HD64461_PCCGCR_PREG;
   1044 		break;
   1045 	case MEMWIN_32M_COMMON_1:
   1046 		r |= (HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PREG);
   1047 		break;
   1048 	}
   1049 
   1050 	hd64461_reg_write_1(a, r);
   1051 }
   1052 #endif
   1053 
   1054 void
   1055 hd64461_set_bus_width(enum controller_channel channel, int width)
   1056 {
   1057 	u_int16_t r16;
   1058 
   1059 	r16 = _reg_read_2(SH3_BCR2);
   1060 	if (channel == CHANNEL_0) {
   1061 		r16 &= ~((1 << 13)|(1 << 12));
   1062 		r16 |= 1 << (width == PCMCIA_WIDTH_IO8 ? 12 : 13);
   1063 	} else {
   1064 		r16 &= ~((1 << 11)|(1 << 10));
   1065 		r16 |= 1 << (width == PCMCIA_WIDTH_IO8 ? 10 : 11);
   1066 	}
   1067 	_reg_write_2(SH3_BCR2, r16);
   1068 }
   1069 
   1070 void
   1071 fixup_sh3_pcmcia_area(bus_space_tag_t t)
   1072 {
   1073 	struct hpcsh_bus_space *hbs = (void *)t;
   1074 
   1075 	hbs->hbs_w_1	= _sh3_pcmcia_bug_write_1;
   1076 	hbs->hbs_wm_1	= _sh3_pcmcia_bug_write_multi_1;
   1077 	hbs->hbs_wr_1	= _sh3_pcmcia_bug_write_region_1;
   1078 	hbs->hbs_sm_1	= _sh3_pcmcia_bug_set_multi_1;
   1079 }
   1080 
   1081 #ifdef HD64461PCMCIA_DEBUG
   1082 void
   1083 hd64461pcmcia_info(struct hd64461pcmcia_softc *sc)
   1084 {
   1085 	u_int8_t r8;
   1086 
   1087 	dbg_banner_function();
   1088 	/*
   1089 	 * PCC0
   1090 	 */
   1091 	printf("[PCC0 memory and I/O card (SH3 Area 6)]\n");
   1092 	printf("PCC0 Interface Status Register\n");
   1093 	r8 = hd64461_reg_read_1(HD64461_PCC0ISR_REG8);
   1094 
   1095 #define _(m)	dbg_bitmask_print(r8, HD64461_PCC0ISR_##m, #m)
   1096 	_(P0READY);_(P0MWP);_(P0VS2);_(P0VS1);_(P0CD2);_(P0CD1);
   1097 	_(P0BVD2);_(P0BVD1);
   1098 #undef _
   1099 	printf("\n");
   1100 
   1101 	printf("PCC0 General Control Register\n");
   1102 	r8 = hd64461_reg_read_1(HD64461_PCC0GCR_REG8);
   1103 #define _(m)	dbg_bitmask_print(r8, HD64461_PCC0GCR_##m, #m)
   1104 	_(P0DRVE);_(P0PCCR);_(P0PCCT);_(P0VCC0);_(P0MMOD);
   1105 	_(P0PA25);_(P0PA24);_(P0REG);
   1106 #undef _
   1107 	printf("\n");
   1108 
   1109 	printf("PCC0 Card Status Change Register\n");
   1110 	r8 = hd64461_reg_read_1(HD64461_PCC0CSCR_REG8);
   1111 #define _(m)	dbg_bitmask_print(r8, HD64461_PCC0CSCR_##m, #m)
   1112 	_(P0SCDI);_(P0IREQ);_(P0SC);_(P0CDC);_(P0RC);_(P0BW);_(P0BD);
   1113 #undef _
   1114 	printf("\n");
   1115 
   1116 	printf("PCC0 Card Status Change Interrupt Enable Register\n");
   1117 	r8 = hd64461_reg_read_1(HD64461_PCC0CSCIER_REG8);
   1118 #define _(m)	dbg_bitmask_print(r8, HD64461_PCC0CSCIER_##m, #m)
   1119 	_(P0CRE);_(P0SCE);_(P0CDE);_(P0RE);_(P0BWE);_(P0BDE);
   1120 #undef _
   1121 	printf("\ninterrupt type: ");
   1122 	switch (r8 & HD64461_PCC0CSCIER_P0IREQE_MASK) {
   1123 	case HD64461_PCC0CSCIER_P0IREQE_NONE:
   1124 		printf("none\n");
   1125 		break;
   1126 	case HD64461_PCC0CSCIER_P0IREQE_LEVEL:
   1127 		printf("level\n");
   1128 		break;
   1129 	case HD64461_PCC0CSCIER_P0IREQE_FEDGE:
   1130 		printf("falling edge\n");
   1131 		break;
   1132 	case HD64461_PCC0CSCIER_P0IREQE_REDGE:
   1133 		printf("rising edge\n");
   1134 		break;
   1135 	}
   1136 
   1137 	printf("PCC0 Software Control Register\n");
   1138 	r8 = hd64461_reg_read_1(HD64461_PCC0SCR_REG8);
   1139 #define _(m)	dbg_bitmask_print(r8, HD64461_PCC0SCR_##m, #m)
   1140 	_(P0VCC1);_(P0SWP);
   1141 #undef _
   1142 	printf("\n");
   1143 
   1144 	/*
   1145 	 * PCC1
   1146 	 */
   1147 	printf("[PCC1 memory card only (SH3 Area 5)]\n");
   1148 	printf("PCC1 Interface Status Register\n");
   1149 	r8 = hd64461_reg_read_1(HD64461_PCC1ISR_REG8);
   1150 #define _(m)	dbg_bitmask_print(r8, HD64461_PCC1ISR_##m, #m)
   1151 	_(P1READY);_(P1MWP);_(P1VS2);_(P1VS1);_(P1CD2);_(P1CD1);
   1152 	_(P1BVD2);_(P1BVD1);
   1153 #undef _
   1154 	printf("\n");
   1155 
   1156 	printf("PCC1 General Contorol Register\n");
   1157 	r8 = hd64461_reg_read_1(HD64461_PCC1GCR_REG8);
   1158 #define _(m)	dbg_bitmask_print(r8, HD64461_PCC1GCR_##m, #m)
   1159 	_(P1DRVE);_(P1PCCR);_(P1VCC0);_(P1MMOD);_(P1PA25);_(P1PA24);_(P1REG);
   1160 #undef _
   1161 	printf("\n");
   1162 
   1163 	printf("PCC1 Card Status Change Register\n");
   1164 	r8 = hd64461_reg_read_1(HD64461_PCC1CSCR_REG8);
   1165 #define _(m)	dbg_bitmask_print(r8, HD64461_PCC1CSCR_##m, #m)
   1166 	_(P1SCDI);_(P1CDC);_(P1RC);_(P1BW);_(P1BD);
   1167 #undef _
   1168 	printf("\n");
   1169 
   1170 	printf("PCC1 Card Status Change Interrupt Enable Register\n");
   1171 	r8 = hd64461_reg_read_1(HD64461_PCC1CSCIER_REG8);
   1172 #define _(m)	dbg_bitmask_print(r8, HD64461_PCC1CSCIER_##m, #m)
   1173 	_(P1CRE);_(P1CDE);_(P1RE);_(P1BWE);_(P1BDE);
   1174 #undef _
   1175 	printf("\n");
   1176 
   1177 	printf("PCC1 Software Control Register\n");
   1178 	r8 = hd64461_reg_read_1(HD64461_PCC1SCR_REG8);
   1179 #define _(m)	dbg_bitmask_print(r8, HD64461_PCC1SCR_##m, #m)
   1180 	_(P1VCC1);_(P1SWP);
   1181 #undef _
   1182 	printf("\n");
   1183 
   1184 	/*
   1185 	 * General Control
   1186 	 */
   1187 	printf("[General Control]\n");
   1188 	printf("PCC0 Output pins Control Register\n");
   1189 	r8 = hd64461_reg_read_1(HD64461_PCCP0OCR_REG8);
   1190 #define _(m)	dbg_bitmask_print(r8, HD64461_PCCP0OCR_##m, #m)
   1191 	_(P0DEPLUP);_(P0AEPLUP);
   1192 #undef _
   1193 	printf("\n");
   1194 
   1195 	printf("PCC1 Output pins Control Register\n");
   1196 	r8 = hd64461_reg_read_1(HD64461_PCCP1OCR_REG8);
   1197 #define _(m)	dbg_bitmask_print(r8, HD64461_PCCP1OCR_##m, #m)
   1198 	_(P1RST8MA);_(P1RST4MA);_(P1RAS8MA);_(P1RAS4MA);
   1199 #undef _
   1200 	printf("\n");
   1201 
   1202 	printf("PC Card General Control Register\n");
   1203 	r8 = hd64461_reg_read_1(HD64461_PCCPGCR_REG8);
   1204 #define _(m)	dbg_bitmask_print(r8, HD64461_PCCPGCR_##m, #m)
   1205 	_(PSSDIR);_(PSSRDWR);
   1206 #undef _
   1207 	printf("\n");
   1208 
   1209 	dbg_banner_line();
   1210 }
   1211 #endif /* HD64461PCMCIA_DEBUG */
   1212