hd64461pcmcia.c revision 1.30 1 /* $NetBSD: hd64461pcmcia.c,v 1.30 2005/06/28 18:30:00 drochner Exp $ */
2
3 /*-
4 * Copyright (c) 2001, 2002, 2004 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by UCHIYAMA Yasushi.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. All advertising materials mentioning features or use of this software
19 * must display the following acknowledgement:
20 * This product includes software developed by the NetBSD
21 * Foundation, Inc. and its contributors.
22 * 4. Neither the name of The NetBSD Foundation nor the names of its
23 * contributors may be used to endorse or promote products derived
24 * from this software without specific prior written permission.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 * POSSIBILITY OF SUCH DAMAGE.
37 */
38
39 #include <sys/cdefs.h>
40 __KERNEL_RCSID(0, "$NetBSD: hd64461pcmcia.c,v 1.30 2005/06/28 18:30:00 drochner Exp $");
41
42 #include "debug_hpcsh.h"
43
44 #include <sys/param.h>
45 #include <sys/systm.h>
46 #include <sys/device.h>
47 #include <sys/malloc.h>
48 #include <sys/kthread.h>
49 #include <sys/boot_flag.h>
50
51 #include <machine/bus.h>
52 #include <machine/intr.h>
53
54 #include <dev/pcmcia/pcmciareg.h>
55 #include <dev/pcmcia/pcmciavar.h>
56 #include <dev/pcmcia/pcmciachip.h>
57
58 #include <sh3/bscreg.h>
59
60 #include <hpcsh/dev/hd64461/hd64461reg.h>
61 #include <hpcsh/dev/hd64461/hd64461var.h>
62 #include <hpcsh/dev/hd64461/hd64461intcreg.h>
63 #include <hpcsh/dev/hd64461/hd64461gpioreg.h>
64 #include <hpcsh/dev/hd64461/hd64461pcmciavar.h>
65 #include <hpcsh/dev/hd64461/hd64461pcmciareg.h>
66
67 #include "locators.h"
68
69 #ifdef HD64461PCMCIA_DEBUG
70 #define DPRINTF_ENABLE
71 #define DPRINTF_DEBUG hd64461pcmcia_debug
72 #endif
73 #include <machine/debug.h>
74
75 enum controller_channel {
76 CHANNEL_0 = 0,
77 CHANNEL_1 = 1,
78 CHANNEL_MAX = 2
79 };
80
81 enum memory_window_mode {
82 MEMWIN_16M_MODE,
83 MEMWIN_32M_MODE
84 };
85
86 enum memory_window_16 {
87 MEMWIN_16M_COMMON_0,
88 MEMWIN_16M_COMMON_1,
89 MEMWIN_16M_COMMON_2,
90 MEMWIN_16M_COMMON_3,
91 };
92 #define MEMWIN_16M_MAX 4
93
94 enum memory_window_32 {
95 MEMWIN_32M_ATTR,
96 MEMWIN_32M_COMMON_0,
97 MEMWIN_32M_COMMON_1,
98 };
99 #define MEMWIN_32M_MAX 3
100
101 enum hd64461pcmcia_event_type {
102 EVENT_NONE,
103 EVENT_INSERT,
104 EVENT_REMOVE,
105 };
106 #define EVENT_QUEUE_MAX 5
107
108 struct hd64461pcmcia_softc; /* forward declaration */
109
110 struct hd64461pcmcia_window_cookie {
111 bus_space_tag_t wc_tag;
112 bus_space_handle_t wc_handle;
113 int wc_size;
114 int wc_window;
115 };
116
117 struct hd64461pcmcia_channel {
118 struct hd64461pcmcia_softc *ch_parent;
119 struct device *ch_pcmcia;
120 enum controller_channel ch_channel;
121
122 /* memory space */
123 enum memory_window_mode ch_memory_window_mode;
124 bus_space_tag_t ch_memt;
125 bus_space_handle_t ch_memh;
126 bus_addr_t ch_membase_addr;
127 bus_size_t ch_memsize;
128 bus_space_tag_t ch_cmemt[MEMWIN_16M_MAX];
129
130 /* I/O space */
131 bus_space_tag_t ch_iot;
132 bus_addr_t ch_iobase;
133 bus_size_t ch_iosize;
134
135 /* card interrupt */
136 int (*ch_ih_card_func)(void *);
137 void *ch_ih_card_arg;
138 int ch_attached;
139 };
140
141 struct hd64461pcmcia_event {
142 int __queued;
143 enum hd64461pcmcia_event_type pe_type;
144 struct hd64461pcmcia_channel *pe_ch;
145 SIMPLEQ_ENTRY(hd64461pcmcia_event) pe_link;
146 };
147
148 struct hd64461pcmcia_softc {
149 struct device sc_dev;
150 enum hd64461_module_id sc_module_id;
151 int sc_shutdown;
152
153 /* CSC event */
154 struct proc *sc_event_thread;
155 struct hd64461pcmcia_event sc_event_pool[EVENT_QUEUE_MAX];
156 SIMPLEQ_HEAD (, hd64461pcmcia_event) sc_event_head;
157
158 struct hd64461pcmcia_channel sc_ch[CHANNEL_MAX];
159 };
160
161 STATIC int hd64461pcmcia_chip_mem_alloc(pcmcia_chipset_handle_t, bus_size_t,
162 struct pcmcia_mem_handle *);
163 STATIC void hd64461pcmcia_chip_mem_free(pcmcia_chipset_handle_t,
164 struct pcmcia_mem_handle *);
165 STATIC int hd64461pcmcia_chip_mem_map(pcmcia_chipset_handle_t, int, bus_addr_t,
166 bus_size_t, struct pcmcia_mem_handle *, bus_size_t *, int *);
167 STATIC void hd64461pcmcia_chip_mem_unmap(pcmcia_chipset_handle_t, int);
168 STATIC int hd64461pcmcia_chip_io_alloc(pcmcia_chipset_handle_t, bus_addr_t,
169 bus_size_t, bus_size_t, struct pcmcia_io_handle *);
170 STATIC void hd64461pcmcia_chip_io_free(pcmcia_chipset_handle_t,
171 struct pcmcia_io_handle *);
172 STATIC int hd64461pcmcia_chip_io_map(pcmcia_chipset_handle_t, int, bus_addr_t,
173 bus_size_t, struct pcmcia_io_handle *, int *);
174 STATIC void hd64461pcmcia_chip_io_unmap(pcmcia_chipset_handle_t, int);
175 STATIC void hd64461pcmcia_chip_socket_enable(pcmcia_chipset_handle_t);
176 STATIC void hd64461pcmcia_chip_socket_disable(pcmcia_chipset_handle_t);
177 STATIC void hd64461pcmcia_chip_socket_settype(pcmcia_chipset_handle_t, int);
178 STATIC void *hd64461pcmcia_chip_intr_establish(pcmcia_chipset_handle_t,
179 struct pcmcia_function *, int, int (*)(void *), void *);
180 STATIC void hd64461pcmcia_chip_intr_disestablish(pcmcia_chipset_handle_t,
181 void *);
182
183 STATIC struct pcmcia_chip_functions hd64461pcmcia_functions = {
184 hd64461pcmcia_chip_mem_alloc,
185 hd64461pcmcia_chip_mem_free,
186 hd64461pcmcia_chip_mem_map,
187 hd64461pcmcia_chip_mem_unmap,
188 hd64461pcmcia_chip_io_alloc,
189 hd64461pcmcia_chip_io_free,
190 hd64461pcmcia_chip_io_map,
191 hd64461pcmcia_chip_io_unmap,
192 hd64461pcmcia_chip_intr_establish,
193 hd64461pcmcia_chip_intr_disestablish,
194 hd64461pcmcia_chip_socket_enable,
195 hd64461pcmcia_chip_socket_disable,
196 hd64461pcmcia_chip_socket_settype,
197 };
198
199 STATIC int hd64461pcmcia_match(struct device *, struct cfdata *, void *);
200 STATIC void hd64461pcmcia_attach(struct device *, struct device *, void *);
201 STATIC int hd64461pcmcia_print(void *, const char *);
202 STATIC int hd64461pcmcia_submatch(struct device *, struct cfdata *,
203 const locdesc_t *, void *);
204
205 CFATTACH_DECL(hd64461pcmcia, sizeof(struct hd64461pcmcia_softc),
206 hd64461pcmcia_match, hd64461pcmcia_attach, NULL, NULL);
207
208 STATIC void hd64461pcmcia_attach_channel(struct hd64461pcmcia_softc *,
209 enum controller_channel);
210 /* hot plug */
211 STATIC void hd64461pcmcia_create_event_thread(void *);
212 STATIC void hd64461pcmcia_event_thread(void *);
213 STATIC void queue_event(struct hd64461pcmcia_channel *,
214 enum hd64461pcmcia_event_type);
215 /* interrupt handler */
216 STATIC int hd64461pcmcia_channel0_intr(void *);
217 STATIC int hd64461pcmcia_channel1_intr(void *);
218 /* card status */
219 STATIC enum hd64461pcmcia_event_type detect_card(enum controller_channel);
220 STATIC void hd64461pcmcia_power_off(enum controller_channel);
221 STATIC void hd64461pcmcia_power_on(enum controller_channel);
222 /* memory window access ops */
223 STATIC void hd64461pcmcia_memory_window_mode(enum controller_channel,
224 enum memory_window_mode)__attribute__((__unused__));
225 STATIC void hd64461pcmcia_memory_window_16(enum controller_channel,
226 enum memory_window_16);
227 /* bus width */
228 STATIC void hd64461_set_bus_width(enum controller_channel, int);
229 #ifdef HD64461PCMCIA_DEBUG
230 STATIC void hd64461pcmcia_info(struct hd64461pcmcia_softc *);
231 #endif
232 /* fix SH3 Area[56] bug */
233 STATIC void fixup_sh3_pcmcia_area(bus_space_tag_t);
234 #define _BUS_SPACE_ACCESS_HOOK() \
235 do { \
236 u_int8_t dummy __attribute__((__unused__)) = \
237 *(volatile u_int8_t *)0xba000000; \
238 } while (/*CONSTCOND*/0)
239 _BUS_SPACE_WRITE(_sh3_pcmcia_bug, 1, 8)
240 _BUS_SPACE_WRITE_MULTI(_sh3_pcmcia_bug, 1, 8)
241 _BUS_SPACE_WRITE_REGION(_sh3_pcmcia_bug, 1, 8)
242 _BUS_SPACE_SET_MULTI(_sh3_pcmcia_bug, 1, 8)
243 #undef _BUS_SPACE_ACCESS_HOOK
244
245 #define DELAY_MS(x) delay((x) * 1000)
246
247 int
248 hd64461pcmcia_match(struct device *parent, struct cfdata *cf, void *aux)
249 {
250 struct hd64461_attach_args *ha = aux;
251
252 return (ha->ha_module_id == HD64461_MODULE_PCMCIA);
253 }
254
255 void
256 hd64461pcmcia_attach(struct device *parent, struct device *self, void *aux)
257 {
258 struct hd64461_attach_args *ha = aux;
259 struct hd64461pcmcia_softc *sc = (struct hd64461pcmcia_softc *)self;
260
261 sc->sc_module_id = ha->ha_module_id;
262
263 printf("\n");
264
265 #ifdef HD64461PCMCIA_DEBUG
266 hd64461pcmcia_info(sc);
267 #endif
268 /* Channel 0/1 common CSC event queue */
269 SIMPLEQ_INIT (&sc->sc_event_head);
270 kthread_create(hd64461pcmcia_create_event_thread, sc);
271
272 #if !defined(HD64461PCMCIA_REORDER_ATTACH)
273 hd64461pcmcia_attach_channel(sc, CHANNEL_0);
274 hd64461pcmcia_attach_channel(sc, CHANNEL_1);
275 #else
276 hd64461pcmcia_attach_channel(sc, CHANNEL_1);
277 hd64461pcmcia_attach_channel(sc, CHANNEL_0);
278 #endif
279 }
280
281 void
282 hd64461pcmcia_create_event_thread(void *arg)
283 {
284 struct hd64461pcmcia_softc *sc = arg;
285 int error;
286
287 error = kthread_create1(hd64461pcmcia_event_thread, sc,
288 &sc->sc_event_thread, "%s",
289 sc->sc_dev.dv_xname);
290 KASSERT(error == 0);
291 }
292
293 void
294 hd64461pcmcia_event_thread(void *arg)
295 {
296 struct hd64461pcmcia_softc *sc = arg;
297 struct hd64461pcmcia_event *pe;
298 int s;
299
300 while (!sc->sc_shutdown) {
301 tsleep(sc, PWAIT, "CSC wait", 0);
302 s = splhigh();
303 while ((pe = SIMPLEQ_FIRST(&sc->sc_event_head))) {
304 splx(s);
305 switch (pe->pe_type) {
306 default:
307 printf("%s: unknown event.\n", __FUNCTION__);
308 break;
309 case EVENT_INSERT:
310 DPRINTF("insert event.\n");
311 pcmcia_card_attach(pe->pe_ch->ch_pcmcia);
312 break;
313 case EVENT_REMOVE:
314 DPRINTF("remove event.\n");
315 pcmcia_card_detach(pe->pe_ch->ch_pcmcia,
316 DETACH_FORCE);
317 break;
318 }
319 s = splhigh();
320 SIMPLEQ_REMOVE_HEAD(&sc->sc_event_head, pe_link);
321 pe->__queued = 0;
322 }
323 splx(s);
324 }
325 /* NOTREACHED */
326 }
327
328 int
329 hd64461pcmcia_print(void *arg, const char *pnp)
330 {
331
332 if (pnp)
333 aprint_normal("pcmcia at %s", pnp);
334
335 return (UNCONF);
336 }
337
338 int
339 hd64461pcmcia_submatch(struct device *parent, struct cfdata *cf,
340 const locdesc_t *ldesc, void *aux)
341 {
342 struct pcmciabus_attach_args *paa = aux;
343 struct hd64461pcmcia_channel *ch =
344 (struct hd64461pcmcia_channel *)paa->pch;
345
346 if (ch->ch_channel == CHANNEL_0) {
347 if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
348 PCMCIABUSCF_CONTROLLER_DEFAULT &&
349 cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 0)
350 return 0;
351 } else {
352 if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
353 PCMCIABUSCF_CONTROLLER_DEFAULT &&
354 cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 1)
355 return 0;
356 }
357 paa->pct = (pcmcia_chipset_tag_t)&hd64461pcmcia_functions;
358
359 return (config_match(parent, cf, aux));
360 }
361
362 void
363 hd64461pcmcia_attach_channel(struct hd64461pcmcia_softc *sc,
364 enum controller_channel channel)
365 {
366 struct device *parent = (struct device *)sc;
367 struct hd64461pcmcia_channel *ch = &sc->sc_ch[channel];
368 struct pcmciabus_attach_args paa;
369 bus_addr_t membase;
370 int i;
371
372 ch->ch_parent = sc;
373 ch->ch_channel = channel;
374
375 /*
376 * Continuous 16-MB Area Mode
377 */
378 /* Attibute/Common memory extent */
379 membase = (channel == CHANNEL_0)
380 ? HD64461_PCC0_MEMBASE : HD64461_PCC1_MEMBASE;
381
382 ch->ch_memt = bus_space_create(0, "PCMCIA attribute memory",
383 membase, 0x01000000); /* 16MB */
384 bus_space_alloc(ch->ch_memt, 0, 0x00ffffff, 0x01000000,
385 0x01000000, 0x01000000, 0, &ch->ch_membase_addr,
386 &ch->ch_memh);
387 fixup_sh3_pcmcia_area(ch->ch_memt);
388
389 /* Common memory space extent */
390 ch->ch_memsize = 0x01000000;
391 for (i = 0; i < MEMWIN_16M_MAX; i++) {
392 ch->ch_cmemt[i] = bus_space_create(0, "PCMCIA common memory",
393 membase + 0x01000000,
394 ch->ch_memsize);
395 fixup_sh3_pcmcia_area(ch->ch_cmemt[i]);
396 }
397
398 /* I/O port extent and interrupt staff */
399 hd64461pcmcia_chip_socket_disable(ch); /* enable CSC interrupt only */
400
401 if (channel == CHANNEL_0) {
402 ch->ch_iobase = 0;
403 ch->ch_iosize = HD64461_PCC0_IOSIZE;
404 ch->ch_iot = bus_space_create(0, "PCMCIA I/O port",
405 HD64461_PCC0_IOBASE,
406 ch->ch_iosize);
407 fixup_sh3_pcmcia_area(ch->ch_iot);
408
409 hd6446x_intr_establish(HD64461_INTC_PCC0, IST_LEVEL, IPL_TTY,
410 hd64461pcmcia_channel0_intr, ch);
411 } else {
412 hd64461_set_bus_width(CHANNEL_1, PCMCIA_WIDTH_IO16);
413 hd6446x_intr_establish(HD64461_INTC_PCC1, IST_EDGE, IPL_TTY,
414 hd64461pcmcia_channel1_intr, ch);
415 }
416
417 paa.paa_busname = "pcmcia";
418 paa.pch = (pcmcia_chipset_handle_t)ch;
419 paa.iobase = ch->ch_iobase;
420 paa.iosize = ch->ch_iosize;
421
422 ch->ch_pcmcia = config_found_sm_loc(parent, "pcmciabus", NULL, &paa,
423 hd64461pcmcia_print, hd64461pcmcia_submatch);
424
425 if (ch->ch_pcmcia && (detect_card(ch->ch_channel) == EVENT_INSERT)) {
426 ch->ch_attached = 1;
427 pcmcia_card_attach(ch->ch_pcmcia);
428 }
429 }
430
431 int
432 hd64461pcmcia_channel0_intr(void *arg)
433 {
434 struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)arg;
435 u_int8_t r;
436 int ret = 0;
437
438 r = hd64461_reg_read_1(HD64461_PCC0CSCR_REG8);
439 /* clear interrtupt (edge source only) */
440 hd64461_reg_write_1(HD64461_PCC0CSCR_REG8, 0);
441
442 if (r & HD64461_PCC0CSCR_P0IREQ) {
443 if (ch->ch_ih_card_func) {
444 ret = (*ch->ch_ih_card_func)(ch->ch_ih_card_arg);
445 } else
446 DPRINTF("spurious IREQ interrupt.\n");
447 }
448
449 if (r & HD64461_PCC0CSCR_P0CDC)
450 queue_event(ch, detect_card(ch->ch_channel));
451
452 return ret;
453 }
454
455 int
456 hd64461pcmcia_channel1_intr(void *arg)
457 {
458 struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)arg;
459 u_int8_t r;
460 int ret = 0;
461
462 r = hd64461_reg_read_1(HD64461_PCC1CSCR_REG8);
463 /* clear interrtupt */
464 hd64461_reg_write_1(HD64461_PCC1CSCR_REG8, 0);
465
466 if (r & HD64461_PCC1CSCR_P1RC) {
467 if (ch->ch_ih_card_func)
468 ret = (*ch->ch_ih_card_func)(ch->ch_ih_card_arg);
469 else
470 DPRINTF("spurious READY interrupt.\n");
471 }
472
473 if (r & HD64461_PCC1CSCR_P1CDC)
474 queue_event(ch, detect_card(ch->ch_channel));
475
476 return ret;
477 }
478
479 void
480 queue_event(struct hd64461pcmcia_channel *ch,
481 enum hd64461pcmcia_event_type type)
482 {
483 struct hd64461pcmcia_event *pe, *pool;
484 struct hd64461pcmcia_softc *sc = ch->ch_parent;
485 int i;
486 int s = splhigh();
487
488 if (type == EVENT_NONE)
489 goto out;
490
491 pe = 0;
492 pool = sc->sc_event_pool;
493 for (i = 0; i < EVENT_QUEUE_MAX; i++) {
494 if (!pool[i].__queued) {
495 pe = &pool[i];
496 break;
497 }
498 }
499
500 if (pe == 0) {
501 printf("%s: event FIFO overflow (max %d).\n", __FUNCTION__,
502 EVENT_QUEUE_MAX);
503 goto out;
504 }
505
506 if ((ch->ch_attached && (type == EVENT_INSERT)) ||
507 (!ch->ch_attached && (type == EVENT_REMOVE))) {
508 DPRINTF("spurious CSC interrupt.\n");
509 goto out;
510 }
511
512 ch->ch_attached = (type == EVENT_INSERT);
513 pe->__queued = 1;
514 pe->pe_type = type;
515 pe->pe_ch = ch;
516 SIMPLEQ_INSERT_TAIL(&sc->sc_event_head, pe, pe_link);
517 wakeup(sc);
518 out:
519 splx(s);
520 }
521
522 /*
523 * interface for pcmcia driver.
524 */
525 void *
526 hd64461pcmcia_chip_intr_establish(pcmcia_chipset_handle_t pch,
527 struct pcmcia_function *pf,
528 int ipl, int (*ih_func)(void *), void *ih_arg)
529 {
530 struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
531 int channel = ch->ch_channel;
532 bus_addr_t cscier = HD64461_PCCCSCIER(channel);
533 int s = splhigh();
534 u_int8_t r;
535
536 ch->ch_ih_card_func = ih_func;
537 ch->ch_ih_card_arg = ih_arg;
538
539 /* enable card interrupt */
540 r = hd64461_reg_read_1(cscier);
541 if (channel == CHANNEL_0) {
542 /* set level mode */
543 r &= ~HD64461_PCC0CSCIER_P0IREQE_MASK;
544 r |= HD64461_PCC0CSCIER_P0IREQE_LEVEL;
545 hd6446x_intr_priority(HD64461_INTC_PCC0, ipl);
546 } else {
547 /* READY-pin LOW to HIGH changes generates interrupt */
548 r |= HD64461_PCC1CSCIER_P1RE;
549 hd6446x_intr_priority(HD64461_INTC_PCC1, ipl);
550 }
551 hd64461_reg_write_1(cscier, r);
552
553 splx(s);
554
555 return (void *)ih_func;
556 }
557
558 void
559 hd64461pcmcia_chip_intr_disestablish(pcmcia_chipset_handle_t pch, void *ih)
560 {
561 struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
562 int channel = ch->ch_channel;
563 bus_addr_t cscier = HD64461_PCCCSCIER(channel);
564 int s = splhigh();
565 u_int8_t r;
566
567 /* disable card interrupt */
568 r = hd64461_reg_read_1(cscier);
569 if (channel == CHANNEL_0) {
570 r &= ~HD64461_PCC0CSCIER_P0IREQE_MASK;
571 r |= HD64461_PCC0CSCIER_P0IREQE_NONE;
572 hd6446x_intr_priority(HD64461_INTC_PCC0, IPL_TTY);
573 } else {
574 r &= ~HD64461_PCC1CSCIER_P1RE;
575 hd6446x_intr_priority(HD64461_INTC_PCC1, IPL_TTY);
576 }
577 hd64461_reg_write_1(cscier, r);
578
579 ch->ch_ih_card_func = 0;
580
581 splx(s);
582 }
583
584 int
585 hd64461pcmcia_chip_mem_alloc(pcmcia_chipset_handle_t pch, bus_size_t size,
586 struct pcmcia_mem_handle *pcmhp)
587 {
588 struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
589
590 pcmhp->memt = ch->ch_memt;
591 pcmhp->addr = ch->ch_membase_addr;
592 pcmhp->memh = ch->ch_memh;
593 pcmhp->size = size;
594 pcmhp->realsize = size;
595
596 DPRINTF("base 0x%08lx size %#lx\n", pcmhp->addr, size);
597
598 return (0);
599 }
600
601 void
602 hd64461pcmcia_chip_mem_free(pcmcia_chipset_handle_t pch,
603 struct pcmcia_mem_handle *pcmhp)
604 {
605 /* nothing to do */
606 }
607
608 int
609 hd64461pcmcia_chip_mem_map(pcmcia_chipset_handle_t pch, int kind,
610 bus_addr_t card_addr,
611 bus_size_t size, struct pcmcia_mem_handle *pcmhp,
612 bus_size_t *offsetp, int *windowp)
613 {
614 struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
615 struct hd64461pcmcia_window_cookie *cookie;
616 bus_addr_t ofs;
617
618 cookie = malloc(sizeof(struct hd64461pcmcia_window_cookie),
619 M_DEVBUF, M_NOWAIT);
620 KASSERT(cookie);
621 memset(cookie, 0, sizeof(struct hd64461pcmcia_window_cookie));
622
623 /* Address */
624 if ((kind & ~PCMCIA_WIDTH_MEM_MASK) == PCMCIA_MEM_ATTR) {
625 cookie->wc_tag = ch->ch_memt;
626 if (bus_space_subregion(ch->ch_memt, ch->ch_memh, card_addr,
627 size, &cookie->wc_handle) != 0)
628 goto bad;
629
630 *offsetp = card_addr;
631 cookie->wc_window = -1;
632 } else {
633 int window = card_addr / ch->ch_memsize;
634 KASSERT(window < MEMWIN_16M_MAX);
635
636 cookie->wc_tag = ch->ch_cmemt[window];
637 ofs = card_addr - window * ch->ch_memsize;
638 if (bus_space_map(cookie->wc_tag, ofs, size, 0,
639 &cookie->wc_handle) != 0)
640 goto bad;
641
642 /* XXX bogus. check window per common memory access. */
643 hd64461pcmcia_memory_window_16(ch->ch_channel, window);
644 *offsetp = ofs + 0x01000000; /* skip attribute area */
645 cookie->wc_window = window;
646 }
647 cookie->wc_size = size;
648 *windowp = (int)cookie;
649
650 DPRINTF("(%s) %#lx+%#lx-> %#lx+%#lx\n", kind == PCMCIA_MEM_ATTR ?
651 "attribute" : "common", ch->ch_memh, card_addr, *offsetp,
652 size);
653
654 return (0);
655 bad:
656 DPRINTF("%#lx-%#lx map failed.\n", card_addr, size);
657 free(cookie, M_DEVBUF);
658
659 return (1);
660 }
661
662 void
663 hd64461pcmcia_chip_mem_unmap(pcmcia_chipset_handle_t pch, int window)
664 {
665 struct hd64461pcmcia_window_cookie *cookie = (void *)window;
666
667 if (cookie->wc_window != -1)
668 bus_space_unmap(cookie->wc_tag, cookie->wc_handle,
669 cookie->wc_size);
670 DPRINTF("%#lx-%#x\n", cookie->wc_handle, cookie->wc_size);
671 free(cookie, M_DEVBUF);
672 }
673
674 int
675 hd64461pcmcia_chip_io_alloc(pcmcia_chipset_handle_t pch, bus_addr_t start,
676 bus_size_t size, bus_size_t align, struct pcmcia_io_handle *pcihp)
677 {
678 struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
679
680 if (ch->ch_channel == CHANNEL_1)
681 return (1);
682
683 if (start) {
684 if (bus_space_map(ch->ch_iot, start, size, 0, &pcihp->ioh)) {
685 DPRINTF("couldn't map %#lx+%#lx\n", start, size);
686 return (1);
687 }
688 DPRINTF("map %#lx+%#lx\n", start, size);
689 } else {
690 if (bus_space_alloc(ch->ch_iot, ch->ch_iobase,
691 ch->ch_iobase + ch->ch_iosize - 1,
692 size, align, 0, 0, &pcihp->addr,
693 &pcihp->ioh)) {
694 DPRINTF("couldn't allocate %#lx\n", size);
695 return (1);
696 }
697 pcihp->flags = PCMCIA_IO_ALLOCATED;
698 DPRINTF("%#lx from %#lx\n", size, pcihp->addr);
699 }
700
701 pcihp->iot = ch->ch_iot;
702 pcihp->size = size;
703
704 return (0);
705 }
706
707 int
708 hd64461pcmcia_chip_io_map(pcmcia_chipset_handle_t pch, int width,
709 bus_addr_t offset,
710 bus_size_t size, struct pcmcia_io_handle *pcihp, int *windowp)
711 {
712 struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
713 #ifdef HD64461PCMCIA_DEBUG
714 static char *width_names[] = { "auto", "io8", "io16" };
715 #endif
716 if (ch->ch_channel == CHANNEL_1)
717 return (1);
718
719 hd64461_set_bus_width(CHANNEL_0, width);
720
721 /* fake. drivers init that to -1 and check if it was changed. */
722 *windowp = 0;
723
724 DPRINTF("%#lx:%#lx+%#lx %s\n", pcihp->ioh, offset, size,
725 width_names[width]);
726
727 return (0);
728 }
729
730 void
731 hd64461pcmcia_chip_io_free(pcmcia_chipset_handle_t pch,
732 struct pcmcia_io_handle *pcihp)
733 {
734 struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
735
736 if (ch->ch_channel == CHANNEL_1)
737 return;
738
739 if (pcihp->flags & PCMCIA_IO_ALLOCATED)
740 bus_space_free(pcihp->iot, pcihp->ioh, pcihp->size);
741 else
742 bus_space_unmap(pcihp->iot, pcihp->ioh, pcihp->size);
743
744 DPRINTF("%#lx+%#lx\n", pcihp->ioh, pcihp->size);
745 }
746
747 void
748 hd64461pcmcia_chip_io_unmap(pcmcia_chipset_handle_t pch, int window)
749 {
750 /* nothing to do */
751 }
752
753 void
754 hd64461pcmcia_chip_socket_enable(pcmcia_chipset_handle_t pch)
755 {
756 struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
757 int channel = ch->ch_channel;
758 bus_addr_t isr, gcr;
759 u_int8_t r;
760 int i;
761
762 DPRINTF("enable channel %d\n", channel);
763 isr = HD64461_PCCISR(channel);
764 gcr = HD64461_PCCGCR(channel);
765
766 hd64461pcmcia_power_off(channel);
767 hd64461pcmcia_power_on(channel);
768
769 /* assert reset, set card type to memory */
770 r = hd64461_reg_read_1(gcr);
771 r |= HD64461_PCCGCR_PCCR;
772 r &= ~HD64461_PCC0GCR_P0PCCT;
773 hd64461_reg_write_1(gcr, r);
774
775 /*
776 * hold RESET at least 10us.
777 */
778 DELAY_MS(20);
779
780 /* clear the reset flag */
781 r &= ~HD64461_PCCGCR_PCCR;
782 hd64461_reg_write_1(gcr, r);
783 DELAY_MS(2000);
784
785 /* wait for the chip to finish initializing */
786 for (i = 0; i < 10000; i++) {
787 if ((hd64461_reg_read_1(isr) & HD64461_PCCISR_READY))
788 goto reset_ok;
789 DELAY_MS(500);
790
791 if ((i > 5000) && (i % 100 == 99))
792 printf(".");
793 }
794 printf("reset failed.\n");
795 hd64461pcmcia_power_off(channel);
796 return;
797
798 reset_ok:
799 /* set Continuous 16-MB Area Mode */
800 ch->ch_memory_window_mode = MEMWIN_16M_MODE;
801 hd64461pcmcia_memory_window_mode(channel, ch->ch_memory_window_mode);
802
803 /*
804 * set Common memory area.
805 */
806 hd64461pcmcia_memory_window_16(channel, MEMWIN_16M_COMMON_0);
807
808 DPRINTF("OK.\n");
809 }
810
811 void
812 hd64461pcmcia_chip_socket_settype(pcmcia_chipset_handle_t pch, int type)
813 {
814 struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
815 int channel = ch->ch_channel;
816 bus_addr_t gcr;
817 u_int8_t r;
818
819 DPRINTF("settype channel %d\n", channel);
820 gcr = HD64461_PCCGCR(channel);
821
822 /* set the card type */
823 r = hd64461_reg_read_1(gcr);
824 if (channel == CHANNEL_0) {
825 if (type == PCMCIA_IFTYPE_IO)
826 r |= HD64461_PCC0GCR_P0PCCT;
827 else
828 r &= ~HD64461_PCC0GCR_P0PCCT;
829 } else {
830 /* reserved bit must be 0 */
831 r &= ~HD64461_PCC1GCR_RESERVED;
832 }
833 hd64461_reg_write_1(gcr, r);
834
835 DPRINTF("OK.\n");
836 }
837
838 void
839 hd64461pcmcia_chip_socket_disable(pcmcia_chipset_handle_t pch)
840 {
841 struct hd64461pcmcia_channel *ch = (struct hd64461pcmcia_channel *)pch;
842 int channel = ch->ch_channel;
843
844 /* dont' disable CSC interrupt */
845 hd64461_reg_write_1(HD64461_PCCCSCIER(channel), HD64461_PCCCSCIER_CDE);
846 hd64461_reg_write_1(HD64461_PCCCSCR(channel), 0);
847
848 /* power down the socket */
849 hd64461pcmcia_power_off(channel);
850 }
851
852 /*
853 * Card detect
854 */
855 void
856 hd64461pcmcia_power_off(enum controller_channel channel)
857 {
858 u_int8_t r;
859 u_int16_t r16;
860 bus_addr_t scr, gcr;
861
862 gcr = HD64461_PCCGCR(channel);
863 scr = HD64461_PCCSCR(channel);
864
865 /* DRV (external buffer) high level */
866 r = hd64461_reg_read_1(gcr);
867 r &= ~HD64461_PCCGCR_DRVE;
868 hd64461_reg_write_1(gcr, r);
869
870 /* stop power */
871 r = hd64461_reg_read_1(scr);
872 r |= HD64461_PCCSCR_VCC1; /* VCC1 high */
873 hd64461_reg_write_1(scr, r);
874 r = hd64461_reg_read_1(gcr);
875 r |= HD64461_PCCGCR_VCC0; /* VCC0 high */
876 hd64461_reg_write_1(gcr, r);
877 /*
878 * wait 300ms until power fails (Tpf). Then, wait 100ms since
879 * we are changing Vcc (Toff).
880 */
881 DELAY_MS(300 + 100);
882
883 /* stop clock */
884 r16 = hd64461_reg_read_2(HD64461_SYSSTBCR_REG16);
885 r16 |= (channel == CHANNEL_0 ? HD64461_SYSSTBCR_SPC0ST :
886 HD64461_SYSSTBCR_SPC1ST);
887 hd64461_reg_write_2(HD64461_SYSSTBCR_REG16, r16);
888 }
889
890 void
891 hd64461pcmcia_power_on(enum controller_channel channel)
892 {
893 u_int8_t r;
894 u_int16_t r16;
895 bus_addr_t scr, gcr, isr;
896
897 isr = HD64461_PCCISR(channel);
898 gcr = HD64461_PCCGCR(channel);
899 scr = HD64461_PCCSCR(channel);
900
901 /*
902 * XXX to access attribute memory, this is required.
903 */
904 if (channel == CHANNEL_0) {
905 /* GPIO Port A XXX Jonanada690 specific? */
906 r16 = hd64461_reg_read_2(HD64461_GPADR_REG16);
907 r16 &= ~0xf;
908 r16 |= 0x5;
909 hd64461_reg_write_2(HD64461_GPADR_REG16, r16);
910 }
911
912 if (channel == CHANNEL_1) {
913 /* GPIO Port C, Port D -> PCC1 pin
914 * I assume SYSCR[1:0] == 0
915 */
916 hd64461_reg_write_2(HD64461_GPCCR_REG16, 0xa800);
917 hd64461_reg_write_2(HD64461_GPDCR_REG16, 0xaa0a);
918 }
919
920 /* supply clock */
921 r16 = hd64461_reg_read_2(HD64461_SYSSTBCR_REG16);
922 r16 &= ~(channel == CHANNEL_0 ? HD64461_SYSSTBCR_SPC0ST :
923 HD64461_SYSSTBCR_SPC1ST);
924 hd64461_reg_write_2(HD64461_SYSSTBCR_REG16, r16);
925 DELAY_MS(200);
926
927 /* detect voltage and supply VCC */
928 r = hd64461_reg_read_1(isr);
929
930 switch (r & (HD64461_PCCISR_VS1 | HD64461_PCCISR_VS2)) {
931 case (HD64461_PCCISR_VS1 | HD64461_PCCISR_VS2): /* 5 V */
932 DPRINTF("5V card\n");
933 hd64461pcmcia_power(channel, V_5, 1);
934 break;
935 case HD64461_PCCISR_VS2: /* 3.3 / 5 V */
936 /* FALLTHROUGH */
937 case 0: /* x.x / 3.3 / 5 V */
938 DPRINTF("3.3V card\n");
939 hd64461pcmcia_power(channel, V_3_3, 1);
940 break;
941 case HD64461_PCCISR_VS1: /* x.x V */
942 /* FALLTHROUGH */
943 DPRINTF("x.x V card\n");
944 hd64461pcmcia_power(channel, V_X_X, 1);
945 return;
946 default:
947 printf("\nunknown Voltage. don't attach.\n");
948 return;
949 }
950
951 /*
952 * wait 100ms until power raise (Tpr) and 20ms to become
953 * stable (Tsu(Vcc)).
954 *
955 * some machines require some more time to be settled
956 * (300ms is added here).
957 */
958 DELAY_MS(100 + 20 + 300);
959
960 /* DRV (external buffer) low level */
961 r = hd64461_reg_read_1(gcr);
962 r |= HD64461_PCCGCR_DRVE;
963 hd64461_reg_write_1(gcr, r);
964
965 /* clear interrupt */
966 hd64461_reg_write_1(channel == CHANNEL_0 ? HD64461_PCC0CSCR_REG8 :
967 HD64461_PCC1CSCR_REG8, 0);
968 }
969
970 enum hd64461pcmcia_event_type
971 detect_card(enum controller_channel channel)
972 {
973 u_int8_t r;
974
975 r = hd64461_reg_read_1(HD64461_PCCISR(channel)) &
976 (HD64461_PCCISR_CD2 | HD64461_PCCISR_CD1);
977
978 if (r == (HD64461_PCCISR_CD2 | HD64461_PCCISR_CD1)) {
979 DPRINTF("remove\n");
980 return EVENT_REMOVE;
981 }
982 if (r == 0) {
983 DPRINTF("insert\n");
984 return EVENT_INSERT;
985 }
986 DPRINTF("transition\n");
987
988 return EVENT_NONE;
989 }
990
991 /*
992 * Memory window access ops.
993 */
994 void
995 hd64461pcmcia_memory_window_mode(enum controller_channel channel,
996 enum memory_window_mode mode)
997 {
998 bus_addr_t a = HD64461_PCCGCR(channel);
999 u_int8_t r = hd64461_reg_read_1(a);
1000
1001 r &= ~HD64461_PCCGCR_MMOD;
1002 r |= (mode == MEMWIN_16M_MODE) ? HD64461_PCCGCR_MMOD_16M :
1003 HD64461_PCCGCR_MMOD_32M;
1004 hd64461_reg_write_1(a, r);
1005 }
1006
1007 void
1008 hd64461pcmcia_memory_window_16(enum controller_channel channel,
1009 enum memory_window_16 window)
1010 {
1011 bus_addr_t a = HD64461_PCCGCR(channel);
1012 u_int8_t r;
1013
1014 r = hd64461_reg_read_1(a);
1015 r &= ~(HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PA24);
1016
1017 switch (window) {
1018 case MEMWIN_16M_COMMON_0:
1019 break;
1020 case MEMWIN_16M_COMMON_1:
1021 r |= HD64461_PCCGCR_PA24;
1022 break;
1023 case MEMWIN_16M_COMMON_2:
1024 r |= HD64461_PCCGCR_PA25;
1025 break;
1026 case MEMWIN_16M_COMMON_3:
1027 r |= (HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PA24);
1028 break;
1029 }
1030
1031 hd64461_reg_write_1(a, r);
1032 }
1033
1034 #if unused
1035 void
1036 memory_window_32(enum controller_channel channel, enum memory_window_32 window)
1037 {
1038 bus_addr_t a = HD64461_PCCGCR(channel);
1039 u_int8_t r;
1040
1041 r = hd64461_reg_read_1(a);
1042 r &= ~(HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PREG);
1043
1044 switch (window) {
1045 case MEMWIN_32M_ATTR:
1046 break;
1047 case MEMWIN_32M_COMMON_0:
1048 r |= HD64461_PCCGCR_PREG;
1049 break;
1050 case MEMWIN_32M_COMMON_1:
1051 r |= (HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PREG);
1052 break;
1053 }
1054
1055 hd64461_reg_write_1(a, r);
1056 }
1057 #endif
1058
1059 void
1060 hd64461_set_bus_width(enum controller_channel channel, int width)
1061 {
1062 u_int16_t r16;
1063
1064 r16 = _reg_read_2(SH3_BCR2);
1065 if (channel == CHANNEL_0) {
1066 r16 &= ~((1 << 13)|(1 << 12));
1067 r16 |= 1 << (width == PCMCIA_WIDTH_IO8 ? 12 : 13);
1068 } else {
1069 r16 &= ~((1 << 11)|(1 << 10));
1070 r16 |= 1 << (width == PCMCIA_WIDTH_IO8 ? 10 : 11);
1071 }
1072 _reg_write_2(SH3_BCR2, r16);
1073 }
1074
1075 void
1076 fixup_sh3_pcmcia_area(bus_space_tag_t t)
1077 {
1078 struct hpcsh_bus_space *hbs = (void *)t;
1079
1080 hbs->hbs_w_1 = _sh3_pcmcia_bug_write_1;
1081 hbs->hbs_wm_1 = _sh3_pcmcia_bug_write_multi_1;
1082 hbs->hbs_wr_1 = _sh3_pcmcia_bug_write_region_1;
1083 hbs->hbs_sm_1 = _sh3_pcmcia_bug_set_multi_1;
1084 }
1085
1086 #ifdef HD64461PCMCIA_DEBUG
1087 void
1088 hd64461pcmcia_info(struct hd64461pcmcia_softc *sc)
1089 {
1090 u_int8_t r8;
1091
1092 dbg_banner_function();
1093 /*
1094 * PCC0
1095 */
1096 printf("[PCC0 memory and I/O card (SH3 Area 6)]\n");
1097 printf("PCC0 Interface Status Register\n");
1098 r8 = hd64461_reg_read_1(HD64461_PCC0ISR_REG8);
1099
1100 #define _(m) dbg_bitmask_print(r8, HD64461_PCC0ISR_##m, #m)
1101 _(P0READY);_(P0MWP);_(P0VS2);_(P0VS1);_(P0CD2);_(P0CD1);
1102 _(P0BVD2);_(P0BVD1);
1103 #undef _
1104 printf("\n");
1105
1106 printf("PCC0 General Control Register\n");
1107 r8 = hd64461_reg_read_1(HD64461_PCC0GCR_REG8);
1108 #define _(m) dbg_bitmask_print(r8, HD64461_PCC0GCR_##m, #m)
1109 _(P0DRVE);_(P0PCCR);_(P0PCCT);_(P0VCC0);_(P0MMOD);
1110 _(P0PA25);_(P0PA24);_(P0REG);
1111 #undef _
1112 printf("\n");
1113
1114 printf("PCC0 Card Status Change Register\n");
1115 r8 = hd64461_reg_read_1(HD64461_PCC0CSCR_REG8);
1116 #define _(m) dbg_bitmask_print(r8, HD64461_PCC0CSCR_##m, #m)
1117 _(P0SCDI);_(P0IREQ);_(P0SC);_(P0CDC);_(P0RC);_(P0BW);_(P0BD);
1118 #undef _
1119 printf("\n");
1120
1121 printf("PCC0 Card Status Change Interrupt Enable Register\n");
1122 r8 = hd64461_reg_read_1(HD64461_PCC0CSCIER_REG8);
1123 #define _(m) dbg_bitmask_print(r8, HD64461_PCC0CSCIER_##m, #m)
1124 _(P0CRE);_(P0SCE);_(P0CDE);_(P0RE);_(P0BWE);_(P0BDE);
1125 #undef _
1126 printf("\ninterrupt type: ");
1127 switch (r8 & HD64461_PCC0CSCIER_P0IREQE_MASK) {
1128 case HD64461_PCC0CSCIER_P0IREQE_NONE:
1129 printf("none\n");
1130 break;
1131 case HD64461_PCC0CSCIER_P0IREQE_LEVEL:
1132 printf("level\n");
1133 break;
1134 case HD64461_PCC0CSCIER_P0IREQE_FEDGE:
1135 printf("falling edge\n");
1136 break;
1137 case HD64461_PCC0CSCIER_P0IREQE_REDGE:
1138 printf("rising edge\n");
1139 break;
1140 }
1141
1142 printf("PCC0 Software Control Register\n");
1143 r8 = hd64461_reg_read_1(HD64461_PCC0SCR_REG8);
1144 #define _(m) dbg_bitmask_print(r8, HD64461_PCC0SCR_##m, #m)
1145 _(P0VCC1);_(P0SWP);
1146 #undef _
1147 printf("\n");
1148
1149 /*
1150 * PCC1
1151 */
1152 printf("[PCC1 memory card only (SH3 Area 5)]\n");
1153 printf("PCC1 Interface Status Register\n");
1154 r8 = hd64461_reg_read_1(HD64461_PCC1ISR_REG8);
1155 #define _(m) dbg_bitmask_print(r8, HD64461_PCC1ISR_##m, #m)
1156 _(P1READY);_(P1MWP);_(P1VS2);_(P1VS1);_(P1CD2);_(P1CD1);
1157 _(P1BVD2);_(P1BVD1);
1158 #undef _
1159 printf("\n");
1160
1161 printf("PCC1 General Contorol Register\n");
1162 r8 = hd64461_reg_read_1(HD64461_PCC1GCR_REG8);
1163 #define _(m) dbg_bitmask_print(r8, HD64461_PCC1GCR_##m, #m)
1164 _(P1DRVE);_(P1PCCR);_(P1VCC0);_(P1MMOD);_(P1PA25);_(P1PA24);_(P1REG);
1165 #undef _
1166 printf("\n");
1167
1168 printf("PCC1 Card Status Change Register\n");
1169 r8 = hd64461_reg_read_1(HD64461_PCC1CSCR_REG8);
1170 #define _(m) dbg_bitmask_print(r8, HD64461_PCC1CSCR_##m, #m)
1171 _(P1SCDI);_(P1CDC);_(P1RC);_(P1BW);_(P1BD);
1172 #undef _
1173 printf("\n");
1174
1175 printf("PCC1 Card Status Change Interrupt Enable Register\n");
1176 r8 = hd64461_reg_read_1(HD64461_PCC1CSCIER_REG8);
1177 #define _(m) dbg_bitmask_print(r8, HD64461_PCC1CSCIER_##m, #m)
1178 _(P1CRE);_(P1CDE);_(P1RE);_(P1BWE);_(P1BDE);
1179 #undef _
1180 printf("\n");
1181
1182 printf("PCC1 Software Control Register\n");
1183 r8 = hd64461_reg_read_1(HD64461_PCC1SCR_REG8);
1184 #define _(m) dbg_bitmask_print(r8, HD64461_PCC1SCR_##m, #m)
1185 _(P1VCC1);_(P1SWP);
1186 #undef _
1187 printf("\n");
1188
1189 /*
1190 * General Control
1191 */
1192 printf("[General Control]\n");
1193 printf("PCC0 Output pins Control Register\n");
1194 r8 = hd64461_reg_read_1(HD64461_PCCP0OCR_REG8);
1195 #define _(m) dbg_bitmask_print(r8, HD64461_PCCP0OCR_##m, #m)
1196 _(P0DEPLUP);_(P0AEPLUP);
1197 #undef _
1198 printf("\n");
1199
1200 printf("PCC1 Output pins Control Register\n");
1201 r8 = hd64461_reg_read_1(HD64461_PCCP1OCR_REG8);
1202 #define _(m) dbg_bitmask_print(r8, HD64461_PCCP1OCR_##m, #m)
1203 _(P1RST8MA);_(P1RST4MA);_(P1RAS8MA);_(P1RAS4MA);
1204 #undef _
1205 printf("\n");
1206
1207 printf("PC Card General Control Register\n");
1208 r8 = hd64461_reg_read_1(HD64461_PCCPGCR_REG8);
1209 #define _(m) dbg_bitmask_print(r8, HD64461_PCCPGCR_##m, #m)
1210 _(PSSDIR);_(PSSRDWR);
1211 #undef _
1212 printf("\n");
1213
1214 dbg_banner_line();
1215 }
1216 #endif /* HD64461PCMCIA_DEBUG */
1217