Home | History | Annotate | Line # | Download | only in hd64465
hd64465pcmcia.c revision 1.18
      1  1.18  drochner /*	$NetBSD: hd64465pcmcia.c,v 1.18 2005/06/28 18:30:00 drochner Exp $	*/
      2   1.1       uch 
      3   1.1       uch /*-
      4   1.1       uch  * Copyright (c) 2001, 2002 The NetBSD Foundation, Inc.
      5   1.1       uch  * All rights reserved.
      6   1.1       uch  *
      7   1.1       uch  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1       uch  * by UCHIYAMA Yasushi.
      9   1.1       uch  *
     10   1.1       uch  * Redistribution and use in source and binary forms, with or without
     11   1.1       uch  * modification, are permitted provided that the following conditions
     12   1.1       uch  * are met:
     13   1.1       uch  * 1. Redistributions of source code must retain the above copyright
     14   1.1       uch  *    notice, this list of conditions and the following disclaimer.
     15   1.1       uch  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1       uch  *    notice, this list of conditions and the following disclaimer in the
     17   1.1       uch  *    documentation and/or other materials provided with the distribution.
     18   1.1       uch  * 3. All advertising materials mentioning features or use of this software
     19   1.1       uch  *    must display the following acknowledgement:
     20   1.1       uch  *        This product includes software developed by the NetBSD
     21   1.1       uch  *        Foundation, Inc. and its contributors.
     22   1.1       uch  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23   1.1       uch  *    contributors may be used to endorse or promote products derived
     24   1.1       uch  *    from this software without specific prior written permission.
     25   1.1       uch  *
     26   1.1       uch  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27   1.1       uch  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28   1.1       uch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29   1.1       uch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30   1.1       uch  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31   1.1       uch  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32   1.1       uch  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33   1.1       uch  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34   1.1       uch  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35   1.1       uch  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36   1.1       uch  * POSSIBILITY OF SUCH DAMAGE.
     37   1.1       uch  */
     38  1.13     lukem 
     39  1.13     lukem #include <sys/cdefs.h>
     40  1.18  drochner __KERNEL_RCSID(0, "$NetBSD: hd64465pcmcia.c,v 1.18 2005/06/28 18:30:00 drochner Exp $");
     41   1.1       uch 
     42   1.1       uch #include <sys/param.h>
     43   1.1       uch #include <sys/systm.h>
     44   1.1       uch #include <sys/device.h>
     45   1.1       uch #include <sys/malloc.h>
     46   1.1       uch #include <sys/kthread.h>
     47   1.1       uch #include <sys/boot_flag.h>
     48   1.1       uch 
     49   1.1       uch #include <uvm/uvm_extern.h>
     50   1.1       uch 
     51   1.1       uch #include <machine/bus.h>
     52   1.1       uch #include <machine/intr.h>
     53   1.1       uch 
     54   1.1       uch #include <dev/pcmcia/pcmciareg.h>
     55   1.1       uch #include <dev/pcmcia/pcmciavar.h>
     56   1.1       uch #include <dev/pcmcia/pcmciachip.h>
     57   1.1       uch 
     58   1.1       uch #include <sh3/bscreg.h>
     59   1.5       uch #include <sh3/mmu.h>
     60   1.1       uch 
     61   1.1       uch #include <hpcsh/dev/hd64465/hd64465reg.h>
     62   1.1       uch #include <hpcsh/dev/hd64465/hd64465var.h>
     63   1.4       uch #include <hpcsh/dev/hd64465/hd64465intcreg.h>
     64   1.1       uch #include <hpcsh/dev/hd64461/hd64461pcmciareg.h>
     65   1.1       uch 
     66   1.1       uch #include "locators.h"
     67   1.1       uch 
     68   1.1       uch #ifdef	HD64465PCMCIA_DEBUG
     69   1.5       uch #define	DPRINTF_ENABLE
     70   1.5       uch #define	DPRINTF_DEBUG	hd64465pcmcia_debug
     71   1.1       uch #endif
     72   1.1       uch #include <machine/debug.h>
     73   1.1       uch 
     74   1.1       uch enum memory_window_16 {
     75   1.1       uch 	MEMWIN_16M_COMMON_0,
     76   1.1       uch 	MEMWIN_16M_COMMON_1,
     77   1.1       uch 	MEMWIN_16M_COMMON_2,
     78   1.1       uch 	MEMWIN_16M_COMMON_3,
     79   1.1       uch };
     80   1.5       uch #define	MEMWIN_16M_MAX	4
     81   1.1       uch 
     82   1.1       uch enum hd64465pcmcia_event_type {
     83   1.1       uch 	EVENT_NONE,
     84   1.1       uch 	EVENT_INSERT,
     85   1.1       uch 	EVENT_REMOVE,
     86   1.1       uch };
     87   1.5       uch #define	EVENT_QUEUE_MAX		5
     88   1.1       uch 
     89   1.1       uch struct hd64465pcmcia_softc; /* forward declaration */
     90   1.1       uch 
     91   1.1       uch struct hd64465pcmcia_window_cookie {
     92   1.1       uch 	bus_space_tag_t wc_tag;
     93   1.1       uch 	bus_space_handle_t wc_handle;
     94   1.1       uch 	int wc_size;
     95   1.1       uch 	int wc_window;
     96   1.1       uch };
     97   1.1       uch 
     98   1.1       uch struct hd64465pcmcia_channel {
     99   1.1       uch 	struct hd64465pcmcia_softc *ch_parent;
    100   1.1       uch 	struct device *ch_pcmcia;
    101   1.1       uch 	int ch_channel;
    102   1.1       uch 
    103   1.1       uch 	/* memory space */
    104   1.1       uch 	bus_space_tag_t ch_memt;
    105   1.1       uch 	bus_space_handle_t ch_memh;
    106   1.1       uch 	bus_addr_t ch_membase_addr;
    107   1.1       uch 	bus_size_t ch_memsize;
    108   1.1       uch 	bus_space_tag_t ch_cmemt[MEMWIN_16M_MAX];
    109   1.1       uch 
    110   1.1       uch 	/* I/O space */
    111   1.1       uch 	bus_space_tag_t ch_iot;
    112   1.1       uch 	bus_addr_t ch_iobase;
    113   1.1       uch 	bus_size_t ch_iosize;
    114   1.1       uch 
    115   1.1       uch 	/* card interrupt */
    116   1.1       uch 	int (*ch_ih_card_func)(void *);
    117   1.1       uch 	void *ch_ih_card_arg;
    118   1.1       uch 	int ch_attached;
    119   1.1       uch };
    120   1.1       uch 
    121   1.1       uch struct hd64465pcmcia_event {
    122   1.1       uch 	int __queued;
    123   1.1       uch 	enum hd64465pcmcia_event_type pe_type;
    124   1.1       uch 	struct hd64465pcmcia_channel *pe_ch;
    125   1.1       uch 	SIMPLEQ_ENTRY(hd64465pcmcia_event) pe_link;
    126   1.1       uch };
    127   1.1       uch 
    128   1.1       uch struct hd64465pcmcia_softc {
    129   1.1       uch 	struct device sc_dev;
    130   1.1       uch 	enum hd64465_module_id sc_module_id;
    131   1.1       uch 	int sc_shutdown;
    132   1.1       uch 
    133   1.1       uch 	/* kv mapped Area 5, 6 */
    134   1.1       uch 	vaddr_t sc_area5;
    135   1.1       uch 	vaddr_t sc_area6;
    136   1.1       uch 
    137   1.1       uch 	/* CSC event */
    138   1.1       uch 	struct proc *sc_event_thread;
    139   1.1       uch 	struct hd64465pcmcia_event sc_event_pool[EVENT_QUEUE_MAX];
    140   1.1       uch 	SIMPLEQ_HEAD (, hd64465pcmcia_event) sc_event_head;
    141   1.1       uch 
    142   1.1       uch 	struct hd64465pcmcia_channel sc_ch[2];
    143   1.1       uch };
    144   1.1       uch 
    145   1.1       uch STATIC int hd64465pcmcia_chip_mem_alloc(pcmcia_chipset_handle_t, bus_size_t,
    146   1.1       uch     struct pcmcia_mem_handle *);
    147   1.1       uch STATIC void hd64465pcmcia_chip_mem_free(pcmcia_chipset_handle_t,
    148   1.1       uch     struct pcmcia_mem_handle *);
    149   1.1       uch STATIC int hd64465pcmcia_chip_mem_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    150   1.1       uch     bus_size_t, struct pcmcia_mem_handle *, bus_size_t *, int *);
    151   1.1       uch STATIC void hd64465pcmcia_chip_mem_unmap(pcmcia_chipset_handle_t, int);
    152   1.1       uch STATIC int hd64465pcmcia_chip_io_alloc(pcmcia_chipset_handle_t, bus_addr_t,
    153   1.1       uch     bus_size_t, bus_size_t, struct pcmcia_io_handle *);
    154   1.1       uch STATIC void hd64465pcmcia_chip_io_free(pcmcia_chipset_handle_t,
    155   1.1       uch     struct pcmcia_io_handle *);
    156   1.1       uch STATIC int hd64465pcmcia_chip_io_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    157   1.1       uch     bus_size_t, struct pcmcia_io_handle *, int *);
    158   1.1       uch STATIC void hd64465pcmcia_chip_io_unmap(pcmcia_chipset_handle_t, int);
    159   1.1       uch STATIC void hd64465pcmcia_chip_socket_enable(pcmcia_chipset_handle_t);
    160   1.1       uch STATIC void hd64465pcmcia_chip_socket_disable(pcmcia_chipset_handle_t);
    161  1.15   mycroft STATIC void hd64465pcmcia_chip_socket_settype(pcmcia_chipset_handle_t, int);
    162   1.1       uch STATIC void *hd64465pcmcia_chip_intr_establish(pcmcia_chipset_handle_t,
    163   1.1       uch     struct pcmcia_function *, int, int (*)(void *), void *);
    164   1.1       uch STATIC void hd64465pcmcia_chip_intr_disestablish(pcmcia_chipset_handle_t,
    165   1.1       uch     void *);
    166   1.1       uch 
    167   1.1       uch STATIC struct pcmcia_chip_functions hd64465pcmcia_functions = {
    168   1.1       uch 	hd64465pcmcia_chip_mem_alloc,
    169   1.1       uch 	hd64465pcmcia_chip_mem_free,
    170   1.1       uch 	hd64465pcmcia_chip_mem_map,
    171   1.1       uch 	hd64465pcmcia_chip_mem_unmap,
    172   1.1       uch 	hd64465pcmcia_chip_io_alloc,
    173   1.1       uch 	hd64465pcmcia_chip_io_free,
    174   1.1       uch 	hd64465pcmcia_chip_io_map,
    175   1.1       uch 	hd64465pcmcia_chip_io_unmap,
    176   1.1       uch 	hd64465pcmcia_chip_intr_establish,
    177   1.1       uch 	hd64465pcmcia_chip_intr_disestablish,
    178   1.1       uch 	hd64465pcmcia_chip_socket_enable,
    179   1.1       uch 	hd64465pcmcia_chip_socket_disable,
    180  1.15   mycroft 	hd64465pcmcia_chip_socket_settype,
    181   1.1       uch };
    182   1.1       uch 
    183   1.1       uch STATIC int hd64465pcmcia_match(struct device *, struct cfdata *, void *);
    184   1.1       uch STATIC void hd64465pcmcia_attach(struct device *, struct device *, void *);
    185   1.1       uch STATIC int hd64465pcmcia_print(void *, const char *);
    186  1.18  drochner STATIC int hd64465pcmcia_submatch(struct device *, struct cfdata *,
    187  1.18  drochner 				  const locdesc_t *, void *);
    188   1.1       uch 
    189   1.9   thorpej CFATTACH_DECL(hd64465pcmcia, sizeof(struct hd64465pcmcia_softc),
    190  1.10   thorpej     hd64465pcmcia_match, hd64465pcmcia_attach, NULL, NULL);
    191   1.1       uch 
    192   1.1       uch STATIC void hd64465pcmcia_attach_channel(struct hd64465pcmcia_softc *, int);
    193   1.1       uch /* hot plug */
    194   1.1       uch STATIC void hd64465pcmcia_create_event_thread(void *);
    195   1.1       uch STATIC void hd64465pcmcia_event_thread(void *);
    196   1.2       uch STATIC void __queue_event(struct hd64465pcmcia_channel *,
    197   1.1       uch     enum hd64465pcmcia_event_type);
    198   1.1       uch /* interrupt handler */
    199   1.1       uch STATIC int hd64465pcmcia_intr(void *);
    200   1.1       uch /* card status */
    201   1.2       uch STATIC enum hd64465pcmcia_event_type __detect_card(int);
    202   1.1       uch STATIC void hd64465pcmcia_memory_window16_switch(int,  enum memory_window_16);
    203   1.1       uch /* bus width */
    204   1.1       uch STATIC void __sh_set_bus_width(int, int);
    205   1.1       uch /* bus space access */
    206   1.1       uch STATIC int __sh_hd64465_map(vaddr_t, paddr_t, size_t, u_int32_t);
    207   1.1       uch STATIC vaddr_t __sh_hd64465_map_2page(paddr_t);
    208   1.1       uch 
    209   1.5       uch #define	DELAY_MS(x)	delay((x) * 1000)
    210   1.1       uch 
    211   1.1       uch int
    212   1.1       uch hd64465pcmcia_match(struct device *parent, struct cfdata *cf, void *aux)
    213   1.1       uch {
    214   1.1       uch 	struct hd64465_attach_args *ha = aux;
    215   1.1       uch 
    216   1.1       uch 	return (ha->ha_module_id == HD64465_MODULE_PCMCIA);
    217   1.1       uch }
    218   1.1       uch 
    219   1.1       uch void
    220   1.1       uch hd64465pcmcia_attach(struct device *parent, struct device *self, void *aux)
    221   1.1       uch {
    222   1.1       uch 	struct hd64465_attach_args *ha = aux;
    223   1.1       uch 	struct hd64465pcmcia_softc *sc = (struct hd64465pcmcia_softc *)self;
    224   1.1       uch 
    225   1.1       uch 	sc->sc_module_id = ha->ha_module_id;
    226   1.5       uch 
    227   1.1       uch 	printf("\n");
    228   1.1       uch 
    229   1.1       uch 	sc->sc_area5 = __sh_hd64465_map_2page(0x14000000); /* area 5 */
    230   1.1       uch 	sc->sc_area6 = __sh_hd64465_map_2page(0x18000000); /* area 6 */
    231   1.1       uch 
    232  1.14  jdolecek 	if (sc->sc_area5 == 0 || sc->sc_area6 == 0) {
    233   1.1       uch 		printf("%s: can't map memory.\n", sc->sc_dev.dv_xname);
    234   1.1       uch 		if (sc->sc_area5)
    235  1.17      yamt 			uvm_km_free(kernel_map, sc->sc_area5, 0x03000000,
    236  1.17      yamt 			    UVM_KMF_VAONLY);
    237   1.1       uch 		if (sc->sc_area6)
    238  1.17      yamt 			uvm_km_free(kernel_map, sc->sc_area6, 0x03000000,
    239  1.17      yamt 			    UVM_KMF_VAONLY);
    240   1.1       uch 
    241   1.1       uch 		return;
    242   1.1       uch 	}
    243   1.1       uch 
    244   1.1       uch 	/* Channel 0/1 common CSC event queue */
    245   1.1       uch 	SIMPLEQ_INIT (&sc->sc_event_head);
    246   1.1       uch 	kthread_create(hd64465pcmcia_create_event_thread, sc);
    247   1.1       uch 
    248   1.1       uch 	hd64465pcmcia_attach_channel(sc, 0);
    249   1.1       uch 	hd64465pcmcia_attach_channel(sc, 1);
    250   1.1       uch }
    251   1.1       uch 
    252   1.1       uch void
    253   1.1       uch hd64465pcmcia_create_event_thread(void *arg)
    254   1.1       uch {
    255   1.1       uch 	struct hd64465pcmcia_softc *sc = arg;
    256   1.1       uch 	int error;
    257   1.1       uch 
    258   1.1       uch 	error = kthread_create1(hd64465pcmcia_event_thread, sc,
    259   1.1       uch 	    &sc->sc_event_thread, "%s", sc->sc_dev.dv_xname);
    260   1.1       uch 
    261   1.1       uch 	KASSERT(error == 0);
    262   1.1       uch }
    263   1.1       uch 
    264   1.1       uch void
    265   1.1       uch hd64465pcmcia_event_thread(void *arg)
    266   1.1       uch {
    267   1.1       uch 	struct hd64465pcmcia_softc *sc = arg;
    268   1.1       uch 	struct hd64465pcmcia_event *pe;
    269   1.1       uch 	int s;
    270   1.5       uch 
    271   1.1       uch 	while (!sc->sc_shutdown) {
    272   1.1       uch 		tsleep(sc, PWAIT, "CSC wait", 0);
    273   1.1       uch 		s = splhigh();
    274   1.1       uch 		while ((pe = SIMPLEQ_FIRST(&sc->sc_event_head))) {
    275   1.1       uch 			splx(s);
    276   1.1       uch 			switch (pe->pe_type) {
    277   1.1       uch 			default:
    278   1.1       uch 				printf("%s: unknown event.\n", __FUNCTION__);
    279   1.1       uch 				break;
    280   1.1       uch 			case EVENT_INSERT:
    281   1.1       uch 				DPRINTF("insert event.\n");
    282   1.1       uch 				pcmcia_card_attach(pe->pe_ch->ch_pcmcia);
    283   1.1       uch 				break;
    284   1.1       uch 			case EVENT_REMOVE:
    285   1.1       uch 				DPRINTF("remove event.\n");
    286   1.1       uch 				pcmcia_card_detach(pe->pe_ch->ch_pcmcia,
    287   1.1       uch 				    DETACH_FORCE);
    288   1.1       uch 				break;
    289   1.1       uch 			}
    290   1.1       uch 			s = splhigh();
    291   1.6     lukem 			SIMPLEQ_REMOVE_HEAD(&sc->sc_event_head, pe_link);
    292   1.1       uch 			pe->__queued = 0;
    293   1.1       uch 		}
    294   1.1       uch 		splx(s);
    295   1.1       uch 	}
    296   1.1       uch 	/* NOTREACHED */
    297   1.1       uch }
    298   1.1       uch 
    299   1.1       uch int
    300   1.1       uch hd64465pcmcia_print(void *arg, const char *pnp)
    301   1.1       uch {
    302   1.1       uch 
    303   1.1       uch 	if (pnp)
    304  1.11   thorpej 		aprint_normal("pcmcia at %s", pnp);
    305   1.1       uch 
    306   1.1       uch 	return (UNCONF);
    307   1.1       uch }
    308   1.1       uch 
    309   1.1       uch int
    310  1.18  drochner hd64465pcmcia_submatch(struct device *parent, struct cfdata *cf,
    311  1.18  drochner 		       const locdesc_t *ldesc, void *aux)
    312   1.1       uch {
    313   1.1       uch 	struct pcmciabus_attach_args *paa = aux;
    314   1.1       uch 	struct hd64465pcmcia_channel *ch =
    315   1.1       uch 	    (struct hd64465pcmcia_channel *)paa->pch;
    316   1.1       uch 
    317   1.1       uch 	if (ch->ch_channel == 0) {
    318   1.1       uch 		if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
    319   1.1       uch 		    PCMCIABUSCF_CONTROLLER_DEFAULT &&
    320   1.1       uch 		    cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 0)
    321   1.1       uch 			return 0;
    322   1.1       uch 	} else {
    323   1.1       uch 		if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
    324   1.1       uch 		    PCMCIABUSCF_CONTROLLER_DEFAULT &&
    325   1.1       uch 		    cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 1)
    326   1.1       uch 			return 0;
    327   1.1       uch 	}
    328   1.1       uch 	paa->pct = (pcmcia_chipset_tag_t)&hd64465pcmcia_functions;
    329   1.1       uch 
    330   1.7   thorpej 	return (config_match(parent, cf, aux));
    331   1.1       uch }
    332   1.1       uch 
    333   1.1       uch void
    334   1.1       uch hd64465pcmcia_attach_channel(struct hd64465pcmcia_softc *sc, int channel)
    335   1.1       uch {
    336   1.1       uch 	struct device *parent = (struct device *)sc;
    337   1.1       uch 	struct hd64465pcmcia_channel *ch = &sc->sc_ch[channel];
    338   1.5       uch 	struct pcmciabus_attach_args paa;
    339   1.1       uch 	bus_addr_t baseaddr;
    340   1.1       uch 	u_int8_t r;
    341   1.1       uch 	int i;
    342   1.1       uch 
    343   1.1       uch 	ch->ch_parent = sc;
    344   1.1       uch 	ch->ch_channel = channel;
    345   1.1       uch 
    346   1.5       uch 	/*
    347   1.5       uch 	 * Continuous 16-MB Area Mode
    348   1.1       uch 	 */
    349   1.1       uch 	/* set Continuous 16-MB Area Mode */
    350   1.1       uch 	r = hd64465_reg_read_1(HD64461_PCCGCR(channel));
    351   1.1       uch 	r &= ~HD64461_PCCGCR_MMOD;
    352   1.1       uch 	r |= HD64461_PCCGCR_MMOD_16M;
    353   1.1       uch 	hd64465_reg_write_1(HD64461_PCCGCR(channel), r);
    354   1.1       uch 
    355   1.1       uch 	/* Attibute/Common memory extent */
    356   1.1       uch 	baseaddr = (channel == 0) ? sc->sc_area6 : sc->sc_area5;
    357   1.1       uch 
    358   1.1       uch 	ch->ch_memt = bus_space_create(0, "PCMCIA attribute memory",
    359   1.1       uch 	    baseaddr, 0x01000000); /* 16MB */
    360   1.1       uch 	bus_space_alloc(ch->ch_memt, 0, 0x00ffffff, 0x0001000,
    361   1.1       uch 	    0x1000, 0x1000, 0, &ch->ch_membase_addr, &ch->ch_memh);
    362   1.1       uch 
    363   1.1       uch 	/* Common memory space extent */
    364   1.1       uch 	ch->ch_memsize = 0x01000000;
    365   1.1       uch 	for (i = 0; i < MEMWIN_16M_MAX; i++) {
    366   1.1       uch 		ch->ch_cmemt[i] = bus_space_create(0, "PCMCIA common memory",
    367   1.1       uch 		    baseaddr + 0x01000000, ch->ch_memsize);
    368   1.1       uch 	}
    369   1.1       uch 
    370   1.1       uch 	/* I/O port extent */
    371   1.1       uch 	ch->ch_iobase = 0;
    372   1.1       uch 	ch->ch_iosize = 0x01000000;
    373   1.5       uch 	ch->ch_iot = bus_space_create(0, "PCMCIA I/O port",
    374   1.1       uch 	    baseaddr + 0x01000000 * 2, ch->ch_iosize);
    375   1.1       uch 
    376   1.1       uch 	/* Interrupt */
    377   1.4       uch 	hd64465_intr_establish(channel ? HD64465_PCC1 : HD64465_PCC0,
    378   1.4       uch 	    IST_LEVEL, IPL_TTY, hd64465pcmcia_intr, ch);
    379   1.1       uch 
    380   1.1       uch 	paa.paa_busname = "pcmcia";
    381   1.1       uch 	paa.pch = (pcmcia_chipset_handle_t)ch;
    382   1.1       uch 	paa.iobase = ch->ch_iobase;
    383   1.1       uch 	paa.iosize = ch->ch_iosize;
    384   1.1       uch 
    385  1.18  drochner 	ch->ch_pcmcia = config_found_sm_loc(parent, "pcmciabus", NULL, &paa,
    386  1.18  drochner 	    hd64465pcmcia_print, hd64465pcmcia_submatch);
    387   1.1       uch 
    388   1.2       uch 	if (ch->ch_pcmcia && (__detect_card(ch->ch_channel) == EVENT_INSERT)) {
    389   1.1       uch 		ch->ch_attached = 1;
    390   1.1       uch 		pcmcia_card_attach(ch->ch_pcmcia);
    391   1.1       uch 	}
    392   1.1       uch }
    393   1.1       uch 
    394   1.1       uch int
    395   1.1       uch hd64465pcmcia_intr(void *arg)
    396   1.1       uch {
    397   1.1       uch 	struct hd64465pcmcia_channel *ch = (struct hd64465pcmcia_channel *)arg;
    398   1.1       uch 	u_int32_t cscr;
    399   1.1       uch 	u_int8_t r;
    400   1.1       uch 	int ret = 0;
    401   1.1       uch 
    402   1.1       uch 	cscr = HD64461_PCCCSCR(ch->ch_channel);
    403   1.1       uch 	r = hd64465_reg_read_1(cscr);
    404   1.1       uch 
    405   1.1       uch 	/* clear interrtupt (don't change power switch select) */
    406   1.1       uch 	hd64465_reg_write_1(cscr, r & ~0x40);
    407   1.1       uch 
    408   1.1       uch 	if (r & (0x60 | 0x04/* for memory mapped mode*/)) {
    409   1.1       uch 		if (ch->ch_ih_card_func) {
    410   1.1       uch 			ret = (*ch->ch_ih_card_func)(ch->ch_ih_card_arg);
    411   1.1       uch 		} else {
    412   1.1       uch 			DPRINTF("spurious IREQ interrupt.\n");
    413   1.1       uch 		}
    414   1.1       uch 	}
    415   1.1       uch 
    416   1.1       uch 	if (r & HD64461_PCC0CSCR_P0CDC)
    417   1.2       uch 		__queue_event(ch, __detect_card(ch->ch_channel));
    418   1.1       uch 
    419   1.1       uch 	return (ret);
    420   1.1       uch }
    421   1.1       uch 
    422   1.1       uch void
    423   1.2       uch __queue_event(struct hd64465pcmcia_channel *ch,
    424   1.1       uch     enum hd64465pcmcia_event_type type)
    425   1.1       uch {
    426   1.1       uch 	struct hd64465pcmcia_event *pe, *pool;
    427   1.1       uch 	struct hd64465pcmcia_softc *sc = ch->ch_parent;
    428   1.1       uch 	int i;
    429   1.1       uch 	int s = splhigh();
    430   1.1       uch 
    431   1.1       uch 	if (type == EVENT_NONE)
    432   1.1       uch 		goto out;
    433   1.1       uch 
    434   1.1       uch 	pe = 0;
    435   1.1       uch 	pool = sc->sc_event_pool;
    436   1.1       uch 	for (i = 0; i < EVENT_QUEUE_MAX; i++) {
    437   1.1       uch 		if (!pool[i].__queued) {
    438   1.1       uch 			pe = &pool[i];
    439   1.1       uch 			break;
    440   1.1       uch 		}
    441   1.1       uch 	}
    442   1.1       uch 
    443   1.1       uch 	if (pe == 0) {
    444   1.1       uch 		printf("%s: event FIFO overflow (max %d).\n", __FUNCTION__,
    445   1.1       uch 		    EVENT_QUEUE_MAX);
    446   1.1       uch 		goto out;
    447   1.1       uch 	}
    448   1.1       uch 
    449   1.1       uch 	if ((ch->ch_attached && (type == EVENT_INSERT)) ||
    450   1.1       uch 	    (!ch->ch_attached && (type == EVENT_REMOVE))) {
    451   1.1       uch 		DPRINTF("spurious CSC interrupt.\n");
    452   1.1       uch 		goto out;
    453   1.1       uch 	}
    454   1.1       uch 
    455   1.1       uch 	ch->ch_attached = (type == EVENT_INSERT);
    456   1.1       uch 	pe->__queued = 1;
    457   1.1       uch 	pe->pe_type = type;
    458   1.1       uch 	pe->pe_ch = ch;
    459   1.1       uch 	SIMPLEQ_INSERT_TAIL(&sc->sc_event_head, pe, pe_link);
    460   1.1       uch 	wakeup(sc);
    461   1.1       uch  out:
    462   1.1       uch 	splx(s);
    463   1.1       uch }
    464   1.1       uch 
    465   1.1       uch /*
    466   1.1       uch  * Interface for pcmcia driver.
    467   1.1       uch  */
    468   1.1       uch /*
    469   1.1       uch  * Interrupt.
    470   1.1       uch  */
    471   1.1       uch void *
    472   1.1       uch hd64465pcmcia_chip_intr_establish(pcmcia_chipset_handle_t pch,
    473   1.1       uch     struct pcmcia_function *pf, int ipl, int (*ih_func)(void *), void *ih_arg)
    474   1.1       uch {
    475   1.1       uch 	struct hd64465pcmcia_channel *ch = (struct hd64465pcmcia_channel *)pch;
    476   1.1       uch 	int channel = ch->ch_channel;
    477   1.1       uch 	bus_addr_t cscier = HD64461_PCCCSCIER(channel);
    478   1.1       uch 	u_int8_t r;
    479   1.1       uch 	int s = splhigh();
    480   1.1       uch 
    481   1.4       uch 	hd6446x_intr_priority(ch->ch_channel == 0 ? HD64465_PCC0 : HD64465_PCC1,
    482   1.4       uch 	    ipl);
    483   1.4       uch 
    484   1.1       uch 	ch->ch_ih_card_func = ih_func;
    485   1.1       uch 	ch->ch_ih_card_arg = ih_arg;
    486   1.1       uch 
    487   1.1       uch 	/* Enable card interrupt */
    488   1.1       uch 	r = hd64465_reg_read_1(cscier);
    489   1.1       uch 	/* set level mode */
    490   1.1       uch 	r &= ~HD64461_PCC0CSCIER_P0IREQE_MASK;
    491   1.1       uch 	r |= HD64461_PCC0CSCIER_P0IREQE_LEVEL;
    492   1.1       uch 	hd64465_reg_write_1(cscier, r);
    493   1.1       uch 
    494   1.1       uch 	splx(s);
    495   1.1       uch 
    496   1.1       uch 	return (void *)ih_func;
    497   1.1       uch }
    498   1.1       uch 
    499   1.1       uch void
    500   1.1       uch hd64465pcmcia_chip_intr_disestablish(pcmcia_chipset_handle_t pch, void *ih)
    501   1.1       uch {
    502   1.1       uch 	struct hd64465pcmcia_channel *ch = (struct hd64465pcmcia_channel *)pch;
    503   1.1       uch 	int channel = ch->ch_channel;
    504   1.1       uch 	bus_addr_t cscier = HD64461_PCCCSCIER(channel);
    505   1.1       uch 	int s = splhigh();
    506   1.1       uch 	u_int8_t r;
    507   1.4       uch 
    508   1.4       uch 	hd6446x_intr_priority(ch->ch_channel == 0 ? HD64465_PCC0 : HD64465_PCC1,
    509   1.4       uch 	    IPL_TTY);
    510   1.1       uch 
    511   1.1       uch 	/* Disable card interrupt */
    512   1.1       uch 	r = hd64465_reg_read_1(cscier);
    513   1.1       uch 	r &= ~HD64461_PCC0CSCIER_P0IREQE_MASK;
    514   1.1       uch 	r |= HD64461_PCC0CSCIER_P0IREQE_NONE;
    515   1.1       uch 	hd64465_reg_write_1(cscier, r);
    516   1.1       uch 
    517   1.1       uch 	ch->ch_ih_card_func = 0;
    518   1.1       uch 
    519   1.1       uch 	splx(s);
    520   1.1       uch }
    521   1.1       uch 
    522   1.1       uch /*
    523   1.1       uch  * Bus resources.
    524   1.1       uch  */
    525   1.1       uch int
    526   1.1       uch hd64465pcmcia_chip_mem_alloc(pcmcia_chipset_handle_t pch, bus_size_t size,
    527   1.1       uch     struct pcmcia_mem_handle *pcmhp)
    528   1.1       uch {
    529   1.1       uch 	struct hd64465pcmcia_channel *ch = (struct hd64465pcmcia_channel *)pch;
    530   1.1       uch 
    531   1.1       uch 	pcmhp->memt = ch->ch_memt;
    532   1.1       uch 	pcmhp->addr = ch->ch_membase_addr;
    533   1.1       uch 	pcmhp->memh = ch->ch_memh;
    534   1.1       uch 	pcmhp->size = size;
    535   1.1       uch 	pcmhp->realsize = size;
    536   1.1       uch 
    537   1.1       uch 	DPRINTF("base 0x%08lx size %#lx\n", pcmhp->addr, size);
    538   1.1       uch 
    539   1.1       uch 	return (0);
    540   1.1       uch }
    541   1.1       uch 
    542   1.1       uch void
    543   1.1       uch hd64465pcmcia_chip_mem_free(pcmcia_chipset_handle_t pch,
    544   1.1       uch     struct pcmcia_mem_handle *pcmhp)
    545   1.1       uch {
    546   1.1       uch 	/* NO-OP */
    547   1.1       uch }
    548   1.1       uch 
    549   1.1       uch int
    550   1.1       uch hd64465pcmcia_chip_mem_map(pcmcia_chipset_handle_t pch, int kind,
    551   1.1       uch     bus_addr_t card_addr, bus_size_t size, struct pcmcia_mem_handle *pcmhp,
    552   1.1       uch     bus_size_t *offsetp, int *windowp)
    553   1.1       uch {
    554   1.1       uch 	struct hd64465pcmcia_channel *ch = (struct hd64465pcmcia_channel *)pch;
    555   1.1       uch 	struct hd64465pcmcia_window_cookie *cookie;
    556   1.1       uch 	bus_addr_t ofs;
    557   1.1       uch 
    558   1.1       uch 	cookie = malloc(sizeof(struct hd64465pcmcia_window_cookie),
    559   1.1       uch 	    M_DEVBUF, M_NOWAIT);
    560   1.1       uch 	KASSERT(cookie);
    561   1.1       uch 	memset(cookie, 0, sizeof(struct hd64465pcmcia_window_cookie));
    562   1.1       uch 
    563   1.1       uch 	/* Address */
    564   1.1       uch 	if ((kind & ~PCMCIA_WIDTH_MEM_MASK) == PCMCIA_MEM_ATTR) {
    565   1.1       uch 		cookie->wc_tag = ch->ch_memt;
    566   1.1       uch 		if (bus_space_subregion(ch->ch_memt, ch->ch_memh, card_addr,
    567   1.1       uch 		    size, &cookie->wc_handle) != 0)
    568   1.1       uch 			goto bad;
    569   1.5       uch 
    570   1.1       uch 		*offsetp = card_addr;
    571   1.1       uch 		cookie->wc_window = -1;
    572   1.1       uch 	} else {
    573   1.1       uch 		int window = card_addr / ch->ch_memsize;
    574   1.1       uch 		KASSERT(window < MEMWIN_16M_MAX);
    575   1.1       uch 
    576   1.1       uch 		cookie->wc_tag = ch->ch_cmemt[window];
    577   1.1       uch 		ofs = card_addr - window * ch->ch_memsize;
    578   1.1       uch 		if (bus_space_map(cookie->wc_tag, ofs, size, 0,
    579   1.1       uch 		    &cookie->wc_handle) != 0)
    580   1.1       uch 			goto bad;
    581   1.5       uch 
    582   1.1       uch 		/* XXX bogus. check window per common memory access. */
    583   1.1       uch 		hd64465pcmcia_memory_window16_switch(ch->ch_channel, window);
    584   1.1       uch 		*offsetp = ofs + 0x01000000; /* skip attribute area */
    585   1.1       uch 		cookie->wc_window = window;
    586   1.1       uch 	}
    587   1.1       uch 	cookie->wc_size = size;
    588   1.1       uch 	*windowp = (int)cookie;
    589   1.1       uch 
    590   1.1       uch 	DPRINTF("(%s) %#lx+%#lx-> %#lx+%#lx\n", kind == PCMCIA_MEM_ATTR ?
    591   1.1       uch 	    "attribute" : "common", ch->ch_memh, card_addr, *offsetp, size);
    592   1.1       uch 
    593   1.1       uch 	return (0);
    594   1.1       uch  bad:
    595   1.1       uch 	DPRINTF("%#lx-%#lx map failed.\n", card_addr, size);
    596   1.1       uch 	free(cookie, M_DEVBUF);
    597   1.1       uch 
    598   1.1       uch 	return (1);
    599   1.1       uch }
    600   1.1       uch 
    601   1.1       uch void
    602   1.1       uch hd64465pcmcia_chip_mem_unmap(pcmcia_chipset_handle_t pch, int window)
    603   1.1       uch {
    604   1.1       uch 	struct hd64465pcmcia_window_cookie *cookie = (void *)window;
    605   1.1       uch 
    606   1.1       uch 	if (cookie->wc_window != -1)
    607   1.1       uch 		bus_space_unmap(cookie->wc_tag, cookie->wc_handle,
    608   1.1       uch 		    cookie->wc_size);
    609   1.1       uch 	DPRINTF("%#lx-%#x\n", cookie->wc_handle, cookie->wc_size);
    610   1.1       uch 	free(cookie, M_DEVBUF);
    611   1.1       uch }
    612   1.1       uch 
    613   1.1       uch int
    614   1.1       uch hd64465pcmcia_chip_io_alloc(pcmcia_chipset_handle_t pch, bus_addr_t start,
    615   1.1       uch     bus_size_t size, bus_size_t align, struct pcmcia_io_handle *pcihp)
    616   1.1       uch {
    617   1.1       uch 	struct hd64465pcmcia_channel *ch = (struct hd64465pcmcia_channel *)pch;
    618   1.1       uch 
    619   1.1       uch 	if (start) {
    620   1.1       uch 		if (bus_space_map(ch->ch_iot, start, size, 0, &pcihp->ioh)) {
    621   1.1       uch 			DPRINTF("couldn't map %#lx+%#lx\n", start, size);
    622   1.1       uch 			return (1);
    623   1.1       uch 		}
    624   1.1       uch 		pcihp->addr = pcihp->ioh;
    625   1.1       uch 		DPRINTF("map %#lx+%#lx\n", start, size);
    626   1.1       uch 	} else {
    627   1.1       uch 		if (bus_space_alloc(ch->ch_iot, ch->ch_iobase,
    628   1.1       uch 		    ch->ch_iobase + ch->ch_iosize - 1,
    629   1.1       uch 		    size, align, 0, 0, &pcihp->addr, &pcihp->ioh)) {
    630   1.1       uch 			DPRINTF("couldn't allocate %#lx\n", size);
    631   1.1       uch 			return (1);
    632   1.1       uch 		}
    633   1.1       uch 		pcihp->flags = PCMCIA_IO_ALLOCATED;
    634   1.1       uch 	}
    635   1.1       uch 	DPRINTF("%#lx from %#lx\n", size, pcihp->addr);
    636   1.1       uch 
    637   1.1       uch 	pcihp->iot = ch->ch_iot;
    638   1.1       uch 	pcihp->size = size;
    639   1.1       uch 
    640   1.1       uch 	return (0);
    641   1.1       uch }
    642   1.1       uch 
    643   1.1       uch int
    644   1.1       uch hd64465pcmcia_chip_io_map(pcmcia_chipset_handle_t pch, int width,
    645   1.1       uch     bus_addr_t offset, bus_size_t size, struct pcmcia_io_handle *pcihp,
    646   1.1       uch     int *windowp)
    647   1.1       uch {
    648   1.1       uch 	struct hd64465pcmcia_channel *ch = (struct hd64465pcmcia_channel *)pch;
    649   1.1       uch #ifdef HD64465PCMCIA_DEBUG
    650   1.1       uch 	static const char *width_names[] = { "auto", "io8", "io16" };
    651   1.1       uch #endif
    652   1.1       uch 
    653   1.1       uch 	__sh_set_bus_width(ch->ch_channel, width);
    654   1.1       uch 
    655   1.1       uch 	DPRINTF("%#lx:%#lx+%#lx %s\n", pcihp->ioh, offset, size,
    656   1.1       uch 	    width_names[width]);
    657   1.1       uch 
    658   1.1       uch 	return (0);
    659   1.1       uch }
    660   1.1       uch 
    661   1.1       uch void
    662   1.1       uch hd64465pcmcia_chip_io_free(pcmcia_chipset_handle_t pch,
    663   1.1       uch     struct pcmcia_io_handle *pcihp)
    664   1.1       uch {
    665   1.1       uch 
    666   1.1       uch 	if (pcihp->flags & PCMCIA_IO_ALLOCATED)
    667   1.1       uch 		bus_space_free(pcihp->iot, pcihp->ioh, pcihp->size);
    668   1.1       uch 	else
    669   1.1       uch 		bus_space_unmap(pcihp->iot, pcihp->ioh, pcihp->size);
    670   1.1       uch 
    671   1.1       uch 	DPRINTF("%#lx+%#lx\n", pcihp->ioh, pcihp->size);
    672   1.1       uch }
    673   1.1       uch 
    674   1.1       uch void
    675   1.1       uch hd64465pcmcia_chip_io_unmap(pcmcia_chipset_handle_t pch, int window)
    676   1.1       uch {
    677   1.1       uch 	/* nothing to do */
    678   1.1       uch }
    679   1.1       uch 
    680   1.1       uch /*
    681   1.1       uch  * Enable/Disable
    682   1.1       uch  */
    683   1.1       uch void
    684   1.1       uch hd64465pcmcia_chip_socket_enable(pcmcia_chipset_handle_t pch)
    685   1.1       uch {
    686   1.1       uch 	struct hd64465pcmcia_channel *ch = (struct hd64465pcmcia_channel *)pch;
    687   1.1       uch 	int channel = ch->ch_channel;
    688  1.16   mycroft 	bus_addr_t gcr;
    689  1.16   mycroft 	u_int8_t r;
    690   1.1       uch 
    691   1.1       uch 	DPRINTF("enable channel %d\n", channel);
    692  1.16   mycroft 	gcr = HD64461_PCCGCR(channel);
    693  1.16   mycroft 
    694  1.16   mycroft 	r = hd64465_reg_read_1(gcr);
    695  1.16   mycroft 	r &= ~HD64461_PCC0GCR_P0PCCT;
    696  1.16   mycroft 	hd64465_reg_write_1(gcr, r);
    697   1.1       uch 
    698   1.1       uch 	/* Set Common memory area #0. */
    699   1.1       uch 	hd64465pcmcia_memory_window16_switch(channel, MEMWIN_16M_COMMON_0);
    700   1.1       uch 
    701  1.15   mycroft 	DPRINTF("OK.\n");
    702  1.15   mycroft }
    703  1.15   mycroft 
    704  1.15   mycroft void
    705  1.15   mycroft hd64465pcmcia_chip_socket_settype(pcmcia_chipset_handle_t pch, int type)
    706  1.15   mycroft {
    707  1.15   mycroft 	struct hd64465pcmcia_channel *ch = (struct hd64465pcmcia_channel *)pch;
    708  1.15   mycroft 	int channel = ch->ch_channel;
    709  1.15   mycroft 	bus_addr_t gcr;
    710  1.15   mycroft 	u_int8_t r;
    711  1.15   mycroft 
    712  1.15   mycroft 	DPRINTF("settype channel %d\n", channel);
    713  1.15   mycroft 	gcr = HD64461_PCCGCR(channel);
    714  1.15   mycroft 
    715   1.1       uch 	/* Set the card type */
    716   1.1       uch 	r = hd64465_reg_read_1(gcr);
    717  1.15   mycroft 	if (type == PCMCIA_IFTYPE_IO)
    718   1.1       uch 		r |= HD64461_PCC0GCR_P0PCCT;
    719   1.1       uch 	else
    720   1.1       uch 		r &= ~HD64461_PCC0GCR_P0PCCT;
    721   1.1       uch 	hd64465_reg_write_1(gcr, r);
    722   1.1       uch 
    723   1.1       uch 	DPRINTF("OK.\n");
    724   1.1       uch }
    725   1.1       uch 
    726   1.1       uch void
    727   1.1       uch hd64465pcmcia_chip_socket_disable(pcmcia_chipset_handle_t pch)
    728   1.1       uch {
    729   1.1       uch 	struct hd64465pcmcia_channel *ch = (struct hd64465pcmcia_channel *)pch;
    730   1.1       uch 	int channel = ch->ch_channel;
    731   1.1       uch 
    732   1.1       uch 	/* dont' disable CSC interrupt */
    733   1.1       uch 	hd64465_reg_write_1(HD64461_PCCCSCIER(channel), HD64461_PCCCSCIER_CDE);
    734   1.1       uch 	hd64465_reg_write_1(HD64461_PCCCSCR(channel), 0);
    735   1.1       uch }
    736   1.1       uch 
    737   1.1       uch /*
    738   1.1       uch  * Card detect
    739   1.1       uch  */
    740   1.1       uch enum hd64465pcmcia_event_type
    741   1.2       uch __detect_card(int channel)
    742   1.1       uch {
    743   1.1       uch 	u_int8_t r;
    744   1.1       uch 
    745   1.1       uch 	r = hd64465_reg_read_1(HD64461_PCCISR(channel)) &
    746   1.1       uch 	    (HD64461_PCCISR_CD2 | HD64461_PCCISR_CD1);
    747   1.1       uch 
    748   1.1       uch 	if (r == (HD64461_PCCISR_CD2 | HD64461_PCCISR_CD1)) {
    749   1.1       uch 		DPRINTF("remove\n");
    750   1.1       uch 		return EVENT_REMOVE;
    751   1.1       uch 	}
    752   1.1       uch 	if (r == 0) {
    753   1.5       uch 		DPRINTF("insert\n");
    754   1.1       uch 		return EVENT_INSERT;
    755   1.1       uch 	}
    756   1.1       uch 	DPRINTF("transition\n");
    757   1.1       uch 
    758   1.1       uch 	return (EVENT_NONE);
    759   1.1       uch }
    760   1.1       uch 
    761   1.1       uch /*
    762   1.1       uch  * Memory window access ops.
    763   1.1       uch  */
    764   1.1       uch void
    765   1.1       uch hd64465pcmcia_memory_window16_switch(int channel, enum memory_window_16 window)
    766   1.1       uch {
    767   1.1       uch 	bus_addr_t a = HD64461_PCCGCR(channel);
    768   1.1       uch 	u_int8_t r;
    769   1.1       uch 
    770   1.1       uch 	r = hd64465_reg_read_1(a);
    771   1.1       uch 	r &= ~(HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PA24);
    772   1.1       uch 
    773   1.1       uch 	switch (window) {
    774   1.1       uch 	case MEMWIN_16M_COMMON_0:
    775   1.1       uch 		break;
    776   1.1       uch 	case MEMWIN_16M_COMMON_1:
    777   1.1       uch 		r |= HD64461_PCCGCR_PA24;
    778   1.1       uch 		break;
    779   1.1       uch 	case MEMWIN_16M_COMMON_2:
    780   1.1       uch 		r |= HD64461_PCCGCR_PA25;
    781   1.1       uch 		break;
    782   1.1       uch 	case MEMWIN_16M_COMMON_3:
    783   1.1       uch 		r |= (HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PA24);
    784   1.1       uch 		break;
    785   1.1       uch 	}
    786   1.1       uch 
    787   1.1       uch 	hd64465_reg_write_1(a, r);
    788   1.1       uch }
    789   1.1       uch 
    790   1.1       uch /*
    791   1.1       uch  * SH interface.
    792   1.1       uch  */
    793   1.1       uch void
    794   1.1       uch __sh_set_bus_width(int channel, int width)
    795   1.1       uch {
    796   1.1       uch 	u_int16_t r16;
    797   1.1       uch 
    798   1.2       uch 	r16 = _reg_read_2(SH4_BCR2);
    799   1.5       uch #ifdef HD64465PCMCIA_DEBUG
    800   1.1       uch 	dbg_bit_print_msg(r16, "BCR2");
    801   1.1       uch #endif
    802   1.1       uch 	if (channel == 0) {
    803   1.1       uch 		r16 &= ~((1 << 13)|(1 << 12));
    804   1.1       uch 		r16 |= 1 << (width == PCMCIA_WIDTH_IO8 ? 12 : 13);
    805   1.1       uch 	} else {
    806   1.1       uch 		r16 &= ~((1 << 11)|(1 << 10));
    807   1.1       uch 		r16 |= 1 << (width == PCMCIA_WIDTH_IO8 ? 10 : 11);
    808   1.1       uch 	}
    809   1.2       uch 	_reg_write_2(SH4_BCR2, r16);
    810   1.1       uch }
    811   1.1       uch 
    812   1.1       uch vaddr_t
    813   1.1       uch __sh_hd64465_map_2page(paddr_t pa)
    814   1.1       uch {
    815   1.1       uch 	static const u_int32_t mode[] =
    816   1.1       uch 	{ _PG_PCMCIA_ATTR16, _PG_PCMCIA_MEM16, _PG_PCMCIA_IO };
    817   1.1       uch 	vaddr_t va, v;
    818   1.1       uch 	int i;
    819   1.1       uch 
    820   1.1       uch 	/* allocate kernel virtual */
    821  1.17      yamt 	v = va = uvm_km_alloc(kernel_map, 0x03000000, 0, UVM_KMF_VAONLY);
    822  1.14  jdolecek 	if (va == 0) {
    823   1.1       uch 		PRINTF("can't allocate virtual for paddr 0x%08x\n",
    824   1.1       uch 		    (unsigned)pa);
    825   1.1       uch 
    826   1.1       uch 		return (0);
    827   1.1       uch 	}
    828   1.1       uch 
    829   1.1       uch  	/* map to physical addreess with specified memory type. */
    830   1.1       uch 	for (i = 0; i < 3; i++, pa += 0x01000000, va += 0x01000000) {
    831   1.1       uch 		if (__sh_hd64465_map(va, pa, 0x2000, mode[i]) != 0) {
    832  1.17      yamt 			pmap_kremove(v, 0x03000000);
    833  1.17      yamt 			uvm_km_free(kernel_map, v, 0x03000000, UVM_KMF_VAONLY);
    834   1.1       uch 			return (0);
    835   1.1       uch 		}
    836   1.1       uch 	}
    837   1.1       uch 
    838   1.1       uch 	return (v);
    839   1.1       uch }
    840   1.1       uch 
    841   1.1       uch int
    842   1.1       uch __sh_hd64465_map(vaddr_t va, paddr_t pa, size_t sz, u_int32_t flags)
    843   1.1       uch {
    844   1.1       uch 	pt_entry_t *pte;
    845   1.1       uch 	paddr_t epa;
    846   1.1       uch 
    847   1.1       uch 	KDASSERT(((pa & PAGE_MASK) == 0) && ((va & PAGE_MASK) == 0) &&
    848   1.1       uch 	    ((sz & PAGE_MASK) == 0));
    849   1.1       uch 
    850   1.1       uch 	epa = pa + sz;
    851   1.1       uch 	while (pa < epa) {
    852   1.5       uch 		pmap_kenter_pa(va, pa, VM_PROT_READ | VM_PROT_WRITE);
    853   1.5       uch 		pte = __pmap_kpte_lookup(va);
    854   1.5       uch 		KDASSERT(pte);
    855   1.1       uch 		*pte |= flags;  /* PTEA PCMCIA assistant bit */
    856   1.5       uch 		sh_tlb_update(0, va, *pte);
    857  1.12   thorpej 		pa += PAGE_SIZE;
    858  1.12   thorpej 		va += PAGE_SIZE;
    859   1.1       uch 	}
    860   1.1       uch 
    861   1.1       uch 	return (0);
    862   1.1       uch }
    863