Home | History | Annotate | Line # | Download | only in hd64465
hd64465pcmcia.c revision 1.30
      1  1.30       chs /*	$NetBSD: hd64465pcmcia.c,v 1.30 2012/10/29 12:51:38 chs Exp $	*/
      2   1.1       uch 
      3   1.1       uch /*-
      4   1.1       uch  * Copyright (c) 2001, 2002 The NetBSD Foundation, Inc.
      5   1.1       uch  * All rights reserved.
      6   1.1       uch  *
      7   1.1       uch  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1       uch  * by UCHIYAMA Yasushi.
      9   1.1       uch  *
     10   1.1       uch  * Redistribution and use in source and binary forms, with or without
     11   1.1       uch  * modification, are permitted provided that the following conditions
     12   1.1       uch  * are met:
     13   1.1       uch  * 1. Redistributions of source code must retain the above copyright
     14   1.1       uch  *    notice, this list of conditions and the following disclaimer.
     15   1.1       uch  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1       uch  *    notice, this list of conditions and the following disclaimer in the
     17   1.1       uch  *    documentation and/or other materials provided with the distribution.
     18   1.1       uch  *
     19   1.1       uch  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20   1.1       uch  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21   1.1       uch  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22   1.1       uch  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23   1.1       uch  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24   1.1       uch  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25   1.1       uch  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26   1.1       uch  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27   1.1       uch  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28   1.1       uch  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.1       uch  * POSSIBILITY OF SUCH DAMAGE.
     30   1.1       uch  */
     31  1.13     lukem 
     32  1.13     lukem #include <sys/cdefs.h>
     33  1.30       chs __KERNEL_RCSID(0, "$NetBSD: hd64465pcmcia.c,v 1.30 2012/10/29 12:51:38 chs Exp $");
     34   1.1       uch 
     35   1.1       uch #include <sys/param.h>
     36   1.1       uch #include <sys/systm.h>
     37   1.1       uch #include <sys/device.h>
     38   1.1       uch #include <sys/malloc.h>
     39   1.1       uch #include <sys/kthread.h>
     40   1.1       uch #include <sys/boot_flag.h>
     41  1.27    dyoung #include <sys/bus.h>
     42   1.1       uch 
     43   1.1       uch #include <uvm/uvm_extern.h>
     44   1.1       uch 
     45   1.1       uch #include <machine/intr.h>
     46   1.1       uch 
     47   1.1       uch #include <dev/pcmcia/pcmciareg.h>
     48   1.1       uch #include <dev/pcmcia/pcmciavar.h>
     49   1.1       uch #include <dev/pcmcia/pcmciachip.h>
     50   1.1       uch 
     51   1.1       uch #include <sh3/bscreg.h>
     52   1.5       uch #include <sh3/mmu.h>
     53   1.1       uch 
     54   1.1       uch #include <hpcsh/dev/hd64465/hd64465reg.h>
     55   1.1       uch #include <hpcsh/dev/hd64465/hd64465var.h>
     56   1.4       uch #include <hpcsh/dev/hd64465/hd64465intcreg.h>
     57   1.1       uch #include <hpcsh/dev/hd64461/hd64461pcmciareg.h>
     58   1.1       uch 
     59   1.1       uch #include "locators.h"
     60   1.1       uch 
     61   1.1       uch #ifdef	HD64465PCMCIA_DEBUG
     62   1.5       uch #define	DPRINTF_ENABLE
     63   1.5       uch #define	DPRINTF_DEBUG	hd64465pcmcia_debug
     64   1.1       uch #endif
     65   1.1       uch #include <machine/debug.h>
     66   1.1       uch 
     67   1.1       uch enum memory_window_16 {
     68   1.1       uch 	MEMWIN_16M_COMMON_0,
     69   1.1       uch 	MEMWIN_16M_COMMON_1,
     70   1.1       uch 	MEMWIN_16M_COMMON_2,
     71   1.1       uch 	MEMWIN_16M_COMMON_3,
     72   1.1       uch };
     73   1.5       uch #define	MEMWIN_16M_MAX	4
     74   1.1       uch 
     75   1.1       uch enum hd64465pcmcia_event_type {
     76   1.1       uch 	EVENT_NONE,
     77   1.1       uch 	EVENT_INSERT,
     78   1.1       uch 	EVENT_REMOVE,
     79   1.1       uch };
     80   1.5       uch #define	EVENT_QUEUE_MAX		5
     81   1.1       uch 
     82   1.1       uch struct hd64465pcmcia_softc; /* forward declaration */
     83   1.1       uch 
     84   1.1       uch struct hd64465pcmcia_window_cookie {
     85   1.1       uch 	bus_space_tag_t wc_tag;
     86   1.1       uch 	bus_space_handle_t wc_handle;
     87   1.1       uch 	int wc_size;
     88   1.1       uch 	int wc_window;
     89   1.1       uch };
     90   1.1       uch 
     91   1.1       uch struct hd64465pcmcia_channel {
     92   1.1       uch 	struct hd64465pcmcia_softc *ch_parent;
     93  1.29       chs 	device_t ch_pcmcia;
     94   1.1       uch 	int ch_channel;
     95   1.1       uch 
     96   1.1       uch 	/* memory space */
     97   1.1       uch 	bus_space_tag_t ch_memt;
     98   1.1       uch 	bus_space_handle_t ch_memh;
     99   1.1       uch 	bus_addr_t ch_membase_addr;
    100   1.1       uch 	bus_size_t ch_memsize;
    101   1.1       uch 	bus_space_tag_t ch_cmemt[MEMWIN_16M_MAX];
    102   1.1       uch 
    103   1.1       uch 	/* I/O space */
    104   1.1       uch 	bus_space_tag_t ch_iot;
    105   1.1       uch 	bus_addr_t ch_iobase;
    106   1.1       uch 	bus_size_t ch_iosize;
    107   1.1       uch 
    108   1.1       uch 	/* card interrupt */
    109   1.1       uch 	int (*ch_ih_card_func)(void *);
    110   1.1       uch 	void *ch_ih_card_arg;
    111   1.1       uch 	int ch_attached;
    112   1.1       uch };
    113   1.1       uch 
    114   1.1       uch struct hd64465pcmcia_event {
    115   1.1       uch 	int __queued;
    116   1.1       uch 	enum hd64465pcmcia_event_type pe_type;
    117   1.1       uch 	struct hd64465pcmcia_channel *pe_ch;
    118   1.1       uch 	SIMPLEQ_ENTRY(hd64465pcmcia_event) pe_link;
    119   1.1       uch };
    120   1.1       uch 
    121   1.1       uch struct hd64465pcmcia_softc {
    122   1.1       uch 	enum hd64465_module_id sc_module_id;
    123   1.1       uch 	int sc_shutdown;
    124   1.1       uch 
    125   1.1       uch 	/* kv mapped Area 5, 6 */
    126   1.1       uch 	vaddr_t sc_area5;
    127   1.1       uch 	vaddr_t sc_area6;
    128   1.1       uch 
    129   1.1       uch 	/* CSC event */
    130  1.22        he 	lwp_t *sc_event_thread;
    131   1.1       uch 	struct hd64465pcmcia_event sc_event_pool[EVENT_QUEUE_MAX];
    132   1.1       uch 	SIMPLEQ_HEAD (, hd64465pcmcia_event) sc_event_head;
    133   1.1       uch 
    134   1.1       uch 	struct hd64465pcmcia_channel sc_ch[2];
    135   1.1       uch };
    136   1.1       uch 
    137   1.1       uch STATIC int hd64465pcmcia_chip_mem_alloc(pcmcia_chipset_handle_t, bus_size_t,
    138   1.1       uch     struct pcmcia_mem_handle *);
    139   1.1       uch STATIC void hd64465pcmcia_chip_mem_free(pcmcia_chipset_handle_t,
    140   1.1       uch     struct pcmcia_mem_handle *);
    141   1.1       uch STATIC int hd64465pcmcia_chip_mem_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    142   1.1       uch     bus_size_t, struct pcmcia_mem_handle *, bus_size_t *, int *);
    143   1.1       uch STATIC void hd64465pcmcia_chip_mem_unmap(pcmcia_chipset_handle_t, int);
    144   1.1       uch STATIC int hd64465pcmcia_chip_io_alloc(pcmcia_chipset_handle_t, bus_addr_t,
    145   1.1       uch     bus_size_t, bus_size_t, struct pcmcia_io_handle *);
    146   1.1       uch STATIC void hd64465pcmcia_chip_io_free(pcmcia_chipset_handle_t,
    147   1.1       uch     struct pcmcia_io_handle *);
    148   1.1       uch STATIC int hd64465pcmcia_chip_io_map(pcmcia_chipset_handle_t, int, bus_addr_t,
    149   1.1       uch     bus_size_t, struct pcmcia_io_handle *, int *);
    150   1.1       uch STATIC void hd64465pcmcia_chip_io_unmap(pcmcia_chipset_handle_t, int);
    151   1.1       uch STATIC void hd64465pcmcia_chip_socket_enable(pcmcia_chipset_handle_t);
    152   1.1       uch STATIC void hd64465pcmcia_chip_socket_disable(pcmcia_chipset_handle_t);
    153  1.15   mycroft STATIC void hd64465pcmcia_chip_socket_settype(pcmcia_chipset_handle_t, int);
    154   1.1       uch STATIC void *hd64465pcmcia_chip_intr_establish(pcmcia_chipset_handle_t,
    155   1.1       uch     struct pcmcia_function *, int, int (*)(void *), void *);
    156   1.1       uch STATIC void hd64465pcmcia_chip_intr_disestablish(pcmcia_chipset_handle_t,
    157   1.1       uch     void *);
    158   1.1       uch 
    159   1.1       uch STATIC struct pcmcia_chip_functions hd64465pcmcia_functions = {
    160   1.1       uch 	hd64465pcmcia_chip_mem_alloc,
    161   1.1       uch 	hd64465pcmcia_chip_mem_free,
    162   1.1       uch 	hd64465pcmcia_chip_mem_map,
    163   1.1       uch 	hd64465pcmcia_chip_mem_unmap,
    164   1.1       uch 	hd64465pcmcia_chip_io_alloc,
    165   1.1       uch 	hd64465pcmcia_chip_io_free,
    166   1.1       uch 	hd64465pcmcia_chip_io_map,
    167   1.1       uch 	hd64465pcmcia_chip_io_unmap,
    168   1.1       uch 	hd64465pcmcia_chip_intr_establish,
    169   1.1       uch 	hd64465pcmcia_chip_intr_disestablish,
    170   1.1       uch 	hd64465pcmcia_chip_socket_enable,
    171   1.1       uch 	hd64465pcmcia_chip_socket_disable,
    172  1.15   mycroft 	hd64465pcmcia_chip_socket_settype,
    173   1.1       uch };
    174   1.1       uch 
    175  1.29       chs STATIC int hd64465pcmcia_match(device_t, cfdata_t, void *);
    176  1.29       chs STATIC void hd64465pcmcia_attach(device_t, device_t, void *);
    177   1.1       uch STATIC int hd64465pcmcia_print(void *, const char *);
    178  1.29       chs STATIC int hd64465pcmcia_submatch(device_t, cfdata_t, const int *, void *);
    179   1.1       uch 
    180  1.29       chs CFATTACH_DECL_NEW(hd64465pcmcia, sizeof(struct hd64465pcmcia_softc),
    181  1.10   thorpej     hd64465pcmcia_match, hd64465pcmcia_attach, NULL, NULL);
    182   1.1       uch 
    183   1.1       uch STATIC void hd64465pcmcia_attach_channel(struct hd64465pcmcia_softc *, int);
    184   1.1       uch /* hot plug */
    185   1.1       uch STATIC void hd64465pcmcia_event_thread(void *);
    186   1.2       uch STATIC void __queue_event(struct hd64465pcmcia_channel *,
    187   1.1       uch     enum hd64465pcmcia_event_type);
    188   1.1       uch /* interrupt handler */
    189   1.1       uch STATIC int hd64465pcmcia_intr(void *);
    190   1.1       uch /* card status */
    191   1.2       uch STATIC enum hd64465pcmcia_event_type __detect_card(int);
    192   1.1       uch STATIC void hd64465pcmcia_memory_window16_switch(int,  enum memory_window_16);
    193   1.1       uch /* bus width */
    194   1.1       uch STATIC void __sh_set_bus_width(int, int);
    195   1.1       uch /* bus space access */
    196  1.21       uwe STATIC int __sh_hd64465_map(vaddr_t, paddr_t, size_t, uint32_t);
    197   1.1       uch STATIC vaddr_t __sh_hd64465_map_2page(paddr_t);
    198   1.1       uch 
    199   1.5       uch #define	DELAY_MS(x)	delay((x) * 1000)
    200   1.1       uch 
    201   1.1       uch int
    202  1.29       chs hd64465pcmcia_match(device_t parent, cfdata_t cf, void *aux)
    203   1.1       uch {
    204   1.1       uch 	struct hd64465_attach_args *ha = aux;
    205   1.1       uch 
    206   1.1       uch 	return (ha->ha_module_id == HD64465_MODULE_PCMCIA);
    207   1.1       uch }
    208   1.1       uch 
    209   1.1       uch void
    210  1.29       chs hd64465pcmcia_attach(device_t parent, device_t self, void *aux)
    211   1.1       uch {
    212   1.1       uch 	struct hd64465_attach_args *ha = aux;
    213  1.29       chs 	struct hd64465pcmcia_softc *sc = device_private(self);
    214  1.22        he 	int error;
    215   1.1       uch 
    216   1.1       uch 	sc->sc_module_id = ha->ha_module_id;
    217   1.5       uch 
    218   1.1       uch 	printf("\n");
    219   1.1       uch 
    220   1.1       uch 	sc->sc_area5 = __sh_hd64465_map_2page(0x14000000); /* area 5 */
    221   1.1       uch 	sc->sc_area6 = __sh_hd64465_map_2page(0x18000000); /* area 6 */
    222   1.1       uch 
    223  1.14  jdolecek 	if (sc->sc_area5 == 0 || sc->sc_area6 == 0) {
    224  1.29       chs 		printf("%s: can't map memory.\n", device_xname(self));
    225   1.1       uch 		if (sc->sc_area5)
    226  1.17      yamt 			uvm_km_free(kernel_map, sc->sc_area5, 0x03000000,
    227  1.17      yamt 			    UVM_KMF_VAONLY);
    228   1.1       uch 		if (sc->sc_area6)
    229  1.17      yamt 			uvm_km_free(kernel_map, sc->sc_area6, 0x03000000,
    230  1.17      yamt 			    UVM_KMF_VAONLY);
    231   1.1       uch 
    232   1.1       uch 		return;
    233   1.1       uch 	}
    234   1.1       uch 
    235   1.1       uch 	/* Channel 0/1 common CSC event queue */
    236   1.1       uch 	SIMPLEQ_INIT (&sc->sc_event_head);
    237  1.22        he 
    238  1.22        he 	error = kthread_create(PRI_NONE, 0, NULL, hd64465pcmcia_event_thread,
    239  1.29       chs 		sc, &sc->sc_event_thread, "%s", device_xname(self));
    240  1.22        he 	KASSERT(error == 0);
    241   1.1       uch 
    242   1.1       uch 	hd64465pcmcia_attach_channel(sc, 0);
    243   1.1       uch 	hd64465pcmcia_attach_channel(sc, 1);
    244   1.1       uch }
    245   1.1       uch 
    246   1.1       uch void
    247   1.1       uch hd64465pcmcia_event_thread(void *arg)
    248   1.1       uch {
    249   1.1       uch 	struct hd64465pcmcia_softc *sc = arg;
    250   1.1       uch 	struct hd64465pcmcia_event *pe;
    251   1.1       uch 	int s;
    252   1.5       uch 
    253   1.1       uch 	while (!sc->sc_shutdown) {
    254   1.1       uch 		tsleep(sc, PWAIT, "CSC wait", 0);
    255   1.1       uch 		s = splhigh();
    256   1.1       uch 		while ((pe = SIMPLEQ_FIRST(&sc->sc_event_head))) {
    257   1.1       uch 			splx(s);
    258   1.1       uch 			switch (pe->pe_type) {
    259   1.1       uch 			default:
    260  1.24     perry 				printf("%s: unknown event.\n", __func__);
    261   1.1       uch 				break;
    262   1.1       uch 			case EVENT_INSERT:
    263   1.1       uch 				DPRINTF("insert event.\n");
    264   1.1       uch 				pcmcia_card_attach(pe->pe_ch->ch_pcmcia);
    265   1.1       uch 				break;
    266   1.1       uch 			case EVENT_REMOVE:
    267   1.1       uch 				DPRINTF("remove event.\n");
    268   1.1       uch 				pcmcia_card_detach(pe->pe_ch->ch_pcmcia,
    269   1.1       uch 				    DETACH_FORCE);
    270   1.1       uch 				break;
    271   1.1       uch 			}
    272   1.1       uch 			s = splhigh();
    273   1.6     lukem 			SIMPLEQ_REMOVE_HEAD(&sc->sc_event_head, pe_link);
    274   1.1       uch 			pe->__queued = 0;
    275   1.1       uch 		}
    276   1.1       uch 		splx(s);
    277   1.1       uch 	}
    278   1.1       uch 	/* NOTREACHED */
    279   1.1       uch }
    280   1.1       uch 
    281   1.1       uch int
    282   1.1       uch hd64465pcmcia_print(void *arg, const char *pnp)
    283   1.1       uch {
    284   1.1       uch 
    285   1.1       uch 	if (pnp)
    286  1.11   thorpej 		aprint_normal("pcmcia at %s", pnp);
    287   1.1       uch 
    288   1.1       uch 	return (UNCONF);
    289   1.1       uch }
    290   1.1       uch 
    291   1.1       uch int
    292  1.30       chs hd64465pcmcia_submatch(device_t parent, cfdata_t cf, const int *ldesc, void *aux)
    293   1.1       uch {
    294   1.1       uch 	struct pcmciabus_attach_args *paa = aux;
    295   1.1       uch 	struct hd64465pcmcia_channel *ch =
    296   1.1       uch 	    (struct hd64465pcmcia_channel *)paa->pch;
    297   1.1       uch 
    298   1.1       uch 	if (ch->ch_channel == 0) {
    299   1.1       uch 		if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
    300   1.1       uch 		    PCMCIABUSCF_CONTROLLER_DEFAULT &&
    301   1.1       uch 		    cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 0)
    302   1.1       uch 			return 0;
    303   1.1       uch 	} else {
    304   1.1       uch 		if (cf->cf_loc[PCMCIABUSCF_CONTROLLER] !=
    305   1.1       uch 		    PCMCIABUSCF_CONTROLLER_DEFAULT &&
    306   1.1       uch 		    cf->cf_loc[PCMCIABUSCF_CONTROLLER] != 1)
    307   1.1       uch 			return 0;
    308   1.1       uch 	}
    309   1.1       uch 	paa->pct = (pcmcia_chipset_tag_t)&hd64465pcmcia_functions;
    310   1.1       uch 
    311   1.7   thorpej 	return (config_match(parent, cf, aux));
    312   1.1       uch }
    313   1.1       uch 
    314   1.1       uch void
    315   1.1       uch hd64465pcmcia_attach_channel(struct hd64465pcmcia_softc *sc, int channel)
    316   1.1       uch {
    317  1.29       chs 	device_t parent = sc->sc_dev;
    318   1.1       uch 	struct hd64465pcmcia_channel *ch = &sc->sc_ch[channel];
    319   1.5       uch 	struct pcmciabus_attach_args paa;
    320   1.1       uch 	bus_addr_t baseaddr;
    321  1.21       uwe 	uint8_t r;
    322   1.1       uch 	int i;
    323   1.1       uch 
    324   1.1       uch 	ch->ch_parent = sc;
    325   1.1       uch 	ch->ch_channel = channel;
    326   1.1       uch 
    327   1.5       uch 	/*
    328   1.5       uch 	 * Continuous 16-MB Area Mode
    329   1.1       uch 	 */
    330   1.1       uch 	/* set Continuous 16-MB Area Mode */
    331   1.1       uch 	r = hd64465_reg_read_1(HD64461_PCCGCR(channel));
    332   1.1       uch 	r &= ~HD64461_PCCGCR_MMOD;
    333   1.1       uch 	r |= HD64461_PCCGCR_MMOD_16M;
    334   1.1       uch 	hd64465_reg_write_1(HD64461_PCCGCR(channel), r);
    335   1.1       uch 
    336   1.1       uch 	/* Attibute/Common memory extent */
    337   1.1       uch 	baseaddr = (channel == 0) ? sc->sc_area6 : sc->sc_area5;
    338   1.1       uch 
    339   1.1       uch 	ch->ch_memt = bus_space_create(0, "PCMCIA attribute memory",
    340   1.1       uch 	    baseaddr, 0x01000000); /* 16MB */
    341   1.1       uch 	bus_space_alloc(ch->ch_memt, 0, 0x00ffffff, 0x0001000,
    342   1.1       uch 	    0x1000, 0x1000, 0, &ch->ch_membase_addr, &ch->ch_memh);
    343   1.1       uch 
    344   1.1       uch 	/* Common memory space extent */
    345   1.1       uch 	ch->ch_memsize = 0x01000000;
    346   1.1       uch 	for (i = 0; i < MEMWIN_16M_MAX; i++) {
    347   1.1       uch 		ch->ch_cmemt[i] = bus_space_create(0, "PCMCIA common memory",
    348   1.1       uch 		    baseaddr + 0x01000000, ch->ch_memsize);
    349   1.1       uch 	}
    350   1.1       uch 
    351   1.1       uch 	/* I/O port extent */
    352   1.1       uch 	ch->ch_iobase = 0;
    353   1.1       uch 	ch->ch_iosize = 0x01000000;
    354   1.5       uch 	ch->ch_iot = bus_space_create(0, "PCMCIA I/O port",
    355   1.1       uch 	    baseaddr + 0x01000000 * 2, ch->ch_iosize);
    356   1.1       uch 
    357   1.1       uch 	/* Interrupt */
    358   1.4       uch 	hd64465_intr_establish(channel ? HD64465_PCC1 : HD64465_PCC0,
    359   1.4       uch 	    IST_LEVEL, IPL_TTY, hd64465pcmcia_intr, ch);
    360   1.1       uch 
    361   1.1       uch 	paa.paa_busname = "pcmcia";
    362   1.1       uch 	paa.pch = (pcmcia_chipset_handle_t)ch;
    363   1.1       uch 
    364  1.18  drochner 	ch->ch_pcmcia = config_found_sm_loc(parent, "pcmciabus", NULL, &paa,
    365  1.18  drochner 	    hd64465pcmcia_print, hd64465pcmcia_submatch);
    366   1.1       uch 
    367   1.2       uch 	if (ch->ch_pcmcia && (__detect_card(ch->ch_channel) == EVENT_INSERT)) {
    368   1.1       uch 		ch->ch_attached = 1;
    369   1.1       uch 		pcmcia_card_attach(ch->ch_pcmcia);
    370   1.1       uch 	}
    371   1.1       uch }
    372   1.1       uch 
    373   1.1       uch int
    374   1.1       uch hd64465pcmcia_intr(void *arg)
    375   1.1       uch {
    376   1.1       uch 	struct hd64465pcmcia_channel *ch = (struct hd64465pcmcia_channel *)arg;
    377  1.21       uwe 	uint32_t cscr;
    378  1.21       uwe 	uint8_t r;
    379   1.1       uch 	int ret = 0;
    380   1.1       uch 
    381   1.1       uch 	cscr = HD64461_PCCCSCR(ch->ch_channel);
    382   1.1       uch 	r = hd64465_reg_read_1(cscr);
    383   1.1       uch 
    384   1.1       uch 	/* clear interrtupt (don't change power switch select) */
    385   1.1       uch 	hd64465_reg_write_1(cscr, r & ~0x40);
    386   1.1       uch 
    387   1.1       uch 	if (r & (0x60 | 0x04/* for memory mapped mode*/)) {
    388   1.1       uch 		if (ch->ch_ih_card_func) {
    389   1.1       uch 			ret = (*ch->ch_ih_card_func)(ch->ch_ih_card_arg);
    390   1.1       uch 		} else {
    391   1.1       uch 			DPRINTF("spurious IREQ interrupt.\n");
    392   1.1       uch 		}
    393   1.1       uch 	}
    394   1.1       uch 
    395   1.1       uch 	if (r & HD64461_PCC0CSCR_P0CDC)
    396   1.2       uch 		__queue_event(ch, __detect_card(ch->ch_channel));
    397   1.1       uch 
    398   1.1       uch 	return (ret);
    399   1.1       uch }
    400   1.1       uch 
    401   1.1       uch void
    402   1.2       uch __queue_event(struct hd64465pcmcia_channel *ch,
    403   1.1       uch     enum hd64465pcmcia_event_type type)
    404   1.1       uch {
    405   1.1       uch 	struct hd64465pcmcia_event *pe, *pool;
    406   1.1       uch 	struct hd64465pcmcia_softc *sc = ch->ch_parent;
    407   1.1       uch 	int i;
    408   1.1       uch 	int s = splhigh();
    409   1.1       uch 
    410   1.1       uch 	if (type == EVENT_NONE)
    411   1.1       uch 		goto out;
    412   1.1       uch 
    413   1.1       uch 	pe = 0;
    414   1.1       uch 	pool = sc->sc_event_pool;
    415   1.1       uch 	for (i = 0; i < EVENT_QUEUE_MAX; i++) {
    416   1.1       uch 		if (!pool[i].__queued) {
    417   1.1       uch 			pe = &pool[i];
    418   1.1       uch 			break;
    419   1.1       uch 		}
    420   1.1       uch 	}
    421   1.1       uch 
    422   1.1       uch 	if (pe == 0) {
    423  1.24     perry 		printf("%s: event FIFO overflow (max %d).\n", __func__,
    424   1.1       uch 		    EVENT_QUEUE_MAX);
    425   1.1       uch 		goto out;
    426   1.1       uch 	}
    427   1.1       uch 
    428   1.1       uch 	if ((ch->ch_attached && (type == EVENT_INSERT)) ||
    429   1.1       uch 	    (!ch->ch_attached && (type == EVENT_REMOVE))) {
    430   1.1       uch 		DPRINTF("spurious CSC interrupt.\n");
    431   1.1       uch 		goto out;
    432   1.1       uch 	}
    433   1.1       uch 
    434   1.1       uch 	ch->ch_attached = (type == EVENT_INSERT);
    435   1.1       uch 	pe->__queued = 1;
    436   1.1       uch 	pe->pe_type = type;
    437   1.1       uch 	pe->pe_ch = ch;
    438   1.1       uch 	SIMPLEQ_INSERT_TAIL(&sc->sc_event_head, pe, pe_link);
    439   1.1       uch 	wakeup(sc);
    440   1.1       uch  out:
    441   1.1       uch 	splx(s);
    442   1.1       uch }
    443   1.1       uch 
    444   1.1       uch /*
    445   1.1       uch  * Interface for pcmcia driver.
    446   1.1       uch  */
    447   1.1       uch /*
    448   1.1       uch  * Interrupt.
    449   1.1       uch  */
    450   1.1       uch void *
    451   1.1       uch hd64465pcmcia_chip_intr_establish(pcmcia_chipset_handle_t pch,
    452   1.1       uch     struct pcmcia_function *pf, int ipl, int (*ih_func)(void *), void *ih_arg)
    453   1.1       uch {
    454   1.1       uch 	struct hd64465pcmcia_channel *ch = (struct hd64465pcmcia_channel *)pch;
    455   1.1       uch 	int channel = ch->ch_channel;
    456   1.1       uch 	bus_addr_t cscier = HD64461_PCCCSCIER(channel);
    457  1.21       uwe 	uint8_t r;
    458   1.1       uch 	int s = splhigh();
    459   1.1       uch 
    460   1.4       uch 	hd6446x_intr_priority(ch->ch_channel == 0 ? HD64465_PCC0 : HD64465_PCC1,
    461   1.4       uch 	    ipl);
    462   1.4       uch 
    463   1.1       uch 	ch->ch_ih_card_func = ih_func;
    464   1.1       uch 	ch->ch_ih_card_arg = ih_arg;
    465   1.1       uch 
    466   1.1       uch 	/* Enable card interrupt */
    467   1.1       uch 	r = hd64465_reg_read_1(cscier);
    468   1.1       uch 	/* set level mode */
    469   1.1       uch 	r &= ~HD64461_PCC0CSCIER_P0IREQE_MASK;
    470   1.1       uch 	r |= HD64461_PCC0CSCIER_P0IREQE_LEVEL;
    471   1.1       uch 	hd64465_reg_write_1(cscier, r);
    472   1.1       uch 
    473   1.1       uch 	splx(s);
    474   1.1       uch 
    475   1.1       uch 	return (void *)ih_func;
    476   1.1       uch }
    477   1.1       uch 
    478   1.1       uch void
    479   1.1       uch hd64465pcmcia_chip_intr_disestablish(pcmcia_chipset_handle_t pch, void *ih)
    480   1.1       uch {
    481   1.1       uch 	struct hd64465pcmcia_channel *ch = (struct hd64465pcmcia_channel *)pch;
    482   1.1       uch 	int channel = ch->ch_channel;
    483   1.1       uch 	bus_addr_t cscier = HD64461_PCCCSCIER(channel);
    484   1.1       uch 	int s = splhigh();
    485  1.21       uwe 	uint8_t r;
    486   1.4       uch 
    487   1.4       uch 	hd6446x_intr_priority(ch->ch_channel == 0 ? HD64465_PCC0 : HD64465_PCC1,
    488   1.4       uch 	    IPL_TTY);
    489   1.1       uch 
    490   1.1       uch 	/* Disable card interrupt */
    491   1.1       uch 	r = hd64465_reg_read_1(cscier);
    492   1.1       uch 	r &= ~HD64461_PCC0CSCIER_P0IREQE_MASK;
    493   1.1       uch 	r |= HD64461_PCC0CSCIER_P0IREQE_NONE;
    494   1.1       uch 	hd64465_reg_write_1(cscier, r);
    495   1.1       uch 
    496   1.1       uch 	ch->ch_ih_card_func = 0;
    497   1.1       uch 
    498   1.1       uch 	splx(s);
    499   1.1       uch }
    500   1.1       uch 
    501   1.1       uch /*
    502   1.1       uch  * Bus resources.
    503   1.1       uch  */
    504   1.1       uch int
    505   1.1       uch hd64465pcmcia_chip_mem_alloc(pcmcia_chipset_handle_t pch, bus_size_t size,
    506   1.1       uch     struct pcmcia_mem_handle *pcmhp)
    507   1.1       uch {
    508   1.1       uch 	struct hd64465pcmcia_channel *ch = (struct hd64465pcmcia_channel *)pch;
    509   1.1       uch 
    510   1.1       uch 	pcmhp->memt = ch->ch_memt;
    511   1.1       uch 	pcmhp->addr = ch->ch_membase_addr;
    512   1.1       uch 	pcmhp->memh = ch->ch_memh;
    513   1.1       uch 	pcmhp->size = size;
    514   1.1       uch 	pcmhp->realsize = size;
    515   1.1       uch 
    516   1.1       uch 	DPRINTF("base 0x%08lx size %#lx\n", pcmhp->addr, size);
    517   1.1       uch 
    518   1.1       uch 	return (0);
    519   1.1       uch }
    520   1.1       uch 
    521   1.1       uch void
    522   1.1       uch hd64465pcmcia_chip_mem_free(pcmcia_chipset_handle_t pch,
    523   1.1       uch     struct pcmcia_mem_handle *pcmhp)
    524   1.1       uch {
    525   1.1       uch 	/* NO-OP */
    526   1.1       uch }
    527   1.1       uch 
    528   1.1       uch int
    529   1.1       uch hd64465pcmcia_chip_mem_map(pcmcia_chipset_handle_t pch, int kind,
    530   1.1       uch     bus_addr_t card_addr, bus_size_t size, struct pcmcia_mem_handle *pcmhp,
    531   1.1       uch     bus_size_t *offsetp, int *windowp)
    532   1.1       uch {
    533   1.1       uch 	struct hd64465pcmcia_channel *ch = (struct hd64465pcmcia_channel *)pch;
    534   1.1       uch 	struct hd64465pcmcia_window_cookie *cookie;
    535   1.1       uch 	bus_addr_t ofs;
    536   1.1       uch 
    537   1.1       uch 	cookie = malloc(sizeof(struct hd64465pcmcia_window_cookie),
    538   1.1       uch 	    M_DEVBUF, M_NOWAIT);
    539   1.1       uch 	KASSERT(cookie);
    540   1.1       uch 	memset(cookie, 0, sizeof(struct hd64465pcmcia_window_cookie));
    541   1.1       uch 
    542   1.1       uch 	/* Address */
    543   1.1       uch 	if ((kind & ~PCMCIA_WIDTH_MEM_MASK) == PCMCIA_MEM_ATTR) {
    544   1.1       uch 		cookie->wc_tag = ch->ch_memt;
    545   1.1       uch 		if (bus_space_subregion(ch->ch_memt, ch->ch_memh, card_addr,
    546   1.1       uch 		    size, &cookie->wc_handle) != 0)
    547   1.1       uch 			goto bad;
    548   1.5       uch 
    549   1.1       uch 		*offsetp = card_addr;
    550   1.1       uch 		cookie->wc_window = -1;
    551   1.1       uch 	} else {
    552   1.1       uch 		int window = card_addr / ch->ch_memsize;
    553   1.1       uch 		KASSERT(window < MEMWIN_16M_MAX);
    554   1.1       uch 
    555   1.1       uch 		cookie->wc_tag = ch->ch_cmemt[window];
    556   1.1       uch 		ofs = card_addr - window * ch->ch_memsize;
    557   1.1       uch 		if (bus_space_map(cookie->wc_tag, ofs, size, 0,
    558   1.1       uch 		    &cookie->wc_handle) != 0)
    559   1.1       uch 			goto bad;
    560   1.5       uch 
    561   1.1       uch 		/* XXX bogus. check window per common memory access. */
    562   1.1       uch 		hd64465pcmcia_memory_window16_switch(ch->ch_channel, window);
    563   1.1       uch 		*offsetp = ofs + 0x01000000; /* skip attribute area */
    564   1.1       uch 		cookie->wc_window = window;
    565   1.1       uch 	}
    566   1.1       uch 	cookie->wc_size = size;
    567   1.1       uch 	*windowp = (int)cookie;
    568   1.1       uch 
    569   1.1       uch 	DPRINTF("(%s) %#lx+%#lx-> %#lx+%#lx\n", kind == PCMCIA_MEM_ATTR ?
    570   1.1       uch 	    "attribute" : "common", ch->ch_memh, card_addr, *offsetp, size);
    571   1.1       uch 
    572   1.1       uch 	return (0);
    573   1.1       uch  bad:
    574   1.1       uch 	DPRINTF("%#lx-%#lx map failed.\n", card_addr, size);
    575   1.1       uch 	free(cookie, M_DEVBUF);
    576   1.1       uch 
    577   1.1       uch 	return (1);
    578   1.1       uch }
    579   1.1       uch 
    580   1.1       uch void
    581   1.1       uch hd64465pcmcia_chip_mem_unmap(pcmcia_chipset_handle_t pch, int window)
    582   1.1       uch {
    583   1.1       uch 	struct hd64465pcmcia_window_cookie *cookie = (void *)window;
    584   1.1       uch 
    585   1.1       uch 	if (cookie->wc_window != -1)
    586   1.1       uch 		bus_space_unmap(cookie->wc_tag, cookie->wc_handle,
    587   1.1       uch 		    cookie->wc_size);
    588   1.1       uch 	DPRINTF("%#lx-%#x\n", cookie->wc_handle, cookie->wc_size);
    589   1.1       uch 	free(cookie, M_DEVBUF);
    590   1.1       uch }
    591   1.1       uch 
    592   1.1       uch int
    593   1.1       uch hd64465pcmcia_chip_io_alloc(pcmcia_chipset_handle_t pch, bus_addr_t start,
    594   1.1       uch     bus_size_t size, bus_size_t align, struct pcmcia_io_handle *pcihp)
    595   1.1       uch {
    596   1.1       uch 	struct hd64465pcmcia_channel *ch = (struct hd64465pcmcia_channel *)pch;
    597   1.1       uch 
    598   1.1       uch 	if (start) {
    599   1.1       uch 		if (bus_space_map(ch->ch_iot, start, size, 0, &pcihp->ioh)) {
    600   1.1       uch 			DPRINTF("couldn't map %#lx+%#lx\n", start, size);
    601   1.1       uch 			return (1);
    602   1.1       uch 		}
    603   1.1       uch 		pcihp->addr = pcihp->ioh;
    604   1.1       uch 		DPRINTF("map %#lx+%#lx\n", start, size);
    605   1.1       uch 	} else {
    606   1.1       uch 		if (bus_space_alloc(ch->ch_iot, ch->ch_iobase,
    607   1.1       uch 		    ch->ch_iobase + ch->ch_iosize - 1,
    608   1.1       uch 		    size, align, 0, 0, &pcihp->addr, &pcihp->ioh)) {
    609   1.1       uch 			DPRINTF("couldn't allocate %#lx\n", size);
    610   1.1       uch 			return (1);
    611   1.1       uch 		}
    612   1.1       uch 		pcihp->flags = PCMCIA_IO_ALLOCATED;
    613   1.1       uch 	}
    614   1.1       uch 	DPRINTF("%#lx from %#lx\n", size, pcihp->addr);
    615   1.1       uch 
    616   1.1       uch 	pcihp->iot = ch->ch_iot;
    617   1.1       uch 	pcihp->size = size;
    618   1.1       uch 
    619   1.1       uch 	return (0);
    620   1.1       uch }
    621   1.1       uch 
    622   1.1       uch int
    623   1.1       uch hd64465pcmcia_chip_io_map(pcmcia_chipset_handle_t pch, int width,
    624   1.1       uch     bus_addr_t offset, bus_size_t size, struct pcmcia_io_handle *pcihp,
    625   1.1       uch     int *windowp)
    626   1.1       uch {
    627   1.1       uch 	struct hd64465pcmcia_channel *ch = (struct hd64465pcmcia_channel *)pch;
    628   1.1       uch #ifdef HD64465PCMCIA_DEBUG
    629   1.1       uch 	static const char *width_names[] = { "auto", "io8", "io16" };
    630   1.1       uch #endif
    631   1.1       uch 
    632   1.1       uch 	__sh_set_bus_width(ch->ch_channel, width);
    633   1.1       uch 
    634   1.1       uch 	DPRINTF("%#lx:%#lx+%#lx %s\n", pcihp->ioh, offset, size,
    635   1.1       uch 	    width_names[width]);
    636   1.1       uch 
    637   1.1       uch 	return (0);
    638   1.1       uch }
    639   1.1       uch 
    640   1.1       uch void
    641   1.1       uch hd64465pcmcia_chip_io_free(pcmcia_chipset_handle_t pch,
    642   1.1       uch     struct pcmcia_io_handle *pcihp)
    643   1.1       uch {
    644   1.1       uch 
    645   1.1       uch 	if (pcihp->flags & PCMCIA_IO_ALLOCATED)
    646   1.1       uch 		bus_space_free(pcihp->iot, pcihp->ioh, pcihp->size);
    647   1.1       uch 	else
    648   1.1       uch 		bus_space_unmap(pcihp->iot, pcihp->ioh, pcihp->size);
    649   1.1       uch 
    650   1.1       uch 	DPRINTF("%#lx+%#lx\n", pcihp->ioh, pcihp->size);
    651   1.1       uch }
    652   1.1       uch 
    653   1.1       uch void
    654   1.1       uch hd64465pcmcia_chip_io_unmap(pcmcia_chipset_handle_t pch, int window)
    655   1.1       uch {
    656   1.1       uch 	/* nothing to do */
    657   1.1       uch }
    658   1.1       uch 
    659   1.1       uch /*
    660   1.1       uch  * Enable/Disable
    661   1.1       uch  */
    662   1.1       uch void
    663   1.1       uch hd64465pcmcia_chip_socket_enable(pcmcia_chipset_handle_t pch)
    664   1.1       uch {
    665   1.1       uch 	struct hd64465pcmcia_channel *ch = (struct hd64465pcmcia_channel *)pch;
    666   1.1       uch 	int channel = ch->ch_channel;
    667  1.16   mycroft 	bus_addr_t gcr;
    668  1.21       uwe 	uint8_t r;
    669   1.1       uch 
    670   1.1       uch 	DPRINTF("enable channel %d\n", channel);
    671  1.16   mycroft 	gcr = HD64461_PCCGCR(channel);
    672  1.16   mycroft 
    673  1.16   mycroft 	r = hd64465_reg_read_1(gcr);
    674  1.16   mycroft 	r &= ~HD64461_PCC0GCR_P0PCCT;
    675  1.16   mycroft 	hd64465_reg_write_1(gcr, r);
    676   1.1       uch 
    677   1.1       uch 	/* Set Common memory area #0. */
    678   1.1       uch 	hd64465pcmcia_memory_window16_switch(channel, MEMWIN_16M_COMMON_0);
    679   1.1       uch 
    680  1.15   mycroft 	DPRINTF("OK.\n");
    681  1.15   mycroft }
    682  1.15   mycroft 
    683  1.15   mycroft void
    684  1.15   mycroft hd64465pcmcia_chip_socket_settype(pcmcia_chipset_handle_t pch, int type)
    685  1.15   mycroft {
    686  1.15   mycroft 	struct hd64465pcmcia_channel *ch = (struct hd64465pcmcia_channel *)pch;
    687  1.15   mycroft 	int channel = ch->ch_channel;
    688  1.15   mycroft 	bus_addr_t gcr;
    689  1.21       uwe 	uint8_t r;
    690  1.15   mycroft 
    691  1.15   mycroft 	DPRINTF("settype channel %d\n", channel);
    692  1.15   mycroft 	gcr = HD64461_PCCGCR(channel);
    693  1.15   mycroft 
    694   1.1       uch 	/* Set the card type */
    695   1.1       uch 	r = hd64465_reg_read_1(gcr);
    696  1.15   mycroft 	if (type == PCMCIA_IFTYPE_IO)
    697   1.1       uch 		r |= HD64461_PCC0GCR_P0PCCT;
    698   1.1       uch 	else
    699   1.1       uch 		r &= ~HD64461_PCC0GCR_P0PCCT;
    700   1.1       uch 	hd64465_reg_write_1(gcr, r);
    701   1.1       uch 
    702   1.1       uch 	DPRINTF("OK.\n");
    703   1.1       uch }
    704   1.1       uch 
    705   1.1       uch void
    706   1.1       uch hd64465pcmcia_chip_socket_disable(pcmcia_chipset_handle_t pch)
    707   1.1       uch {
    708   1.1       uch 	struct hd64465pcmcia_channel *ch = (struct hd64465pcmcia_channel *)pch;
    709   1.1       uch 	int channel = ch->ch_channel;
    710   1.1       uch 
    711   1.1       uch 	/* dont' disable CSC interrupt */
    712   1.1       uch 	hd64465_reg_write_1(HD64461_PCCCSCIER(channel), HD64461_PCCCSCIER_CDE);
    713   1.1       uch 	hd64465_reg_write_1(HD64461_PCCCSCR(channel), 0);
    714   1.1       uch }
    715   1.1       uch 
    716   1.1       uch /*
    717   1.1       uch  * Card detect
    718   1.1       uch  */
    719   1.1       uch enum hd64465pcmcia_event_type
    720   1.2       uch __detect_card(int channel)
    721   1.1       uch {
    722  1.21       uwe 	uint8_t r;
    723   1.1       uch 
    724   1.1       uch 	r = hd64465_reg_read_1(HD64461_PCCISR(channel)) &
    725   1.1       uch 	    (HD64461_PCCISR_CD2 | HD64461_PCCISR_CD1);
    726   1.1       uch 
    727   1.1       uch 	if (r == (HD64461_PCCISR_CD2 | HD64461_PCCISR_CD1)) {
    728   1.1       uch 		DPRINTF("remove\n");
    729   1.1       uch 		return EVENT_REMOVE;
    730   1.1       uch 	}
    731   1.1       uch 	if (r == 0) {
    732   1.5       uch 		DPRINTF("insert\n");
    733   1.1       uch 		return EVENT_INSERT;
    734   1.1       uch 	}
    735   1.1       uch 	DPRINTF("transition\n");
    736   1.1       uch 
    737   1.1       uch 	return (EVENT_NONE);
    738   1.1       uch }
    739   1.1       uch 
    740   1.1       uch /*
    741   1.1       uch  * Memory window access ops.
    742   1.1       uch  */
    743   1.1       uch void
    744   1.1       uch hd64465pcmcia_memory_window16_switch(int channel, enum memory_window_16 window)
    745   1.1       uch {
    746   1.1       uch 	bus_addr_t a = HD64461_PCCGCR(channel);
    747  1.21       uwe 	uint8_t r;
    748   1.1       uch 
    749   1.1       uch 	r = hd64465_reg_read_1(a);
    750   1.1       uch 	r &= ~(HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PA24);
    751   1.1       uch 
    752   1.1       uch 	switch (window) {
    753   1.1       uch 	case MEMWIN_16M_COMMON_0:
    754   1.1       uch 		break;
    755   1.1       uch 	case MEMWIN_16M_COMMON_1:
    756   1.1       uch 		r |= HD64461_PCCGCR_PA24;
    757   1.1       uch 		break;
    758   1.1       uch 	case MEMWIN_16M_COMMON_2:
    759   1.1       uch 		r |= HD64461_PCCGCR_PA25;
    760   1.1       uch 		break;
    761   1.1       uch 	case MEMWIN_16M_COMMON_3:
    762   1.1       uch 		r |= (HD64461_PCCGCR_PA25 | HD64461_PCCGCR_PA24);
    763   1.1       uch 		break;
    764   1.1       uch 	}
    765   1.1       uch 
    766   1.1       uch 	hd64465_reg_write_1(a, r);
    767   1.1       uch }
    768   1.1       uch 
    769   1.1       uch /*
    770   1.1       uch  * SH interface.
    771   1.1       uch  */
    772   1.1       uch void
    773   1.1       uch __sh_set_bus_width(int channel, int width)
    774   1.1       uch {
    775  1.21       uwe 	uint16_t r16;
    776   1.1       uch 
    777   1.2       uch 	r16 = _reg_read_2(SH4_BCR2);
    778   1.5       uch #ifdef HD64465PCMCIA_DEBUG
    779   1.1       uch 	dbg_bit_print_msg(r16, "BCR2");
    780   1.1       uch #endif
    781   1.1       uch 	if (channel == 0) {
    782   1.1       uch 		r16 &= ~((1 << 13)|(1 << 12));
    783   1.1       uch 		r16 |= 1 << (width == PCMCIA_WIDTH_IO8 ? 12 : 13);
    784   1.1       uch 	} else {
    785   1.1       uch 		r16 &= ~((1 << 11)|(1 << 10));
    786   1.1       uch 		r16 |= 1 << (width == PCMCIA_WIDTH_IO8 ? 10 : 11);
    787   1.1       uch 	}
    788   1.2       uch 	_reg_write_2(SH4_BCR2, r16);
    789   1.1       uch }
    790   1.1       uch 
    791   1.1       uch vaddr_t
    792   1.1       uch __sh_hd64465_map_2page(paddr_t pa)
    793   1.1       uch {
    794  1.21       uwe 	static const uint32_t mode[] =
    795   1.1       uch 	{ _PG_PCMCIA_ATTR16, _PG_PCMCIA_MEM16, _PG_PCMCIA_IO };
    796   1.1       uch 	vaddr_t va, v;
    797   1.1       uch 	int i;
    798   1.1       uch 
    799   1.1       uch 	/* allocate kernel virtual */
    800  1.17      yamt 	v = va = uvm_km_alloc(kernel_map, 0x03000000, 0, UVM_KMF_VAONLY);
    801  1.14  jdolecek 	if (va == 0) {
    802   1.1       uch 		PRINTF("can't allocate virtual for paddr 0x%08x\n",
    803   1.1       uch 		    (unsigned)pa);
    804   1.1       uch 
    805   1.1       uch 		return (0);
    806   1.1       uch 	}
    807   1.1       uch 
    808   1.1       uch  	/* map to physical addreess with specified memory type. */
    809   1.1       uch 	for (i = 0; i < 3; i++, pa += 0x01000000, va += 0x01000000) {
    810   1.1       uch 		if (__sh_hd64465_map(va, pa, 0x2000, mode[i]) != 0) {
    811  1.17      yamt 			pmap_kremove(v, 0x03000000);
    812  1.17      yamt 			uvm_km_free(kernel_map, v, 0x03000000, UVM_KMF_VAONLY);
    813   1.1       uch 			return (0);
    814   1.1       uch 		}
    815   1.1       uch 	}
    816   1.1       uch 
    817   1.1       uch 	return (v);
    818   1.1       uch }
    819   1.1       uch 
    820   1.1       uch int
    821  1.21       uwe __sh_hd64465_map(vaddr_t va, paddr_t pa, size_t sz, uint32_t flags)
    822   1.1       uch {
    823   1.1       uch 	pt_entry_t *pte;
    824   1.1       uch 	paddr_t epa;
    825   1.1       uch 
    826   1.1       uch 	KDASSERT(((pa & PAGE_MASK) == 0) && ((va & PAGE_MASK) == 0) &&
    827   1.1       uch 	    ((sz & PAGE_MASK) == 0));
    828   1.1       uch 
    829   1.1       uch 	epa = pa + sz;
    830   1.1       uch 	while (pa < epa) {
    831  1.26    cegger 		pmap_kenter_pa(va, pa, VM_PROT_READ | VM_PROT_WRITE, 0);
    832   1.5       uch 		pte = __pmap_kpte_lookup(va);
    833   1.5       uch 		KDASSERT(pte);
    834   1.1       uch 		*pte |= flags;  /* PTEA PCMCIA assistant bit */
    835   1.5       uch 		sh_tlb_update(0, va, *pte);
    836  1.12   thorpej 		pa += PAGE_SIZE;
    837  1.12   thorpej 		va += PAGE_SIZE;
    838   1.1       uch 	}
    839   1.1       uch 
    840   1.1       uch 	return (0);
    841   1.1       uch }
    842