Home | History | Annotate | Line # | Download | only in dev
apic.c revision 1.3.8.1
      1  1.3.8.1   thorpej /*	$NetBSD: apic.c,v 1.3.8.1 2020/12/14 14:37:56 thorpej Exp $	*/
      2      1.1     skrll 
      3      1.1     skrll /*	$OpenBSD: apic.c,v 1.14 2011/05/01 21:59:39 kettenis Exp $	*/
      4      1.1     skrll 
      5      1.1     skrll /*
      6      1.1     skrll  * Copyright (c) 2005 Michael Shalayeff
      7      1.1     skrll  * Copyright (c) 2007 Mark Kettenis
      8      1.1     skrll  * All rights reserved.
      9      1.1     skrll  *
     10      1.1     skrll  * Permission to use, copy, modify, and distribute this software for any
     11      1.1     skrll  * purpose with or without fee is hereby granted, provided that the above
     12      1.1     skrll  * copyright notice and this permission notice appear in all copies.
     13      1.1     skrll  *
     14      1.1     skrll  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     15      1.1     skrll  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     16      1.1     skrll  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     17      1.1     skrll  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     18      1.1     skrll  * WHATSOEVER RESULTING FROM LOSS OF MIND, USE, DATA OR PROFITS, WHETHER IN
     19      1.1     skrll  * AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT
     20      1.1     skrll  * OF OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. */
     21      1.1     skrll 
     22      1.1     skrll #include <sys/param.h>
     23      1.1     skrll #include <sys/systm.h>
     24      1.1     skrll #include <sys/device.h>
     25  1.3.8.1   thorpej #include <sys/kmem.h>
     26      1.1     skrll 
     27      1.1     skrll #include <machine/autoconf.h>
     28      1.1     skrll #include <machine/pdc.h>
     29      1.1     skrll #include <machine/intr.h>
     30      1.1     skrll 
     31      1.1     skrll #include <dev/pci/pcireg.h>
     32      1.1     skrll #include <dev/pci/pcivar.h>
     33      1.1     skrll #include <dev/pci/pcidevs.h>
     34      1.1     skrll 
     35      1.1     skrll #include <hppa/dev/elroyreg.h>
     36      1.1     skrll #include <hppa/dev/elroyvar.h>
     37      1.1     skrll 
     38      1.1     skrll #define APIC_INT_LINE_MASK	0x0000ff00
     39      1.1     skrll #define APIC_INT_LINE_SHIFT	8
     40      1.1     skrll #define APIC_INT_IRQ_MASK	0x0000001f
     41      1.1     skrll 
     42      1.1     skrll #define APIC_INT_LINE(x) (((x) & APIC_INT_LINE_MASK) >> APIC_INT_LINE_SHIFT)
     43      1.1     skrll #define APIC_INT_IRQ(x) ((x) & APIC_INT_IRQ_MASK)
     44      1.1     skrll 
     45      1.1     skrll /*
     46      1.1     skrll  * Interrupt types match the Intel MP Specification.
     47      1.1     skrll  */
     48      1.1     skrll 
     49      1.1     skrll #define MPS_INTPO_DEF		0
     50      1.1     skrll #define MPS_INTPO_ACTHI		1
     51      1.1     skrll #define MPS_INTPO_ACTLO		3
     52      1.1     skrll #define MPS_INTPO_SHIFT		0
     53      1.1     skrll #define MPS_INTPO_MASK		3
     54      1.1     skrll 
     55      1.1     skrll #define MPS_INTTR_DEF		0
     56      1.1     skrll #define MPS_INTTR_EDGE		1
     57      1.1     skrll #define MPS_INTTR_LEVEL		3
     58      1.1     skrll #define MPS_INTTR_SHIFT		2
     59      1.1     skrll #define MPS_INTTR_MASK		3
     60      1.1     skrll 
     61      1.1     skrll #define MPS_INT(p,t) \
     62      1.1     skrll     ((((p) & MPS_INTPO_MASK) << MPS_INTPO_SHIFT) | \
     63      1.1     skrll      (((t) & MPS_INTTR_MASK) << MPS_INTTR_SHIFT))
     64      1.1     skrll 
     65      1.1     skrll struct apic_iv {
     66      1.1     skrll 	struct elroy_softc *sc;
     67      1.1     skrll 	pci_intr_handle_t ih;
     68      1.1     skrll 	int (*handler)(void *);
     69      1.1     skrll 	void *arg;
     70      1.1     skrll 	struct apic_iv *next;
     71      1.1     skrll 	struct evcnt *cnt;
     72      1.1     skrll 	char aiv_name[32];
     73      1.1     skrll };
     74      1.1     skrll 
     75      1.1     skrll struct apic_iv *apic_intr_list[CPU_NINTS];
     76      1.1     skrll 
     77      1.1     skrll void apic_write(volatile struct elroy_regs *, uint32_t, uint32_t);
     78      1.1     skrll uint32_t apic_read(volatile struct elroy_regs *, uint32_t reg);
     79      1.1     skrll 
     80      1.1     skrll void	apic_get_int_tbl(struct elroy_softc *);
     81      1.1     skrll uint32_t apic_get_int_ent0(struct elroy_softc *, int);
     82      1.1     skrll #ifdef DEBUG
     83      1.1     skrll void	apic_dump(struct elroy_softc *);
     84      1.1     skrll #endif
     85      1.1     skrll 
     86      1.1     skrll void
     87      1.1     skrll apic_write(volatile struct elroy_regs *r, uint32_t reg, uint32_t val)
     88      1.1     skrll {
     89      1.1     skrll 	elroy_write32(&r->apic_addr, htole32(reg));
     90      1.1     skrll 	elroy_write32(&r->apic_data, htole32(val));
     91      1.1     skrll 	elroy_read32(&r->apic_data);
     92      1.1     skrll }
     93      1.1     skrll 
     94      1.1     skrll uint32_t
     95      1.1     skrll apic_read(volatile struct elroy_regs *r, uint32_t reg)
     96      1.1     skrll {
     97      1.1     skrll 	elroy_write32(&r->apic_addr, htole32(reg));
     98      1.1     skrll 	return le32toh(elroy_read32(&r->apic_data));
     99      1.1     skrll }
    100      1.1     skrll 
    101      1.1     skrll void
    102      1.1     skrll apic_attach(struct elroy_softc *sc)
    103      1.1     skrll {
    104      1.1     skrll 	volatile struct elroy_regs *r = sc->sc_regs;
    105      1.1     skrll 	uint32_t data;
    106      1.1     skrll 
    107      1.1     skrll 	data = apic_read(r, APIC_VERSION);
    108      1.1     skrll 	sc->sc_nints = (data & APIC_VERSION_NENT) >> APIC_VERSION_NENT_SHIFT;
    109      1.1     skrll 	aprint_normal(" APIC ver %x, %d pins",
    110      1.1     skrll 	    data & APIC_VERSION_MASK, sc->sc_nints);
    111      1.1     skrll 
    112  1.3.8.1   thorpej 	sc->sc_irq = kmem_zalloc(sc->sc_nints * sizeof(int), KM_SLEEP);
    113      1.1     skrll 
    114      1.1     skrll 	apic_get_int_tbl(sc);
    115      1.1     skrll 
    116      1.1     skrll #ifdef DEBUG
    117      1.1     skrll 	apic_dump(sc);
    118      1.1     skrll #endif
    119      1.1     skrll }
    120      1.1     skrll 
    121      1.1     skrll int
    122      1.1     skrll apic_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
    123      1.1     skrll {
    124      1.1     skrll 	struct elroy_softc *sc = pa->pa_pc->_cookie;
    125      1.1     skrll 	struct cpu_info *ci = &cpus[0];
    126      1.1     skrll 	pci_chipset_tag_t pc = pa->pa_pc;
    127      1.1     skrll 	pcitag_t tag = pa->pa_tag;
    128      1.1     skrll 	pcireg_t reg;
    129      1.1     skrll 	int line;
    130      1.1     skrll 
    131      1.1     skrll 	reg = pci_conf_read(pc, tag, PCI_INTERRUPT_REG);
    132      1.1     skrll #ifdef DEBUG
    133      1.1     skrll 	printf(" pin=%d line=%d ", PCI_INTERRUPT_PIN(reg),
    134      1.1     skrll 	    PCI_INTERRUPT_LINE(reg));
    135      1.1     skrll #endif
    136      1.1     skrll 	line = PCI_INTERRUPT_LINE(reg);
    137      1.1     skrll 	if (sc->sc_irq[line] == 0)
    138      1.1     skrll 		sc->sc_irq[line] = hppa_intr_allocate_bit(&ci->ci_ir, -1);
    139      1.1     skrll 	KASSERT(sc->sc_irq[line] != -1);
    140      1.1     skrll 	*ihp = (line << APIC_INT_LINE_SHIFT) | sc->sc_irq[line];
    141      1.1     skrll 
    142      1.1     skrll 	return APIC_INT_IRQ(*ihp) == 0;
    143      1.1     skrll }
    144      1.1     skrll 
    145      1.1     skrll const char *
    146      1.2  christos apic_intr_string(void *v, pci_intr_handle_t ih, char *buf, size_t len)
    147      1.1     skrll {
    148      1.2  christos 	snprintf(buf, len, "line %ld irq %ld",
    149      1.1     skrll 	    APIC_INT_LINE(ih), APIC_INT_IRQ(ih));
    150      1.1     skrll 
    151      1.1     skrll 	return buf;
    152      1.1     skrll }
    153      1.1     skrll 
    154      1.1     skrll void *
    155      1.1     skrll apic_intr_establish(void *v, pci_intr_handle_t ih,
    156      1.1     skrll     int pri, int (*handler)(void *), void *arg)
    157      1.1     skrll {
    158      1.1     skrll 	struct elroy_softc *sc = v;
    159      1.1     skrll 	volatile struct elroy_regs *r = sc->sc_regs;
    160      1.1     skrll 	struct cpu_info *ci = &cpus[0];
    161      1.1     skrll 	hppa_hpa_t hpa = ci->ci_hpa;
    162      1.1     skrll 	struct evcnt *cnt;
    163      1.1     skrll 	struct apic_iv *aiv, *biv;
    164      1.1     skrll 	void *iv;
    165      1.1     skrll 	int irq = APIC_INT_IRQ(ih);
    166      1.1     skrll 	int line = APIC_INT_LINE(ih);
    167      1.1     skrll 	uint32_t ent0;
    168      1.1     skrll 
    169      1.1     skrll 	/* no mapping or bogus */
    170      1.1     skrll 	if (irq <= 0 || irq > 31)
    171      1.1     skrll 		return NULL;
    172      1.1     skrll 
    173  1.3.8.1   thorpej 	aiv = kmem_alloc(sizeof(struct apic_iv), KM_SLEEP);
    174  1.3.8.1   thorpej 	cnt = kmem_alloc(sizeof(struct evcnt), KM_SLEEP);
    175      1.1     skrll 	aiv->sc = sc;
    176      1.1     skrll 	aiv->ih = ih;
    177      1.1     skrll 	aiv->handler = handler;
    178      1.1     skrll 	aiv->arg = arg;
    179      1.1     skrll 	aiv->next = NULL;
    180      1.1     skrll 	aiv->cnt = cnt;
    181      1.1     skrll 
    182      1.1     skrll 	biv = apic_intr_list[irq];
    183      1.1     skrll 	if (biv == NULL) {
    184      1.1     skrll 		iv = hppa_intr_establish(pri, apic_intr, aiv, &ci->ci_ir, irq);
    185      1.1     skrll 		if (iv == NULL) {
    186  1.3.8.1   thorpej 			kmem_free(aiv, sizeof(*aiv));
    187  1.3.8.1   thorpej 			kmem_free(cnt, sizeof(*cnt));
    188      1.1     skrll 
    189      1.1     skrll 			return NULL;
    190      1.1     skrll 		}
    191      1.1     skrll 	}
    192      1.1     skrll 
    193      1.1     skrll 	snprintf(aiv->aiv_name, sizeof(aiv->aiv_name), "line %d irq %d",
    194      1.1     skrll 	    line, irq);
    195      1.1     skrll 
    196      1.1     skrll 	evcnt_attach_dynamic(cnt, EVCNT_TYPE_INTR, NULL,
    197      1.1     skrll 	    device_xname(sc->sc_dv), aiv->aiv_name);
    198      1.1     skrll 
    199      1.1     skrll 	if (biv) {
    200      1.1     skrll 		while (biv->next)
    201      1.1     skrll 			biv = biv->next;
    202      1.1     skrll 		biv->next = aiv;
    203      1.1     skrll 		return arg;
    204      1.1     skrll 	}
    205      1.1     skrll 
    206      1.1     skrll 	ent0 = (31 - irq) & APIC_ENT0_VEC;
    207      1.1     skrll 	ent0 |= apic_get_int_ent0(sc, line);
    208      1.1     skrll #if 0
    209      1.1     skrll 	if (cold) {
    210      1.1     skrll 		sc->sc_imr |= (1 << irq);
    211      1.1     skrll 		ent0 |= APIC_ENT0_MASK;
    212      1.1     skrll 	}
    213      1.1     skrll #endif
    214      1.1     skrll 	apic_write(sc->sc_regs, APIC_ENT0(line), APIC_ENT0_MASK);
    215      1.1     skrll 	apic_write(sc->sc_regs, APIC_ENT1(line),
    216      1.1     skrll 	    ((hpa & 0x0ff00000) >> 4) | ((hpa & 0x000ff000) << 12));
    217      1.1     skrll 	apic_write(sc->sc_regs, APIC_ENT0(line), ent0);
    218      1.1     skrll 
    219      1.1     skrll 	/* Signal EOI. */
    220      1.1     skrll 	elroy_write32(&r->apic_eoi,
    221      1.1     skrll 	    htole32((31 - irq) & APIC_ENT0_VEC));
    222      1.1     skrll 
    223      1.1     skrll 	apic_intr_list[irq] = aiv;
    224      1.1     skrll 
    225      1.1     skrll 	return arg;
    226      1.1     skrll }
    227      1.1     skrll 
    228      1.1     skrll void
    229      1.1     skrll apic_intr_disestablish(void *v, void *cookie)
    230      1.1     skrll {
    231      1.1     skrll }
    232      1.1     skrll 
    233      1.1     skrll int
    234      1.1     skrll apic_intr(void *v)
    235      1.1     skrll {
    236      1.1     skrll 	struct apic_iv *iv = v;
    237      1.1     skrll 	struct elroy_softc *sc = iv->sc;
    238      1.1     skrll 	volatile struct elroy_regs *r = sc->sc_regs;
    239      1.1     skrll 	uint32_t irq = APIC_INT_IRQ(iv->ih);
    240      1.1     skrll 	int claimed = 0;
    241      1.1     skrll 
    242      1.1     skrll 	while (iv) {
    243      1.1     skrll 		claimed = iv->handler(iv->arg);
    244      1.1     skrll 		if (claimed && iv->cnt)
    245      1.1     skrll 			iv->cnt->ev_count++;
    246      1.1     skrll 		if (claimed)
    247      1.1     skrll 			break;
    248      1.1     skrll 		iv = iv->next;
    249      1.1     skrll 	}
    250      1.1     skrll 	/* Signal EOI. */
    251      1.1     skrll 	elroy_write32(&r->apic_eoi, htole32((31 - irq) & APIC_ENT0_VEC));
    252      1.1     skrll 
    253      1.1     skrll 	return claimed;
    254      1.1     skrll }
    255      1.1     skrll 
    256      1.1     skrll void
    257      1.1     skrll apic_get_int_tbl(struct elroy_softc *sc)
    258      1.1     skrll {
    259      1.1     skrll 	int nentries;
    260      1.1     skrll 	size_t size;
    261      1.1     skrll 	int err;
    262      1.1     skrll 
    263      1.1     skrll 	err = pdcproc_pci_inttblsz(&nentries);
    264      1.1     skrll 	if (err)
    265      1.1     skrll 		return;
    266      1.1     skrll 
    267      1.1     skrll 	size = nentries * sizeof(struct pdc_pat_pci_rt);
    268      1.1     skrll 	sc->sc_int_tbl_sz = nentries;
    269  1.3.8.1   thorpej 	sc->sc_int_tbl = kmem_alloc(size, KM_SLEEP);
    270      1.1     skrll 
    271      1.1     skrll 	pdcproc_pci_gettable(nentries, size, sc->sc_int_tbl);
    272      1.1     skrll }
    273      1.1     skrll 
    274      1.1     skrll uint32_t
    275      1.1     skrll apic_get_int_ent0(struct elroy_softc *sc, int line)
    276      1.1     skrll {
    277      1.1     skrll 	volatile struct elroy_regs *r = sc->sc_regs;
    278      1.1     skrll 	int trigger = MPS_INT(MPS_INTPO_DEF, MPS_INTTR_DEF);
    279      1.1     skrll 	uint32_t ent0 = APIC_ENT0_LOW | APIC_ENT0_LEV;
    280      1.1     skrll 	int bus, mpspo, mpstr;
    281      1.1     skrll 	int i;
    282      1.1     skrll 
    283      1.1     skrll 	bus = le32toh(elroy_read32(&r->busnum)) & 0xff;
    284      1.1     skrll 	for (i = 0; i < sc->sc_int_tbl_sz; i++) {
    285      1.1     skrll 		if (bus == sc->sc_int_tbl[i].bus &&
    286      1.1     skrll 		    line == sc->sc_int_tbl[i].line)
    287      1.1     skrll 			trigger = sc->sc_int_tbl[i].trigger;
    288      1.1     skrll 	}
    289      1.1     skrll 
    290      1.1     skrll 	mpspo = (trigger >> MPS_INTPO_SHIFT) & MPS_INTPO_MASK;
    291      1.1     skrll 	mpstr = (trigger >> MPS_INTTR_SHIFT) & MPS_INTTR_MASK;
    292      1.1     skrll 
    293      1.1     skrll 	switch (mpspo) {
    294      1.1     skrll 	case MPS_INTPO_DEF:
    295      1.1     skrll 		break;
    296      1.1     skrll 	case MPS_INTPO_ACTHI:
    297      1.1     skrll 		ent0 &= ~APIC_ENT0_LOW;
    298      1.1     skrll 		break;
    299      1.1     skrll 	case MPS_INTPO_ACTLO:
    300      1.1     skrll 		ent0 |= APIC_ENT0_LOW;
    301      1.1     skrll 		break;
    302      1.1     skrll 	default:
    303      1.1     skrll 		panic("unknown MPS interrupt polarity %d", mpspo);
    304      1.1     skrll 	}
    305      1.1     skrll 
    306      1.1     skrll 	switch(mpstr) {
    307      1.1     skrll 	case MPS_INTTR_DEF:
    308      1.1     skrll 		break;
    309      1.1     skrll 	case MPS_INTTR_LEVEL:
    310      1.1     skrll 		ent0 |= APIC_ENT0_LEV;
    311      1.1     skrll 		break;
    312      1.1     skrll 	case MPS_INTTR_EDGE:
    313      1.1     skrll 		ent0 &= ~APIC_ENT0_LEV;
    314      1.1     skrll 		break;
    315      1.1     skrll 	default:
    316      1.1     skrll 		panic("unknown MPS interrupt trigger %d", mpstr);
    317      1.1     skrll 	}
    318      1.1     skrll 
    319      1.1     skrll 	return ent0;
    320      1.1     skrll }
    321      1.1     skrll 
    322      1.1     skrll #ifdef DEBUG
    323      1.1     skrll void
    324      1.1     skrll apic_dump(struct elroy_softc *sc)
    325      1.1     skrll {
    326      1.1     skrll 	int i;
    327      1.1     skrll 
    328      1.1     skrll 	for (i = 0; i < sc->sc_nints; i++)
    329      1.1     skrll 		printf("0x%04x 0x%04x\n", apic_read(sc->sc_regs, APIC_ENT0(i)),
    330      1.1     skrll 		    apic_read(sc->sc_regs, APIC_ENT1(i)));
    331      1.1     skrll 
    332      1.1     skrll 	for (i = 0; i < sc->sc_int_tbl_sz; i++) {
    333      1.1     skrll 		printf("type=%x ", sc->sc_int_tbl[i].type);
    334      1.1     skrll 		printf("len=%d ", sc->sc_int_tbl[i].len);
    335      1.1     skrll 		printf("itype=%d ", sc->sc_int_tbl[i].itype);
    336      1.1     skrll 		printf("trigger=%x ", sc->sc_int_tbl[i].trigger);
    337      1.1     skrll 		printf("pin=%x ", sc->sc_int_tbl[i].pin);
    338      1.1     skrll 		printf("bus=%d ", sc->sc_int_tbl[i].bus);
    339      1.1     skrll 		printf("line=%d ", sc->sc_int_tbl[i].line);
    340      1.1     skrll 		printf("addr=%llx\n", sc->sc_int_tbl[i].addr);
    341      1.1     skrll 	}
    342      1.1     skrll }
    343      1.1     skrll #endif
    344