Home | History | Annotate | Line # | Download | only in dev
dino.c revision 1.10.4.1
      1  1.10.4.1   thorpej /*	$NetBSD: dino.c,v 1.10.4.1 2021/03/22 02:00:56 thorpej Exp $ */
      2       1.1     skrll 
      3       1.1     skrll /*	$OpenBSD: dino.c,v 1.5 2004/02/13 20:39:31 mickey Exp $	*/
      4       1.1     skrll 
      5       1.1     skrll /*
      6       1.1     skrll  * Copyright (c) 2003 Michael Shalayeff
      7       1.1     skrll  * All rights reserved.
      8       1.1     skrll  *
      9       1.1     skrll  * Redistribution and use in source and binary forms, with or without
     10       1.1     skrll  * modification, are permitted provided that the following conditions
     11       1.1     skrll  * are met:
     12       1.1     skrll  * 1. Redistributions of source code must retain the above copyright
     13       1.1     skrll  *    notice, this list of conditions and the following disclaimer.
     14       1.1     skrll  * 2. Redistributions in binary form must reproduce the above copyright
     15       1.1     skrll  *    notice, this list of conditions and the following disclaimer in the
     16       1.1     skrll  *    documentation and/or other materials provided with the distribution.
     17       1.1     skrll  *
     18       1.1     skrll  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     19       1.1     skrll  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     20       1.1     skrll  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     21       1.1     skrll  * IN NO EVENT SHALL THE AUTHOR OR HIS RELATIVES BE LIABLE FOR ANY DIRECT,
     22       1.1     skrll  * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
     23       1.1     skrll  * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     24       1.1     skrll  * SERVICES; LOSS OF MIND, USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     25       1.1     skrll  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
     26       1.1     skrll  * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
     27       1.1     skrll  * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     28       1.1     skrll  * THE POSSIBILITY OF SUCH DAMAGE.
     29       1.1     skrll  */
     30       1.1     skrll 
     31       1.1     skrll #include <sys/cdefs.h>
     32  1.10.4.1   thorpej __KERNEL_RCSID(0, "$NetBSD: dino.c,v 1.10.4.1 2021/03/22 02:00:56 thorpej Exp $");
     33       1.1     skrll 
     34       1.1     skrll /* #include "cardbus.h" */
     35       1.1     skrll 
     36       1.1     skrll #include <sys/param.h>
     37       1.1     skrll #include <sys/systm.h>
     38       1.1     skrll #include <sys/device.h>
     39       1.1     skrll #include <sys/reboot.h>
     40       1.1     skrll #include <sys/malloc.h>
     41       1.1     skrll #include <sys/extent.h>
     42       1.1     skrll 
     43       1.1     skrll #include <machine/iomod.h>
     44       1.1     skrll #include <machine/autoconf.h>
     45       1.1     skrll #include <machine/intr.h>
     46       1.1     skrll 
     47       1.1     skrll #include <hppa/include/vmparam.h>
     48       1.1     skrll #include <hppa/dev/cpudevs.h>
     49       1.1     skrll 
     50       1.1     skrll #if NCARDBUS > 0
     51       1.1     skrll #include <dev/cardbus/rbus.h>
     52       1.1     skrll #endif
     53       1.1     skrll 
     54       1.1     skrll #include <dev/pci/pcireg.h>
     55       1.1     skrll #include <dev/pci/pcivar.h>
     56       1.1     skrll #include <dev/pci/pcidevs.h>
     57       1.1     skrll 
     58       1.1     skrll #define	DINO_MEM_CHUNK	0x800000
     59       1.1     skrll 
     60       1.1     skrll /* from machdep.c */
     61       1.1     skrll extern struct extent *hppa_io_extent;
     62       1.1     skrll 
     63       1.1     skrll struct dino_regs {
     64       1.1     skrll 	/* HPA Supervisory Register Set */
     65       1.1     skrll 	uint32_t	pad0;		/* 0x000 */
     66       1.1     skrll 	uint32_t	iar0;		/* 0x004 rw intr addr reg 0 */
     67       1.1     skrll 	uint32_t	iodc;		/* 0x008 rw iodc data/addr */
     68       1.1     skrll 	uint32_t	irr0;		/* 0x00c r  intr req reg 0 */
     69       1.1     skrll 	uint32_t	iar1;		/* 0x010 rw intr addr reg 1 */
     70       1.1     skrll 	uint32_t	irr1;		/* 0x014 r  intr req reg 1 */
     71       1.1     skrll 	uint32_t	imr;		/* 0x018 rw intr mask reg */
     72       1.1     skrll 	uint32_t	ipr;		/* 0x01c rw intr pending reg */
     73       1.1     skrll 	uint32_t	toc_addr;	/* 0x020 rw TOC addr reg */
     74       1.1     skrll 	uint32_t	icr;		/* 0x024 rw intr control reg */
     75       1.1     skrll 	uint32_t	ilr;		/* 0x028 r  intr level reg */
     76       1.1     skrll 	uint32_t	pad1;		/* 0x02c */
     77       1.1     skrll 	uint32_t	io_command;	/* 0x030  w command register */
     78       1.1     skrll 	uint32_t	io_status;	/* 0x034 r  status register */
     79       1.1     skrll 	uint32_t	io_control;	/* 0x038 rw control register */
     80       1.1     skrll 	uint32_t	pad2;		/* 0x03c AUX registers follow */
     81       1.1     skrll 
     82       1.1     skrll 	/* HPA Auxiliary Register Set */
     83       1.1     skrll 	uint32_t	io_gsc_err_addr;/* 0x040 GSC error address */
     84       1.1     skrll 	uint32_t	io_err_info;	/* 0x044 error info register */
     85       1.1     skrll 	uint32_t	io_pci_err_addr;/* 0x048 PCI error address */
     86       1.1     skrll 	uint32_t	pad3[4];	/* 0x04c */
     87       1.1     skrll 	uint32_t	io_fbb_en;	/* 0x05c fast back2back enable reg */
     88       1.1     skrll 	uint32_t	io_addr_en;	/* 0x060 address enable reg */
     89       1.1     skrll 	uint32_t	pci_addr;	/* 0x064 PCI conf/io/mem addr reg */
     90       1.1     skrll 	uint32_t	pci_conf_data;	/* 0x068 PCI conf data reg */
     91       1.1     skrll 	uint32_t	pci_io_data;	/* 0x06c PCI io data reg */
     92       1.1     skrll 	uint32_t	pci_mem_data;	/* 0x070 PCI memory data reg */
     93       1.1     skrll 	uint32_t	pad4[0x740/4];	/* 0x074 */
     94       1.1     skrll 
     95       1.1     skrll 	/* HPA Bus (GSC) Specific-Dependent Register Set */
     96       1.1     skrll 	uint32_t	gsc2x_config;	/* 0x7b4 GSC2X config reg */
     97       1.1     skrll 	uint32_t	pad5[0x48/4];	/* 0x7b8: BSRS registers follow */
     98       1.1     skrll 
     99       1.1     skrll 	/* HPA HVERSION (Dino)-Dependent Register Set */
    100       1.1     skrll 	uint32_t	gmask;		/* 0x800 GSC arbitration mask */
    101       1.1     skrll 	uint32_t	pamr;		/* 0x804 PCI arbitration mask */
    102       1.1     skrll 	uint32_t	papr;		/* 0x808 PCI arbitration priority */
    103       1.1     skrll 	uint32_t	damode;		/* 0x80c PCI arbitration mode */
    104       1.1     skrll 	uint32_t	pcicmd;		/* 0x810 PCI command register */
    105       1.1     skrll 	uint32_t	pcists;		/* 0x814 PCI status register */
    106       1.1     skrll 	uint32_t	pad6;		/* 0x818 */
    107       1.1     skrll 	uint32_t	mltim;		/* 0x81c PCI master latency timer */
    108       1.1     skrll 	uint32_t	brdg_feat;	/* 0x820 PCI bridge feature enable */
    109       1.1     skrll 	uint32_t	pciror;		/* 0x824 PCI read optimization reg */
    110       1.1     skrll 	uint32_t	pciwor;		/* 0x828 PCI write optimization reg */
    111       1.1     skrll 	uint32_t	pad7;		/* 0x82c */
    112       1.1     skrll 	uint32_t	tltim;		/* 0x830 PCI target latency reg */
    113       1.1     skrll };
    114       1.1     skrll 
    115       1.1     skrll struct dino_softc {
    116       1.1     skrll 	device_t sc_dv;
    117       1.1     skrll 
    118       1.1     skrll 	int sc_ver;
    119       1.1     skrll 	void *sc_ih;
    120       1.1     skrll 	struct hppa_interrupt_register sc_ir;
    121       1.1     skrll 	bus_space_tag_t sc_bt;
    122       1.1     skrll 	bus_space_handle_t sc_bh;
    123       1.1     skrll 	bus_dma_tag_t sc_dmat;
    124       1.4     skrll 
    125       1.4     skrll 	struct hppa_bus_dma_tag sc_dmatag;
    126       1.4     skrll 	struct hppa_bus_space_tag sc_memt;
    127       1.4     skrll 
    128       1.1     skrll 	volatile struct dino_regs *sc_regs;
    129       1.1     skrll 
    130       1.1     skrll 	struct hppa_pci_chipset_tag sc_pc;
    131       1.1     skrll 	struct hppa_bus_space_tag sc_iot;
    132       1.4     skrll 
    133       1.1     skrll 	struct extent *sc_ioex;
    134       1.1     skrll 	int sc_memrefcount[30];
    135       1.4     skrll 
    136       1.4     skrll 	char sc_ioexname[20];
    137       1.1     skrll };
    138       1.1     skrll 
    139       1.1     skrll int	dinomatch(device_t, struct cfdata *, void *);
    140       1.1     skrll void	dinoattach(device_t, device_t, void *);
    141       1.1     skrll static device_t	dino_callback(device_t, struct confargs *);
    142       1.1     skrll 
    143       1.1     skrll CFATTACH_DECL_NEW(dino, sizeof(struct dino_softc), dinomatch, dinoattach, NULL,
    144       1.1     skrll     NULL);
    145       1.1     skrll 
    146       1.1     skrll void dino_attach_hook(device_t, device_t,
    147       1.1     skrll     struct pcibus_attach_args *);
    148       1.1     skrll void dino_enable_bus(struct dino_softc *, int);
    149       1.1     skrll int dino_maxdevs(void *, int);
    150       1.1     skrll pcitag_t dino_make_tag(void *, int, int, int);
    151       1.1     skrll void dino_decompose_tag(void *, pcitag_t, int *, int *, int *);
    152       1.1     skrll pcireg_t dino_conf_read(void *, pcitag_t, int);
    153       1.1     skrll void dino_conf_write(void *, pcitag_t, int, pcireg_t);
    154       1.1     skrll 
    155       1.1     skrll int dino_intr_map(const struct pci_attach_args *, pci_intr_handle_t *);
    156       1.2  christos const char *dino_intr_string(void *, pci_intr_handle_t, char *, size_t);
    157       1.1     skrll void *dino_intr_establish(void *, pci_intr_handle_t, int,
    158       1.1     skrll     int (*)(void *), void *);
    159       1.1     skrll void dino_intr_disestablish(void *, void *);
    160       1.1     skrll 
    161       1.1     skrll void *dino_alloc_parent(device_t, struct pci_attach_args *, int);
    162       1.1     skrll 
    163       1.1     skrll int dino_iomap(void *, bus_addr_t, bus_size_t, int, bus_space_handle_t *);
    164       1.1     skrll int dino_memmap(void *, bus_addr_t, bus_size_t, int, bus_space_handle_t *);
    165       1.1     skrll int dino_subregion(void *, bus_space_handle_t, bus_size_t, bus_size_t,
    166       1.1     skrll     bus_space_handle_t *);
    167       1.1     skrll int dino_ioalloc(void *, bus_addr_t, bus_addr_t, bus_size_t,
    168       1.1     skrll     bus_size_t, bus_size_t, int, bus_addr_t *, bus_space_handle_t *);
    169       1.1     skrll int dino_memalloc(void *, bus_addr_t, bus_addr_t, bus_size_t, bus_size_t,
    170       1.1     skrll     bus_size_t, int, bus_addr_t *, bus_space_handle_t *);
    171       1.1     skrll void dino_unmap(void *, bus_space_handle_t, bus_size_t);
    172       1.1     skrll void dino_free(void *, bus_space_handle_t, bus_size_t);
    173       1.1     skrll void dino_barrier(void *, bus_space_handle_t, bus_size_t, bus_size_t, int);
    174       1.1     skrll void *dino_vaddr(void *, bus_space_handle_t);
    175       1.1     skrll paddr_t dino_mmap(void *, bus_addr_t, off_t, int, int);
    176       1.1     skrll 
    177       1.1     skrll uint8_t dino_r1(void *, bus_space_handle_t, bus_size_t);
    178       1.1     skrll uint16_t dino_r2(void *, bus_space_handle_t, bus_size_t);
    179       1.1     skrll uint32_t dino_r4(void *, bus_space_handle_t, bus_size_t);
    180       1.1     skrll uint64_t dino_r8(void *, bus_space_handle_t, bus_size_t);
    181       1.1     skrll void dino_w1(void *, bus_space_handle_t, bus_size_t, uint8_t);
    182       1.1     skrll void dino_w2(void *, bus_space_handle_t, bus_size_t, uint16_t);
    183       1.1     skrll void dino_w4(void *, bus_space_handle_t, bus_size_t, uint32_t);
    184       1.1     skrll void dino_w8(void *, bus_space_handle_t, bus_size_t, uint64_t);
    185       1.1     skrll void dino_rm_1(void *, bus_space_handle_t, bus_size_t, uint8_t *, bus_size_t);
    186       1.1     skrll void dino_rm_2(void *, bus_space_handle_t, bus_size_t, uint16_t *, bus_size_t);
    187       1.1     skrll void dino_rm_4(void *, bus_space_handle_t, bus_size_t, uint32_t *, bus_size_t);
    188       1.1     skrll void dino_rm_8(void *, bus_space_handle_t, bus_size_t, uint64_t *, bus_size_t);
    189       1.1     skrll void dino_wm_1(void *, bus_space_handle_t, bus_size_t, const uint8_t *,
    190       1.1     skrll     bus_size_t);
    191       1.1     skrll void dino_wm_2(void *, bus_space_handle_t, bus_size_t, const uint16_t *,
    192       1.1     skrll     bus_size_t);
    193       1.1     skrll void dino_wm_4(void *, bus_space_handle_t, bus_size_t, const uint32_t *,
    194       1.1     skrll     bus_size_t);
    195       1.1     skrll void dino_wm_8(void *, bus_space_handle_t, bus_size_t, const uint64_t *,
    196       1.1     skrll     bus_size_t);
    197       1.1     skrll void dino_sm_1(void *, bus_space_handle_t, bus_size_t, uint8_t, bus_size_t);
    198       1.1     skrll void dino_sm_2(void *, bus_space_handle_t, bus_size_t, uint16_t, bus_size_t);
    199       1.1     skrll void dino_sm_4(void *, bus_space_handle_t, bus_size_t, uint32_t, bus_size_t);
    200       1.1     skrll void dino_sm_8(void *, bus_space_handle_t, bus_size_t, uint64_t, bus_size_t);
    201       1.1     skrll void dino_rrm_2(void *, bus_space_handle_t, bus_size_t, uint16_t *,
    202       1.1     skrll     bus_size_t);
    203       1.1     skrll void dino_rrm_4(void *, bus_space_handle_t, bus_size_t, uint32_t *,
    204       1.1     skrll     bus_size_t);
    205       1.1     skrll void dino_rrm_8(void *, bus_space_handle_t, bus_size_t, uint64_t *,
    206       1.1     skrll     bus_size_t);
    207       1.1     skrll void dino_wrm_2(void *, bus_space_handle_t, bus_size_t, const uint16_t *,
    208       1.1     skrll     bus_size_t);
    209       1.1     skrll void dino_wrm_4(void *, bus_space_handle_t, bus_size_t, const uint32_t *,
    210       1.1     skrll     bus_size_t);
    211       1.1     skrll void dino_wrm_8(void *, bus_space_handle_t, bus_size_t, const uint64_t *,
    212       1.1     skrll     bus_size_t);
    213       1.1     skrll void dino_rr_1(void *, bus_space_handle_t, bus_size_t, uint8_t *, bus_size_t);
    214       1.1     skrll void dino_rr_2(void *, bus_space_handle_t, bus_size_t, uint16_t *, bus_size_t);
    215       1.1     skrll void dino_rr_4(void *, bus_space_handle_t, bus_size_t, uint32_t *, bus_size_t);
    216       1.1     skrll void dino_rr_8(void *, bus_space_handle_t, bus_size_t, uint64_t *, bus_size_t);
    217       1.1     skrll void dino_wr_1(void *, bus_space_handle_t, bus_size_t, const uint8_t *,
    218       1.1     skrll     bus_size_t);
    219       1.1     skrll void dino_wr_2(void *, bus_space_handle_t, bus_size_t, const uint16_t *,
    220       1.1     skrll     bus_size_t);
    221       1.1     skrll void dino_wr_4(void *, bus_space_handle_t, bus_size_t, const uint32_t *,
    222       1.1     skrll     bus_size_t);
    223       1.1     skrll void dino_wr_8(void *, bus_space_handle_t, bus_size_t, const uint64_t *,
    224       1.1     skrll     bus_size_t);
    225       1.1     skrll void dino_rrr_2(void *, bus_space_handle_t, bus_size_t, uint16_t *,
    226       1.1     skrll     bus_size_t);
    227       1.1     skrll void dino_rrr_4(void *, bus_space_handle_t, bus_size_t, uint32_t *,
    228       1.1     skrll     bus_size_t);
    229       1.1     skrll void dino_rrr_8(void *, bus_space_handle_t, bus_size_t, uint64_t *,
    230       1.1     skrll     bus_size_t);
    231       1.1     skrll void dino_wrr_2(void *, bus_space_handle_t, bus_size_t, const uint16_t *,
    232       1.1     skrll     bus_size_t);
    233       1.1     skrll void dino_wrr_4(void *, bus_space_handle_t, bus_size_t, const uint32_t *,
    234       1.1     skrll     bus_size_t);
    235       1.1     skrll void dino_wrr_8(void *, bus_space_handle_t, bus_size_t, const uint64_t *,
    236       1.1     skrll     bus_size_t);
    237       1.1     skrll void dino_sr_1(void *, bus_space_handle_t, bus_size_t, uint8_t, bus_size_t);
    238       1.1     skrll void dino_sr_2(void *, bus_space_handle_t, bus_size_t, uint16_t, bus_size_t);
    239       1.1     skrll void dino_sr_4(void *, bus_space_handle_t, bus_size_t, uint32_t, bus_size_t);
    240       1.1     skrll void dino_sr_8(void *, bus_space_handle_t, bus_size_t, uint64_t, bus_size_t);
    241       1.1     skrll void dino_cp_1(void *, bus_space_handle_t, bus_size_t, bus_space_handle_t,
    242       1.1     skrll     bus_size_t, bus_size_t);
    243       1.1     skrll void dino_cp_2(void *, bus_space_handle_t, bus_size_t, bus_space_handle_t,
    244       1.1     skrll     bus_size_t, bus_size_t);
    245       1.1     skrll void dino_cp_4(void *, bus_space_handle_t, bus_size_t, bus_space_handle_t,
    246       1.1     skrll     bus_size_t, bus_size_t);
    247       1.1     skrll void dino_cp_8(void *, bus_space_handle_t, bus_size_t, bus_space_handle_t,
    248       1.1     skrll     bus_size_t, bus_size_t);
    249       1.1     skrll int dino_dmamap_create(void *, bus_size_t, int, bus_size_t, bus_size_t, int,
    250       1.1     skrll     bus_dmamap_t *);
    251       1.1     skrll void dino_dmamap_destroy(void *, bus_dmamap_t);
    252       1.1     skrll int dino_dmamap_load(void *, bus_dmamap_t, void *, bus_size_t, struct proc *,
    253       1.1     skrll     int);
    254       1.1     skrll int dino_dmamap_load_mbuf(void *, bus_dmamap_t, struct mbuf *, int);
    255       1.1     skrll int dino_dmamap_load_uio(void *, bus_dmamap_t, struct uio *, int);
    256       1.1     skrll int dino_dmamap_load_raw(void *, bus_dmamap_t, bus_dma_segment_t *, int,
    257       1.1     skrll     bus_size_t, int);
    258       1.1     skrll void dino_dmamap_unload(void *, bus_dmamap_t);
    259       1.1     skrll void dino_dmamap_sync(void *, bus_dmamap_t, bus_addr_t, bus_size_t, int);
    260       1.1     skrll int dino_dmamem_alloc(void *, bus_size_t, bus_size_t, bus_size_t,
    261       1.1     skrll     bus_dma_segment_t *, int, int *, int);
    262       1.1     skrll void dino_dmamem_free(void *, bus_dma_segment_t *, int);
    263       1.1     skrll int dino_dmamem_map(void *, bus_dma_segment_t *, int, size_t, void **, int);
    264       1.1     skrll void dino_dmamem_unmap(void *, void *, size_t);
    265       1.1     skrll paddr_t dino_dmamem_mmap(void *, bus_dma_segment_t *, int, off_t, int, int);
    266       1.1     skrll 
    267       1.1     skrll 
    268       1.1     skrll void
    269       1.1     skrll dino_attach_hook(device_t parent, device_t self,
    270       1.1     skrll     struct pcibus_attach_args *pba)
    271       1.1     skrll {
    272       1.1     skrll 	struct dino_softc *sc = pba->pba_pc->_cookie;
    273       1.1     skrll 
    274       1.1     skrll 	/*
    275       1.1     skrll 	 * The firmware enables only devices that are needed for booting.
    276       1.1     skrll 	 * So other devices will fail to map PCI MEM / IO when they attach.
    277       1.1     skrll 	 * Therefore we recursively walk all buses to simply enable everything.
    278       1.1     skrll 	 */
    279       1.1     skrll 	dino_enable_bus(sc, 0);
    280       1.1     skrll }
    281       1.1     skrll 
    282       1.1     skrll void
    283       1.1     skrll dino_enable_bus(struct dino_softc *sc, int bus)
    284       1.1     skrll {
    285       1.1     skrll 	int func;
    286       1.1     skrll 	int dev;
    287       1.1     skrll 	pcitag_t tag;
    288       1.1     skrll 	pcireg_t data;
    289       1.1     skrll 	pcireg_t class;
    290       1.1     skrll 
    291       1.1     skrll 	for (dev = 0; dev < 32; dev++) {
    292       1.1     skrll 		tag = dino_make_tag(sc, bus, dev, 0);
    293       1.1     skrll 		if (tag != -1 && dino_conf_read(sc, tag, 0) != 0xffffffff) {
    294       1.1     skrll 			for (func = 0; func < 8; func++) {
    295       1.1     skrll 				tag = dino_make_tag(sc, bus, dev, func);
    296       1.1     skrll 				if (dino_conf_read(sc, tag, 0) != 0xffffffff) {
    297       1.1     skrll 					data = dino_conf_read(sc, tag,
    298       1.1     skrll 					    PCI_COMMAND_STATUS_REG);
    299       1.1     skrll 					dino_conf_write(sc, tag,
    300       1.1     skrll 					    PCI_COMMAND_STATUS_REG,
    301       1.1     skrll 					    PCI_COMMAND_IO_ENABLE |
    302       1.1     skrll 					    PCI_COMMAND_MEM_ENABLE |
    303       1.1     skrll 					    PCI_COMMAND_MASTER_ENABLE | data);
    304       1.1     skrll 				}
    305       1.1     skrll 			}
    306       1.1     skrll 			class = dino_conf_read(sc, tag, PCI_CLASS_REG);
    307       1.1     skrll 			if (PCI_CLASS(class) == PCI_CLASS_BRIDGE &&
    308       1.1     skrll 			    PCI_SUBCLASS(class) == PCI_SUBCLASS_BRIDGE_PCI)
    309       1.1     skrll 				dino_enable_bus(sc, bus + 1);
    310       1.1     skrll 		}
    311       1.1     skrll 	}
    312       1.1     skrll }
    313       1.1     skrll 
    314       1.1     skrll int
    315       1.1     skrll dino_maxdevs(void *v, int bus)
    316       1.1     skrll {
    317       1.1     skrll 	return 32;
    318       1.1     skrll }
    319       1.1     skrll 
    320       1.1     skrll pcitag_t
    321       1.1     skrll dino_make_tag(void *v, int bus, int dev, int func)
    322       1.1     skrll {
    323       1.1     skrll 	if (bus > 255 || dev > 31 || func > 7)
    324       1.1     skrll 		panic("dino_make_tag: bad request");
    325       1.1     skrll 
    326       1.1     skrll 	return (bus << 16) | (dev << 11) | (func << 8);
    327       1.1     skrll }
    328       1.1     skrll 
    329       1.1     skrll void
    330       1.1     skrll dino_decompose_tag(void *v, pcitag_t tag, int *bus, int *dev, int *func)
    331       1.1     skrll {
    332       1.1     skrll 	*bus = (tag >> 16) & 0xff;
    333       1.1     skrll 	*dev = (tag >> 11) & 0x1f;
    334       1.1     skrll 	*func= (tag >>  8) & 0x07;
    335       1.1     skrll }
    336       1.1     skrll 
    337       1.1     skrll pcireg_t
    338       1.1     skrll dino_conf_read(void *v, pcitag_t tag, int reg)
    339       1.1     skrll {
    340       1.1     skrll 	struct dino_softc *sc = v;
    341       1.1     skrll 	volatile struct dino_regs *r = sc->sc_regs;
    342       1.1     skrll 	pcireg_t data;
    343       1.1     skrll 	uint32_t pamr;
    344       1.1     skrll 
    345       1.3   msaitoh 	if ((unsigned int)reg >= PCI_CONF_SIZE)
    346       1.3   msaitoh 		return (pcireg_t) -1;
    347       1.3   msaitoh 
    348       1.7  macallan 	/*
    349       1.7  macallan 	 * XXX
    350       1.7  macallan 	 * accessing dev 1f / func 7 on the 2nd Dino causes a machine check
    351       1.7  macallan 	 * exception on my C200
    352       1.7  macallan 	 */
    353       1.8     skrll 	if ((tag & 0xff00) == 0xff00)
    354       1.8     skrll 		return -1;
    355       1.7  macallan 
    356       1.1     skrll 	/* fix arbitration errata by disabling all pci devs on config read */
    357       1.1     skrll 	pamr = r->pamr;
    358       1.1     skrll 	r->pamr = 0;
    359       1.9     skrll 
    360       1.1     skrll 	r->pci_addr = tag | reg;
    361       1.1     skrll 	data = r->pci_conf_data;
    362       1.1     skrll 
    363       1.1     skrll 	/* restore arbitration */
    364       1.1     skrll 	r->pamr = pamr;
    365       1.1     skrll 
    366       1.1     skrll 	return le32toh(data);
    367       1.1     skrll }
    368       1.1     skrll 
    369       1.1     skrll void
    370       1.1     skrll dino_conf_write(void *v, pcitag_t tag, int reg, pcireg_t data)
    371       1.1     skrll {
    372       1.1     skrll 	struct dino_softc *sc = v;
    373       1.1     skrll 	volatile struct dino_regs *r = sc->sc_regs;
    374       1.1     skrll 	uint32_t pamr;
    375       1.1     skrll 
    376       1.3   msaitoh 	if ((unsigned int)reg >= PCI_CONF_SIZE)
    377       1.3   msaitoh 		return;
    378       1.3   msaitoh 
    379       1.7  macallan 	/*
    380       1.7  macallan 	 * XXX
    381       1.7  macallan 	 * accessing dev 1f / func 7 on the 2nd Dino causes a machine check
    382       1.7  macallan 	 * exception on my C200
    383       1.7  macallan 	 */
    384       1.7  macallan 	if ((tag & 0xff00) == 0xff00) return;
    385       1.7  macallan 
    386       1.1     skrll 	/* fix arbitration errata by disabling all pci devs on config read */
    387       1.1     skrll 	pamr = r->pamr;
    388       1.1     skrll 	r->pamr = 0;
    389       1.1     skrll 
    390       1.1     skrll 	r->pci_addr = tag | reg;
    391       1.1     skrll 	r->pci_conf_data = htole32(data);
    392       1.1     skrll 
    393       1.1     skrll 	/* fix coalescing config and io writes by interleaving w/ a read */
    394       1.1     skrll 	r->pci_addr = tag | PCI_ID_REG;
    395       1.1     skrll 	(void)r->pci_conf_data;
    396       1.1     skrll 
    397       1.1     skrll 	/* restore arbitration */
    398       1.1     skrll 	r->pamr = pamr;
    399       1.1     skrll }
    400       1.1     skrll 
    401       1.1     skrll int
    402       1.1     skrll dino_intr_map(const struct pci_attach_args *pa, pci_intr_handle_t *ihp)
    403       1.1     skrll {
    404       1.1     skrll 	int line = pa->pa_intrline;
    405       1.1     skrll 
    406       1.1     skrll 	if (line == 0xff)
    407       1.1     skrll 		return 1;
    408       1.1     skrll 
    409       1.1     skrll 	*ihp = line;
    410       1.1     skrll 
    411       1.1     skrll 	return 0;
    412       1.1     skrll }
    413       1.1     skrll 
    414       1.1     skrll const char *
    415       1.2  christos dino_intr_string(void *v, pci_intr_handle_t ih, char *buf, size_t len)
    416       1.1     skrll {
    417       1.2  christos 	snprintf(buf, len, "irq %ld", ih);
    418       1.1     skrll 	return buf;
    419       1.1     skrll }
    420       1.1     skrll 
    421       1.1     skrll extern int cold;
    422       1.1     skrll 
    423       1.1     skrll 
    424       1.1     skrll void *
    425       1.1     skrll dino_intr_establish(void *v, pci_intr_handle_t ih,
    426       1.1     skrll     int pri, int (*handler)(void *), void *arg)
    427       1.1     skrll {
    428       1.1     skrll 	struct dino_softc *sc = v;
    429       1.1     skrll 
    430       1.1     skrll 	return hppa_intr_establish(pri, handler, arg, &sc->sc_ir, ih);
    431       1.1     skrll }
    432       1.1     skrll 
    433       1.1     skrll void
    434       1.1     skrll dino_intr_disestablish(void *v, void *cookie)
    435       1.1     skrll {
    436       1.1     skrll 	/* XXX Implement me */
    437       1.1     skrll }
    438       1.1     skrll 
    439       1.1     skrll 
    440       1.1     skrll #if NCARDBUS > 0
    441       1.1     skrll void *
    442       1.1     skrll dino_alloc_parent(device_t self, struct pci_attach_args *pa, int io)
    443       1.1     skrll {
    444       1.1     skrll 	struct dino_softc *sc = pa->pa_pc->_cookie;
    445       1.1     skrll 	struct extent *ex;
    446       1.1     skrll 	bus_space_tag_t tag;
    447       1.1     skrll 	bus_addr_t start;
    448       1.1     skrll 	bus_size_t size;
    449       1.1     skrll 
    450       1.1     skrll 	if (io) {
    451       1.1     skrll 		ex = sc->sc_ioex;
    452       1.1     skrll 		tag = pa->pa_iot;
    453       1.1     skrll 		start = 0xa000;
    454       1.1     skrll 		size = 0x1000;
    455       1.1     skrll 	} else {
    456       1.1     skrll 		ex = hppa_io_extent;
    457       1.1     skrll 		tag = pa->pa_memt;
    458       1.1     skrll 		start = ex->ex_start; /* XXX or 0xf0800000? */
    459       1.1     skrll 		size = DINO_MEM_CHUNK;
    460       1.1     skrll 	}
    461       1.1     skrll 
    462       1.1     skrll 	if (extent_alloc_subregion(ex, start, ex->ex_end, size, size,
    463       1.1     skrll 	    EX_NOBOUNDARY, EX_NOWAIT, &start))
    464       1.1     skrll 		return NULL;
    465       1.1     skrll 	extent_free(ex, start, size, EX_NOWAIT);
    466       1.1     skrll 	return rbus_new_root_share(tag, ex, start, size, start);
    467       1.1     skrll }
    468       1.1     skrll #endif
    469       1.1     skrll 
    470       1.1     skrll int
    471       1.1     skrll dino_iomap(void *v, bus_addr_t bpa, bus_size_t size,
    472       1.1     skrll     int flags, bus_space_handle_t *bshp)
    473       1.1     skrll {
    474       1.1     skrll 	struct dino_softc *sc = v;
    475       1.1     skrll 	int error;
    476       1.1     skrll 
    477       1.1     skrll 	if (!(flags & BUS_SPACE_MAP_NOEXTENT) &&
    478       1.1     skrll 	    (error = extent_alloc_region(sc->sc_ioex, bpa, size, EX_NOWAIT)))
    479       1.1     skrll 		return error;
    480       1.1     skrll 
    481       1.1     skrll 	if (bshp)
    482       1.1     skrll 		*bshp = bpa;
    483       1.1     skrll 
    484       1.1     skrll 	return 0;
    485       1.1     skrll }
    486       1.1     skrll 
    487       1.1     skrll int
    488       1.1     skrll dino_memmap(void *v, bus_addr_t bpa, bus_size_t size,
    489       1.1     skrll     int flags, bus_space_handle_t *bshp)
    490       1.1     skrll {
    491       1.1     skrll 	struct dino_softc *sc = v;
    492       1.1     skrll 	volatile struct dino_regs *r = sc->sc_regs;
    493       1.1     skrll 	uint32_t reg;
    494       1.1     skrll 	int error;
    495       1.1     skrll 
    496       1.1     skrll 	reg = r->io_addr_en;
    497       1.1     skrll 	reg |= 1 << ((bpa >> 23) & 0x1f);
    498       1.1     skrll #ifdef DEBUG
    499       1.1     skrll 	if (reg & 0x80000001)
    500       1.1     skrll 		panic("mapping outside the mem extent range");
    501       1.1     skrll #endif
    502       1.1     skrll 	if ((error = bus_space_map(sc->sc_bt, bpa, size, flags, bshp)))
    503       1.1     skrll 		return error;
    504       1.1     skrll 	++sc->sc_memrefcount[((bpa >> 23) & 0x1f)];
    505       1.1     skrll 	/* map into the upper bus space, if not yet mapped this 8M */
    506       1.1     skrll 	if (reg != r->io_addr_en)
    507       1.1     skrll 		r->io_addr_en = reg;
    508       1.1     skrll 	return 0;
    509       1.1     skrll }
    510       1.1     skrll 
    511       1.1     skrll int
    512       1.1     skrll dino_subregion(void *v, bus_space_handle_t bsh, bus_size_t offset,
    513       1.1     skrll     bus_size_t size, bus_space_handle_t *nbshp)
    514       1.1     skrll {
    515       1.1     skrll 	*nbshp = bsh + offset;
    516       1.1     skrll 	return 0;
    517       1.1     skrll }
    518       1.1     skrll 
    519       1.1     skrll int
    520       1.1     skrll dino_ioalloc(void *v, bus_addr_t rstart, bus_addr_t rend, bus_size_t size,
    521       1.1     skrll     bus_size_t align, bus_size_t boundary, int flags, bus_addr_t *addrp,
    522       1.1     skrll     bus_space_handle_t *bshp)
    523       1.1     skrll {
    524       1.1     skrll 	struct dino_softc *sc = v;
    525       1.1     skrll 	struct extent *ex = sc->sc_ioex;
    526       1.1     skrll 	bus_addr_t bpa;
    527       1.1     skrll 	int error;
    528       1.1     skrll 
    529       1.1     skrll 	if (rstart < ex->ex_start || rend > ex->ex_end)
    530       1.1     skrll 		panic("dino_ioalloc: bad region start/end");
    531       1.1     skrll 
    532       1.1     skrll 	if ((error = extent_alloc_subregion(ex, rstart, rend, size,
    533       1.1     skrll 	    align, boundary, EX_NOWAIT, &bpa)))
    534       1.1     skrll 		return error;
    535       1.1     skrll 
    536       1.1     skrll 	if (addrp)
    537       1.1     skrll 		*addrp = bpa;
    538       1.1     skrll 	if (bshp)
    539       1.1     skrll 		*bshp = bpa;
    540       1.1     skrll 
    541       1.1     skrll 	return 0;
    542       1.1     skrll }
    543       1.1     skrll 
    544       1.1     skrll int
    545       1.1     skrll dino_memalloc(void *v, bus_addr_t rstart, bus_addr_t rend, bus_size_t size,
    546       1.1     skrll     bus_size_t align, bus_size_t boundary, int flags, bus_addr_t *addrp,
    547       1.1     skrll     bus_space_handle_t *bshp)
    548       1.1     skrll {
    549       1.1     skrll 	struct dino_softc *sc = v;
    550       1.1     skrll 	volatile struct dino_regs *r = sc->sc_regs;
    551       1.1     skrll 	uint32_t reg;
    552       1.1     skrll 	int i, error;
    553       1.1     skrll 
    554       1.1     skrll 	/*
    555       1.1     skrll 	 * Allow allocation only when PCI MEM is already mapped.
    556       1.1     skrll 	 * Needed to avoid allocation of I/O space used by devices that
    557       1.1     skrll 	 * have no driver in the current kernel.
    558       1.1     skrll 	 * Dino can map PCI MEM in the range 0xf0800000..0xff800000 only.
    559       1.1     skrll 	 */
    560       1.1     skrll 	reg = r->io_addr_en;
    561       1.1     skrll 	if (rstart < 0xf0800000 || rend >= 0xff800000 || reg == 0)
    562       1.1     skrll 		return -1;
    563       1.1     skrll 	/* Find used PCI MEM and narrow allocateble region down to it. */
    564       1.1     skrll 	for (i = 1; i < 31; i++)
    565       1.1     skrll 		if ((reg & 1 << i) != 0) {
    566       1.1     skrll 			rstart = HPPA_IOSPACE | i << 23;
    567       1.1     skrll 			rend = (HPPA_IOSPACE | (i + 1) << 23) - 1;
    568       1.1     skrll 			break;
    569       1.1     skrll 		}
    570       1.1     skrll 	if ((error = bus_space_alloc(sc->sc_bt, rstart, rend, size, align,
    571       1.1     skrll 	    boundary, flags, addrp, bshp)))
    572       1.1     skrll 		return error;
    573       1.1     skrll 	++sc->sc_memrefcount[((*bshp >> 23) & 0x1f)];
    574       1.1     skrll 	return 0;
    575       1.1     skrll }
    576       1.1     skrll 
    577       1.1     skrll void
    578       1.1     skrll dino_unmap(void *v, bus_space_handle_t bsh, bus_size_t size)
    579       1.1     skrll {
    580       1.1     skrll 	struct dino_softc *sc = v;
    581       1.1     skrll 	volatile struct dino_regs *r = sc->sc_regs;
    582       1.1     skrll 
    583       1.1     skrll 	if (bsh & HPPA_IOSPACE) {
    584       1.1     skrll 		bus_space_unmap(sc->sc_bt, bsh, size);
    585       1.1     skrll 		if (--sc->sc_memrefcount[((bsh >> 23) & 0x1f)] == 0)
    586       1.1     skrll 			/* Unmap the upper PCI MEM space. */
    587       1.1     skrll 			r->io_addr_en &= ~(1 << ((bsh >> 23) & 0x1f));
    588       1.1     skrll 	} else {
    589       1.1     skrll 		/* XXX gotta follow the BUS_SPACE_MAP_NOEXTENT flag */
    590       1.1     skrll 		if (extent_free(sc->sc_ioex, bsh, size, EX_NOWAIT))
    591       1.1     skrll 			printf("dino_unmap: ps 0x%lx, size 0x%lx\n"
    592       1.1     skrll 			    "dino_unmap: can't free region\n", bsh, size);
    593       1.1     skrll 	}
    594       1.1     skrll }
    595       1.1     skrll 
    596       1.1     skrll void
    597       1.1     skrll dino_free(void *v, bus_space_handle_t bh, bus_size_t size)
    598       1.1     skrll {
    599       1.1     skrll 	/* should be enough */
    600       1.1     skrll 	dino_unmap(v, bh, size);
    601       1.1     skrll }
    602       1.1     skrll 
    603       1.1     skrll void
    604       1.1     skrll dino_barrier(void *v, bus_space_handle_t h, bus_size_t o, bus_size_t l, int op)
    605       1.1     skrll {
    606       1.1     skrll 	sync_caches();
    607       1.1     skrll }
    608       1.1     skrll 
    609       1.1     skrll void*
    610       1.1     skrll dino_vaddr(void *v, bus_space_handle_t h)
    611       1.1     skrll {
    612       1.1     skrll 	struct dino_softc *sc = v;
    613       1.1     skrll 
    614       1.1     skrll 	return bus_space_vaddr(sc->sc_bt, h);
    615       1.1     skrll }
    616       1.1     skrll 
    617       1.1     skrll paddr_t
    618       1.1     skrll dino_mmap(void *v, bus_addr_t addr, off_t off, int prot, int flags)
    619       1.1     skrll {
    620      1.10  macallan 	return btop(addr + off);
    621       1.1     skrll }
    622       1.1     skrll 
    623       1.1     skrll uint8_t
    624       1.1     skrll dino_r1(void *v, bus_space_handle_t h, bus_size_t o)
    625       1.1     skrll {
    626       1.1     skrll 	h += o;
    627       1.1     skrll 	if (h & HPPA_IOSPACE)
    628       1.1     skrll 		return *(volatile uint8_t *)h;
    629       1.1     skrll 	else {
    630       1.1     skrll 		struct dino_softc *sc = v;
    631       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
    632       1.1     skrll 
    633       1.1     skrll 		r->pci_addr = h;
    634       1.1     skrll 		return *((volatile uint8_t *)&r->pci_io_data + (h & 3));
    635       1.1     skrll 	}
    636       1.1     skrll }
    637       1.1     skrll 
    638       1.1     skrll uint16_t
    639       1.1     skrll dino_r2(void *v, bus_space_handle_t h, bus_size_t o)
    640       1.1     skrll {
    641       1.1     skrll 	volatile uint16_t *p;
    642       1.1     skrll 
    643       1.1     skrll 	h += o;
    644       1.1     skrll 	if (h & HPPA_IOSPACE)
    645       1.1     skrll 		p = (volatile uint16_t *)h;
    646       1.1     skrll 	else {
    647       1.1     skrll 		struct dino_softc *sc = v;
    648       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
    649       1.1     skrll 
    650       1.1     skrll 		r->pci_addr = h;
    651       1.1     skrll 		p = (volatile uint16_t *)&r->pci_io_data;
    652       1.1     skrll 		if (h & 2)
    653       1.1     skrll 			p++;
    654       1.1     skrll 	}
    655       1.1     skrll 	return le16toh(*p);
    656       1.1     skrll }
    657       1.1     skrll 
    658       1.1     skrll uint32_t
    659       1.1     skrll dino_r4(void *v, bus_space_handle_t h, bus_size_t o)
    660       1.1     skrll {
    661       1.1     skrll 	uint32_t data;
    662       1.1     skrll 
    663       1.1     skrll 	h += o;
    664       1.1     skrll 	if (h & HPPA_IOSPACE)
    665       1.1     skrll 		data = *(volatile uint32_t *)h;
    666       1.1     skrll 	else {
    667       1.1     skrll 		struct dino_softc *sc = v;
    668       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
    669       1.1     skrll 
    670       1.1     skrll 		r->pci_addr = h;
    671       1.1     skrll 		data = r->pci_io_data;
    672       1.1     skrll 	}
    673       1.1     skrll 
    674       1.1     skrll 	return le32toh(data);
    675       1.1     skrll }
    676       1.1     skrll 
    677       1.1     skrll uint64_t
    678       1.1     skrll dino_r8(void *v, bus_space_handle_t h, bus_size_t o)
    679       1.1     skrll {
    680       1.1     skrll 	uint64_t data;
    681       1.1     skrll 
    682       1.1     skrll 	h += o;
    683       1.1     skrll 	if (h & HPPA_IOSPACE)
    684       1.1     skrll 		data = *(volatile uint64_t *)h;
    685       1.1     skrll 	else
    686       1.1     skrll 		panic("dino_r8: not implemented");
    687       1.1     skrll 
    688       1.1     skrll 	return le64toh(data);
    689       1.1     skrll }
    690       1.1     skrll 
    691       1.1     skrll void
    692       1.1     skrll dino_w1(void *v, bus_space_handle_t h, bus_size_t o, uint8_t vv)
    693       1.1     skrll {
    694       1.1     skrll 	h += o;
    695       1.1     skrll 	if (h & HPPA_IOSPACE)
    696       1.1     skrll 		*(volatile uint8_t *)h = vv;
    697       1.1     skrll 	else {
    698       1.1     skrll 		struct dino_softc *sc = v;
    699       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
    700       1.1     skrll 
    701       1.1     skrll 		r->pci_addr = h;
    702       1.1     skrll 		*((volatile uint8_t *)&r->pci_io_data + (h & 3)) = vv;
    703       1.1     skrll 	}
    704       1.1     skrll }
    705       1.1     skrll 
    706       1.1     skrll void
    707       1.1     skrll dino_w2(void *v, bus_space_handle_t h, bus_size_t o, uint16_t vv)
    708       1.1     skrll {
    709       1.1     skrll 	volatile uint16_t *p;
    710       1.1     skrll 
    711       1.1     skrll 	h += o;
    712       1.1     skrll 	if (h & HPPA_IOSPACE)
    713       1.1     skrll 		p = (volatile uint16_t *)h;
    714       1.1     skrll 	else {
    715       1.1     skrll 		struct dino_softc *sc = v;
    716       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
    717       1.1     skrll 
    718       1.1     skrll 		r->pci_addr = h;
    719       1.1     skrll 		p = (volatile uint16_t *)&r->pci_io_data;
    720       1.1     skrll 		if (h & 2)
    721       1.1     skrll 			p++;
    722       1.1     skrll 	}
    723       1.1     skrll 
    724       1.1     skrll 	*p = htole16(vv);
    725       1.1     skrll }
    726       1.1     skrll 
    727       1.1     skrll void
    728       1.1     skrll dino_w4(void *v, bus_space_handle_t h, bus_size_t o, uint32_t vv)
    729       1.1     skrll {
    730       1.1     skrll 	h += o;
    731       1.1     skrll 	vv = htole32(vv);
    732       1.1     skrll 	if (h & HPPA_IOSPACE)
    733       1.1     skrll 		*(volatile uint32_t *)h = vv;
    734       1.1     skrll 	else {
    735       1.1     skrll 		struct dino_softc *sc = v;
    736       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
    737       1.1     skrll 
    738       1.1     skrll 		r->pci_addr = h;
    739       1.1     skrll 		r->pci_io_data = vv;
    740       1.1     skrll 	}
    741       1.1     skrll }
    742       1.1     skrll 
    743       1.1     skrll void
    744       1.1     skrll dino_w8(void *v, bus_space_handle_t h, bus_size_t o, uint64_t vv)
    745       1.1     skrll {
    746       1.1     skrll 	h += o;
    747       1.1     skrll 	if (h & HPPA_IOSPACE)
    748       1.1     skrll 		*(volatile uint64_t *)h = htole64(vv);
    749       1.1     skrll 	else
    750       1.1     skrll 		panic("dino_w8: not implemented");
    751       1.1     skrll }
    752       1.1     skrll 
    753       1.1     skrll 
    754       1.1     skrll void
    755       1.1     skrll dino_rm_1(void *v, bus_space_handle_t h, bus_size_t o, uint8_t *a, bus_size_t c)
    756       1.1     skrll {
    757       1.1     skrll 	volatile uint8_t *p;
    758       1.1     skrll 
    759       1.1     skrll 	h += o;
    760       1.1     skrll 	if (h & HPPA_IOSPACE)
    761       1.1     skrll 		p = (volatile uint8_t *)h;
    762       1.1     skrll 	else {
    763       1.1     skrll 		struct dino_softc *sc = v;
    764       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
    765       1.1     skrll 
    766       1.1     skrll 		r->pci_addr = h;
    767       1.1     skrll 		p = (volatile uint8_t *)&r->pci_io_data + (h & 3);
    768       1.1     skrll 	}
    769       1.1     skrll 
    770       1.1     skrll 	while (c--)
    771       1.1     skrll 		*a++ = *p;
    772       1.1     skrll }
    773       1.1     skrll 
    774       1.1     skrll void
    775       1.1     skrll dino_rm_2(void *v, bus_space_handle_t h, bus_size_t o, uint16_t *a, bus_size_t c)
    776       1.1     skrll {
    777       1.1     skrll 	volatile uint16_t *p;
    778       1.1     skrll 
    779       1.1     skrll 	h += o;
    780       1.1     skrll 	if (h & HPPA_IOSPACE)
    781       1.1     skrll 		p = (volatile uint16_t *)h;
    782       1.1     skrll 	else {
    783       1.1     skrll 		struct dino_softc *sc = v;
    784       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
    785       1.1     skrll 
    786       1.1     skrll 		r->pci_addr = h;
    787       1.1     skrll 		p = (volatile uint16_t *)&r->pci_io_data;
    788       1.1     skrll 		if (h & 2)
    789       1.1     skrll 			p++;
    790       1.1     skrll 	}
    791       1.1     skrll 
    792       1.1     skrll 	while (c--)
    793       1.1     skrll 		*a++ = le16toh(*p);
    794       1.1     skrll }
    795       1.1     skrll 
    796       1.1     skrll void
    797       1.1     skrll dino_rm_4(void *v, bus_space_handle_t h, bus_size_t o, uint32_t *a, bus_size_t c)
    798       1.1     skrll {
    799       1.1     skrll 	volatile uint32_t *p;
    800       1.1     skrll 
    801       1.1     skrll 	h += o;
    802       1.1     skrll 	if (h & HPPA_IOSPACE)
    803       1.1     skrll 		p = (volatile uint32_t *)h;
    804       1.1     skrll 	else {
    805       1.1     skrll 		struct dino_softc *sc = v;
    806       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
    807       1.1     skrll 
    808       1.1     skrll 		r->pci_addr = h;
    809       1.1     skrll 		p = (volatile uint32_t *)&r->pci_io_data;
    810       1.1     skrll 	}
    811       1.1     skrll 
    812       1.1     skrll 	while (c--)
    813       1.1     skrll 		*a++ = le32toh(*p);
    814       1.1     skrll }
    815       1.1     skrll 
    816       1.1     skrll void
    817       1.1     skrll dino_rm_8(void *v, bus_space_handle_t h, bus_size_t o, uint64_t *a, bus_size_t c)
    818       1.1     skrll {
    819       1.1     skrll 	panic("dino_rm_8: not implemented");
    820       1.1     skrll }
    821       1.1     skrll 
    822       1.1     skrll void
    823       1.1     skrll dino_wm_1(void *v, bus_space_handle_t h, bus_size_t o, const uint8_t *a, bus_size_t c)
    824       1.1     skrll {
    825       1.1     skrll 	volatile uint8_t *p;
    826       1.1     skrll 
    827       1.1     skrll 	h += o;
    828       1.1     skrll 	if (h & HPPA_IOSPACE)
    829       1.1     skrll 		p = (volatile uint8_t *)h;
    830       1.1     skrll 	else {
    831       1.1     skrll 		struct dino_softc *sc = v;
    832       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
    833       1.1     skrll 
    834       1.1     skrll 		r->pci_addr = h;
    835       1.1     skrll 		p = (volatile uint8_t *)&r->pci_io_data + (h & 3);
    836       1.1     skrll 	}
    837       1.1     skrll 
    838       1.1     skrll 	while (c--)
    839       1.1     skrll 		*p = *a++;
    840       1.1     skrll }
    841       1.1     skrll 
    842       1.1     skrll void
    843       1.1     skrll dino_wm_2(void *v, bus_space_handle_t h, bus_size_t o, const uint16_t *a, bus_size_t c)
    844       1.1     skrll {
    845       1.1     skrll 	volatile uint16_t *p;
    846       1.1     skrll 
    847       1.1     skrll 	h += o;
    848       1.1     skrll 	if (h & HPPA_IOSPACE)
    849       1.1     skrll 		p = (volatile uint16_t *)h;
    850       1.1     skrll 	else {
    851       1.1     skrll 		struct dino_softc *sc = v;
    852       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
    853       1.1     skrll 
    854       1.1     skrll 		r->pci_addr = h;
    855       1.1     skrll 		p = (volatile uint16_t *)&r->pci_io_data;
    856       1.1     skrll 		if (h & 2)
    857       1.1     skrll 			p++;
    858       1.1     skrll 	}
    859       1.1     skrll 
    860       1.1     skrll 	while (c--)
    861       1.1     skrll 		*p = htole16(*a++);
    862       1.1     skrll }
    863       1.1     skrll 
    864       1.1     skrll void
    865       1.1     skrll dino_wm_4(void *v, bus_space_handle_t h, bus_size_t o, const uint32_t *a, bus_size_t c)
    866       1.1     skrll {
    867       1.1     skrll 	volatile uint32_t *p;
    868       1.1     skrll 
    869       1.1     skrll 	h += o;
    870       1.1     skrll 	if (h & HPPA_IOSPACE)
    871       1.1     skrll 		p = (volatile uint32_t *)h;
    872       1.1     skrll 	else {
    873       1.1     skrll 		struct dino_softc *sc = v;
    874       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
    875       1.1     skrll 
    876       1.1     skrll 		r->pci_addr = h;
    877       1.1     skrll 		p = (volatile uint32_t *)&r->pci_io_data;
    878       1.1     skrll 	}
    879       1.1     skrll 
    880       1.1     skrll 	while (c--)
    881       1.1     skrll 		*p = htole32(*a++);
    882       1.1     skrll }
    883       1.1     skrll 
    884       1.1     skrll void
    885       1.1     skrll dino_wm_8(void *v, bus_space_handle_t h, bus_size_t o, const uint64_t *a, bus_size_t c)
    886       1.1     skrll {
    887       1.1     skrll 	panic("dino_wm_8: not implemented");
    888       1.1     skrll }
    889       1.1     skrll 
    890       1.1     skrll void
    891       1.1     skrll dino_sm_1(void *v, bus_space_handle_t h, bus_size_t o, uint8_t vv, bus_size_t c)
    892       1.1     skrll {
    893       1.1     skrll 	volatile uint8_t *p;
    894       1.1     skrll 
    895       1.1     skrll 	h += o;
    896       1.1     skrll 	if (h & HPPA_IOSPACE)
    897       1.1     skrll 		p = (volatile uint8_t *)h;
    898       1.1     skrll 	else {
    899       1.1     skrll 		struct dino_softc *sc = v;
    900       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
    901       1.1     skrll 
    902       1.1     skrll 		r->pci_addr = h;
    903       1.1     skrll 		p = (volatile uint8_t *)&r->pci_io_data + (h & 3);
    904       1.1     skrll 	}
    905       1.1     skrll 
    906       1.1     skrll 	while (c--)
    907       1.1     skrll 		*p = vv;
    908       1.1     skrll }
    909       1.1     skrll 
    910       1.1     skrll void
    911       1.1     skrll dino_sm_2(void *v, bus_space_handle_t h, bus_size_t o, uint16_t vv, bus_size_t c)
    912       1.1     skrll {
    913       1.1     skrll 	volatile uint16_t *p;
    914       1.1     skrll 
    915       1.1     skrll 	h += o;
    916       1.1     skrll 	if (h & HPPA_IOSPACE)
    917       1.1     skrll 		p = (volatile uint16_t *)h;
    918       1.1     skrll 	else {
    919       1.1     skrll 		struct dino_softc *sc = v;
    920       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
    921       1.1     skrll 
    922       1.1     skrll 		r->pci_addr = h;
    923       1.1     skrll 		p = (volatile uint16_t *)&r->pci_io_data;
    924       1.1     skrll 		if (h & 2)
    925       1.1     skrll 			p++;
    926       1.1     skrll 	}
    927       1.1     skrll 
    928       1.1     skrll 	while (c--)
    929       1.1     skrll 		*p = htole16(vv);
    930       1.1     skrll }
    931       1.1     skrll 
    932       1.1     skrll void
    933       1.1     skrll dino_sm_4(void *v, bus_space_handle_t h, bus_size_t o, uint32_t vv, bus_size_t c)
    934       1.1     skrll {
    935       1.1     skrll 	volatile uint32_t *p;
    936       1.1     skrll 
    937       1.1     skrll 	h += o;
    938       1.1     skrll 	if (h & HPPA_IOSPACE)
    939       1.1     skrll 		p = (volatile uint32_t *)h;
    940       1.1     skrll 	else {
    941       1.1     skrll 		struct dino_softc *sc = v;
    942       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
    943       1.1     skrll 
    944       1.1     skrll 		r->pci_addr = h;
    945       1.1     skrll 		p = (volatile uint32_t *)&r->pci_io_data;
    946       1.1     skrll 	}
    947       1.1     skrll 
    948       1.1     skrll 	while (c--)
    949       1.1     skrll 		*p = htole32(vv);
    950       1.1     skrll }
    951       1.1     skrll 
    952       1.1     skrll void
    953       1.1     skrll dino_sm_8(void *v, bus_space_handle_t h, bus_size_t o, uint64_t vv, bus_size_t c)
    954       1.1     skrll {
    955       1.1     skrll 	panic("dino_sm_8: not implemented");
    956       1.1     skrll }
    957       1.1     skrll 
    958       1.1     skrll void
    959       1.1     skrll dino_rrm_2(void *v, bus_space_handle_t h, bus_size_t o,
    960       1.1     skrll     uint16_t *a, bus_size_t c)
    961       1.1     skrll {
    962       1.1     skrll 	volatile uint16_t *p;
    963       1.1     skrll 
    964       1.1     skrll 	h += o;
    965       1.1     skrll 	if (h & HPPA_IOSPACE)
    966       1.1     skrll 		p = (volatile uint16_t *)h;
    967       1.1     skrll 	else {
    968       1.1     skrll 		struct dino_softc *sc = v;
    969       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
    970       1.1     skrll 
    971       1.1     skrll 		r->pci_addr = h;
    972       1.1     skrll 		p = (volatile uint16_t *)&r->pci_io_data;
    973       1.1     skrll 		if (h & 2)
    974       1.1     skrll 			p++;
    975       1.1     skrll 	}
    976       1.1     skrll 
    977       1.1     skrll 	while (c--)
    978       1.1     skrll 		*a++ = *p;
    979       1.1     skrll }
    980       1.1     skrll 
    981       1.1     skrll void
    982       1.1     skrll dino_rrm_4(void *v, bus_space_handle_t h, bus_size_t o,
    983       1.1     skrll     uint32_t *a, bus_size_t c)
    984       1.1     skrll {
    985       1.1     skrll 	volatile uint32_t *p;
    986       1.1     skrll 
    987       1.1     skrll 	h += o;
    988       1.1     skrll 	if (h & HPPA_IOSPACE)
    989       1.1     skrll 		p = (volatile uint32_t *)h;
    990       1.1     skrll 	else {
    991       1.1     skrll 		struct dino_softc *sc = v;
    992       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
    993       1.1     skrll 
    994       1.1     skrll 		r->pci_addr = h;
    995       1.1     skrll 		p = (volatile uint32_t *)&r->pci_io_data;
    996       1.1     skrll 	}
    997       1.1     skrll 
    998       1.1     skrll 	while (c--)
    999       1.1     skrll 		*a++ = *p;
   1000       1.1     skrll }
   1001       1.1     skrll 
   1002       1.1     skrll void
   1003       1.1     skrll dino_rrm_8(void *v, bus_space_handle_t h, bus_size_t o,
   1004       1.1     skrll     uint64_t *a, bus_size_t c)
   1005       1.1     skrll {
   1006       1.1     skrll 	panic("dino_rrm_8: not implemented");
   1007       1.1     skrll }
   1008       1.1     skrll 
   1009       1.1     skrll void
   1010       1.1     skrll dino_wrm_2(void *v, bus_space_handle_t h, bus_size_t o,
   1011       1.1     skrll     const uint16_t *a, bus_size_t c)
   1012       1.1     skrll {
   1013       1.1     skrll 	volatile uint16_t *p;
   1014       1.1     skrll 
   1015       1.1     skrll 	h += o;
   1016       1.1     skrll 	if (h & HPPA_IOSPACE)
   1017       1.1     skrll 		p = (volatile uint16_t *)h;
   1018       1.1     skrll 	else {
   1019       1.1     skrll 		struct dino_softc *sc = v;
   1020       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
   1021       1.1     skrll 
   1022       1.1     skrll 		r->pci_addr = h;
   1023       1.1     skrll 		p = (volatile uint16_t *)&r->pci_io_data;
   1024       1.1     skrll 		if (h & 2)
   1025       1.1     skrll 			p++;
   1026       1.1     skrll 	}
   1027       1.1     skrll 
   1028       1.1     skrll 	while (c--)
   1029       1.1     skrll 		*p = *a++;
   1030       1.1     skrll }
   1031       1.1     skrll 
   1032       1.1     skrll void
   1033       1.1     skrll dino_wrm_4(void *v, bus_space_handle_t h, bus_size_t o,
   1034       1.1     skrll     const uint32_t *a, bus_size_t c)
   1035       1.1     skrll {
   1036       1.1     skrll 	volatile uint32_t *p;
   1037       1.1     skrll 
   1038       1.1     skrll 	h += o;
   1039       1.1     skrll 	if (h & HPPA_IOSPACE)
   1040       1.1     skrll 		p = (volatile uint32_t *)h;
   1041       1.1     skrll 	else {
   1042       1.1     skrll 		struct dino_softc *sc = v;
   1043       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
   1044       1.1     skrll 
   1045       1.1     skrll 		r->pci_addr = h;
   1046       1.1     skrll 		p = (volatile uint32_t *)&r->pci_io_data;
   1047       1.1     skrll 	}
   1048       1.1     skrll 
   1049       1.1     skrll 	while (c--)
   1050       1.1     skrll 		*p = *a++;
   1051       1.1     skrll }
   1052       1.1     skrll 
   1053       1.1     skrll void
   1054       1.1     skrll dino_wrm_8(void *v, bus_space_handle_t h, bus_size_t o,
   1055       1.1     skrll     const uint64_t *a, bus_size_t c)
   1056       1.1     skrll {
   1057       1.1     skrll 	panic("dino_wrm_8: not implemented");
   1058       1.1     skrll }
   1059       1.1     skrll 
   1060       1.1     skrll void
   1061       1.1     skrll dino_rr_1(void *v, bus_space_handle_t h, bus_size_t o, uint8_t *a, bus_size_t c)
   1062       1.1     skrll {
   1063       1.1     skrll 	volatile uint8_t *p;
   1064       1.1     skrll 
   1065       1.1     skrll 	h += o;
   1066       1.1     skrll 	if (h & HPPA_IOSPACE) {
   1067       1.1     skrll 		p = (volatile uint8_t *)h;
   1068       1.1     skrll 		while (c--)
   1069       1.1     skrll 			*a++ = *p++;
   1070       1.1     skrll 	} else {
   1071       1.1     skrll 		struct dino_softc *sc = v;
   1072       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
   1073       1.1     skrll 
   1074       1.1     skrll 		for (; c--; h++) {
   1075       1.1     skrll 			r->pci_addr = h;
   1076       1.1     skrll 			p = (volatile uint8_t *)&r->pci_io_data + (h & 3);
   1077       1.1     skrll 			*a++ = *p;
   1078       1.1     skrll 		}
   1079       1.1     skrll 	}
   1080       1.1     skrll }
   1081       1.1     skrll 
   1082       1.1     skrll void
   1083       1.1     skrll dino_rr_2(void *v, bus_space_handle_t h, bus_size_t o, uint16_t *a, bus_size_t c)
   1084       1.1     skrll {
   1085       1.1     skrll 	volatile uint16_t *p, data;
   1086       1.1     skrll 
   1087       1.1     skrll 	h += o;
   1088       1.1     skrll 	if (h & HPPA_IOSPACE) {
   1089       1.1     skrll 		p = (volatile uint16_t *)h;
   1090       1.1     skrll 		while (c--) {
   1091       1.1     skrll 			data = *p++;
   1092       1.1     skrll 			*a++ = le16toh(data);
   1093       1.1     skrll 		}
   1094       1.1     skrll 	} else {
   1095       1.1     skrll 		struct dino_softc *sc = v;
   1096       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
   1097       1.1     skrll 
   1098       1.1     skrll 		for (; c--; h += 2) {
   1099       1.1     skrll 			r->pci_addr = h;
   1100       1.1     skrll 			p = (volatile uint16_t *)&r->pci_io_data;
   1101       1.1     skrll 			if (h & 2)
   1102       1.1     skrll 				p++;
   1103       1.1     skrll 			data = *p;
   1104       1.1     skrll 			*a++ = le16toh(data);
   1105       1.1     skrll 		}
   1106       1.1     skrll 	}
   1107       1.1     skrll }
   1108       1.1     skrll 
   1109       1.1     skrll void
   1110       1.1     skrll dino_rr_4(void *v, bus_space_handle_t h, bus_size_t o, uint32_t *a, bus_size_t c)
   1111       1.1     skrll {
   1112       1.1     skrll 	volatile uint32_t *p, data;
   1113       1.1     skrll 
   1114       1.1     skrll 	h += o;
   1115       1.1     skrll 	if (h & HPPA_IOSPACE) {
   1116       1.1     skrll 		p = (volatile uint32_t *)h;
   1117       1.1     skrll 		while (c--) {
   1118       1.1     skrll 			data = *p++;
   1119       1.1     skrll 			*a++ = le32toh(data);
   1120       1.1     skrll 		}
   1121       1.1     skrll 	} else {
   1122       1.1     skrll 		struct dino_softc *sc = v;
   1123       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
   1124       1.1     skrll 
   1125       1.1     skrll 		for (; c--; h += 4) {
   1126       1.1     skrll 			r->pci_addr = h;
   1127       1.1     skrll 			data = r->pci_io_data;
   1128       1.1     skrll 			*a++ = le32toh(data);
   1129       1.1     skrll 		}
   1130       1.1     skrll 	}
   1131       1.1     skrll }
   1132       1.1     skrll 
   1133       1.1     skrll void
   1134       1.1     skrll dino_rr_8(void *v, bus_space_handle_t h, bus_size_t o, uint64_t *a, bus_size_t c)
   1135       1.1     skrll {
   1136       1.1     skrll 	panic("dino_rr_8: not implemented");
   1137       1.1     skrll }
   1138       1.1     skrll 
   1139       1.1     skrll void
   1140       1.1     skrll dino_wr_1(void *v, bus_space_handle_t h, bus_size_t o, const uint8_t *a, bus_size_t c)
   1141       1.1     skrll {
   1142       1.1     skrll 	volatile uint8_t *p;
   1143       1.1     skrll 
   1144       1.1     skrll 	h += o;
   1145       1.1     skrll 	if (h & HPPA_IOSPACE) {
   1146       1.1     skrll 		p = (volatile uint8_t *)h;
   1147       1.1     skrll 		while (c--)
   1148       1.1     skrll 			*p++ = *a++;
   1149       1.1     skrll 	} else {
   1150       1.1     skrll 		struct dino_softc *sc = v;
   1151       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
   1152       1.1     skrll 
   1153       1.1     skrll 		for (; c--; h++) {
   1154       1.1     skrll 			r->pci_addr = h;
   1155       1.1     skrll 			p = (volatile uint8_t *)&r->pci_io_data + (h & 3);
   1156       1.1     skrll 			*p = *a++;
   1157       1.1     skrll 		}
   1158       1.1     skrll 	}
   1159       1.1     skrll }
   1160       1.1     skrll 
   1161       1.1     skrll void
   1162       1.1     skrll dino_wr_2(void *v, bus_space_handle_t h, bus_size_t o, const uint16_t *a, bus_size_t c)
   1163       1.1     skrll {
   1164       1.1     skrll 	volatile uint16_t *p, data;
   1165       1.1     skrll 
   1166       1.1     skrll 	h += o;
   1167       1.1     skrll 	if (h & HPPA_IOSPACE) {
   1168       1.1     skrll 		p = (volatile uint16_t *)h;
   1169       1.1     skrll 		while (c--) {
   1170       1.1     skrll 			data = *a++;
   1171       1.1     skrll 			*p++ = htole16(data);
   1172       1.1     skrll 		}
   1173       1.1     skrll 	} else {
   1174       1.1     skrll 		struct dino_softc *sc = v;
   1175       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
   1176       1.1     skrll 
   1177       1.1     skrll 		for (; c--; h += 2) {
   1178       1.1     skrll 			r->pci_addr = h;
   1179       1.1     skrll 			p = (volatile uint16_t *)&r->pci_io_data;
   1180       1.1     skrll 			if (h & 2)
   1181       1.1     skrll 				p++;
   1182       1.1     skrll 			data = *a++;
   1183       1.1     skrll 			*p = htole16(data);
   1184       1.1     skrll 		}
   1185       1.1     skrll 	}
   1186       1.1     skrll }
   1187       1.1     skrll 
   1188       1.1     skrll void
   1189       1.1     skrll dino_wr_4(void *v, bus_space_handle_t h, bus_size_t o, const uint32_t *a, bus_size_t c)
   1190       1.1     skrll {
   1191       1.1     skrll 	volatile uint32_t *p, data;
   1192       1.1     skrll 
   1193       1.1     skrll 	h += o;
   1194       1.1     skrll 	if (h & HPPA_IOSPACE) {
   1195       1.1     skrll 		p = (volatile uint32_t *)h;
   1196       1.1     skrll 		while (c--) {
   1197       1.1     skrll 			data = *a++;
   1198       1.1     skrll 			*p++ = htole32(data);
   1199       1.1     skrll 		}
   1200       1.1     skrll 	} else {
   1201       1.1     skrll 		struct dino_softc *sc = v;
   1202       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
   1203       1.1     skrll 
   1204       1.1     skrll 		for (; c--; h += 4) {
   1205       1.1     skrll 			r->pci_addr = h;
   1206       1.1     skrll 			data = *a++;
   1207       1.1     skrll 			r->pci_io_data = htole32(data);
   1208       1.1     skrll 		}
   1209       1.1     skrll 	}
   1210       1.1     skrll }
   1211       1.1     skrll 
   1212       1.1     skrll void
   1213       1.1     skrll dino_wr_8(void *v, bus_space_handle_t h, bus_size_t o, const uint64_t *a, bus_size_t c)
   1214       1.1     skrll {
   1215       1.1     skrll 	panic("dino_wr_8: not implemented");
   1216       1.1     skrll }
   1217       1.1     skrll 
   1218       1.1     skrll void
   1219       1.1     skrll dino_rrr_2(void *v, bus_space_handle_t h, bus_size_t o,
   1220       1.1     skrll     uint16_t *a, bus_size_t c)
   1221       1.1     skrll {
   1222       1.1     skrll 	volatile uint16_t *p;
   1223       1.1     skrll 
   1224       1.1     skrll 	h += o;
   1225       1.1     skrll 	if (h & HPPA_IOSPACE) {
   1226       1.1     skrll 		p = (volatile uint16_t *)h;
   1227       1.1     skrll 		while (c--)
   1228       1.1     skrll 			*a++ = *p++;
   1229       1.1     skrll 	} else {
   1230       1.1     skrll 		struct dino_softc *sc = v;
   1231       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
   1232       1.1     skrll 
   1233       1.1     skrll 		for (; c--; h += 2) {
   1234       1.1     skrll 			r->pci_addr = h;
   1235       1.1     skrll 			p = (volatile uint16_t *)&r->pci_io_data;
   1236       1.1     skrll 			if (h & 2)
   1237       1.1     skrll 				p++;
   1238       1.1     skrll 			*a++ = *p;
   1239       1.1     skrll 		}
   1240       1.1     skrll 	}
   1241       1.1     skrll }
   1242       1.1     skrll 
   1243       1.1     skrll void
   1244       1.1     skrll dino_rrr_4(void *v, bus_space_handle_t h, bus_size_t o,
   1245       1.1     skrll     uint32_t *a, bus_size_t c)
   1246       1.1     skrll {
   1247       1.1     skrll 	volatile uint32_t *p;
   1248       1.1     skrll 
   1249       1.1     skrll 	h += o;
   1250       1.1     skrll 	if (h & HPPA_IOSPACE) {
   1251       1.1     skrll 		p = (volatile uint32_t *)h;
   1252       1.1     skrll 		while (c--)
   1253       1.1     skrll 			*a++ = *p++;
   1254       1.1     skrll 	} else {
   1255       1.1     skrll 		struct dino_softc *sc = v;
   1256       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
   1257       1.1     skrll 
   1258       1.1     skrll 		for (; c--; h += 4) {
   1259       1.1     skrll 			r->pci_addr = h;
   1260       1.1     skrll 			*a++ = r->pci_io_data;
   1261       1.1     skrll 		}
   1262       1.1     skrll 	}
   1263       1.1     skrll }
   1264       1.1     skrll 
   1265       1.1     skrll void
   1266       1.1     skrll dino_rrr_8(void *v, bus_space_handle_t h, bus_size_t o,
   1267       1.1     skrll     uint64_t *a, bus_size_t c)
   1268       1.1     skrll {
   1269       1.1     skrll 	panic("dino_rrr_8: not implemented");
   1270       1.1     skrll }
   1271       1.1     skrll 
   1272       1.1     skrll void
   1273       1.1     skrll dino_wrr_2(void *v, bus_space_handle_t h, bus_size_t o,
   1274       1.1     skrll     const uint16_t *a, bus_size_t c)
   1275       1.1     skrll {
   1276       1.1     skrll 	volatile uint16_t *p;
   1277       1.1     skrll 
   1278       1.1     skrll 	h += o;
   1279       1.1     skrll 	if (h & HPPA_IOSPACE) {
   1280       1.1     skrll 		p = (volatile uint16_t *)h;
   1281       1.1     skrll 		while (c--)
   1282       1.1     skrll 			*p++ = *a++;
   1283       1.1     skrll 	} else {
   1284       1.1     skrll 		struct dino_softc *sc = v;
   1285       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
   1286       1.1     skrll 
   1287       1.1     skrll 		for (; c--; h += 2) {
   1288       1.1     skrll 			r->pci_addr = h;
   1289       1.1     skrll 			p = (volatile uint16_t *)&r->pci_io_data;
   1290       1.1     skrll 			if (h & 2)
   1291       1.1     skrll 				p++;
   1292       1.1     skrll 			*p = *a++;
   1293       1.1     skrll 		}
   1294       1.1     skrll 	}
   1295       1.1     skrll }
   1296       1.1     skrll 
   1297       1.1     skrll void
   1298       1.1     skrll dino_wrr_4(void *v, bus_space_handle_t h, bus_size_t o,
   1299       1.1     skrll     const uint32_t *a, bus_size_t c)
   1300       1.1     skrll {
   1301       1.1     skrll 	volatile uint32_t *p;
   1302       1.1     skrll 
   1303       1.1     skrll 	c /= 4;
   1304       1.1     skrll 	h += o;
   1305       1.1     skrll 	if (h & HPPA_IOSPACE) {
   1306       1.1     skrll 		p = (volatile uint32_t *)h;
   1307       1.1     skrll 		while (c--)
   1308       1.1     skrll 			*p++ = *a++;
   1309       1.1     skrll 	} else {
   1310       1.1     skrll 		struct dino_softc *sc = v;
   1311       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
   1312       1.1     skrll 
   1313       1.1     skrll 		for (; c--; h += 4) {
   1314       1.1     skrll 			r->pci_addr = h;
   1315       1.1     skrll 			r->pci_io_data = *a++;
   1316       1.1     skrll 		}
   1317       1.1     skrll 	}
   1318       1.1     skrll }
   1319       1.1     skrll 
   1320       1.1     skrll void
   1321       1.1     skrll dino_wrr_8(void *v, bus_space_handle_t h, bus_size_t o,
   1322       1.1     skrll     const uint64_t *a, bus_size_t c)
   1323       1.1     skrll {
   1324       1.1     skrll 	panic("dino_wrr_8: not implemented");
   1325       1.1     skrll }
   1326       1.1     skrll 
   1327       1.1     skrll void
   1328       1.1     skrll dino_sr_1(void *v, bus_space_handle_t h, bus_size_t o, uint8_t vv, bus_size_t c)
   1329       1.1     skrll {
   1330       1.1     skrll 	volatile uint8_t *p;
   1331       1.1     skrll 
   1332       1.1     skrll 	h += o;
   1333       1.1     skrll 	if (h & HPPA_IOSPACE) {
   1334       1.1     skrll 		p = (volatile uint8_t *)h;
   1335       1.1     skrll 		while (c--)
   1336       1.1     skrll 			*p++ = vv;
   1337       1.1     skrll 	} else {
   1338       1.1     skrll 		struct dino_softc *sc = v;
   1339       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
   1340       1.1     skrll 
   1341       1.1     skrll 		for (; c--; h++) {
   1342       1.1     skrll 			r->pci_addr = h;
   1343       1.1     skrll 			p = (volatile uint8_t *)&r->pci_io_data + (h & 3);
   1344       1.1     skrll 			*p = vv;
   1345       1.1     skrll 		}
   1346       1.1     skrll 	}
   1347       1.1     skrll }
   1348       1.1     skrll 
   1349       1.1     skrll void
   1350       1.1     skrll dino_sr_2(void *v, bus_space_handle_t h, bus_size_t o, uint16_t vv, bus_size_t c)
   1351       1.1     skrll {
   1352       1.1     skrll 	volatile uint16_t *p;
   1353       1.1     skrll 
   1354       1.1     skrll 	h += o;
   1355       1.1     skrll 	vv = htole16(vv);
   1356       1.1     skrll 	if (h & HPPA_IOSPACE) {
   1357       1.1     skrll 		p = (volatile uint16_t *)h;
   1358       1.1     skrll 		while (c--)
   1359       1.1     skrll 			*p++ = vv;
   1360       1.1     skrll 	} else {
   1361       1.1     skrll 		struct dino_softc *sc = v;
   1362       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
   1363       1.1     skrll 
   1364       1.1     skrll 		for (; c--; h += 2) {
   1365       1.1     skrll 			r->pci_addr = h;
   1366       1.1     skrll 			p = (volatile uint16_t *)&r->pci_io_data;
   1367       1.1     skrll 			if (h & 2)
   1368       1.1     skrll 				p++;
   1369       1.1     skrll 			*p = vv;
   1370       1.1     skrll 		}
   1371       1.1     skrll 	}
   1372       1.1     skrll }
   1373       1.1     skrll 
   1374       1.1     skrll void
   1375       1.1     skrll dino_sr_4(void *v, bus_space_handle_t h, bus_size_t o, uint32_t vv, bus_size_t c)
   1376       1.1     skrll {
   1377       1.1     skrll 	volatile uint32_t *p;
   1378       1.1     skrll 
   1379       1.1     skrll 	h += o;
   1380       1.1     skrll 	vv = htole32(vv);
   1381       1.1     skrll 	if (h & HPPA_IOSPACE) {
   1382       1.1     skrll 		p = (volatile uint32_t *)h;
   1383       1.1     skrll 		while (c--)
   1384       1.1     skrll 			*p++ = vv;
   1385       1.1     skrll 	} else {
   1386       1.1     skrll 		struct dino_softc *sc = v;
   1387       1.1     skrll 		volatile struct dino_regs *r = sc->sc_regs;
   1388       1.1     skrll 
   1389       1.1     skrll 		for (; c--; h += 4) {
   1390       1.1     skrll 			r->pci_addr = h;
   1391       1.1     skrll 			r->pci_io_data = vv;
   1392       1.1     skrll 		}
   1393       1.1     skrll 	}
   1394       1.1     skrll }
   1395       1.1     skrll 
   1396       1.1     skrll void
   1397       1.1     skrll dino_sr_8(void *v, bus_space_handle_t h, bus_size_t o, uint64_t vv, bus_size_t c)
   1398       1.1     skrll {
   1399       1.1     skrll 	panic("dino_sr_8: not implemented");
   1400       1.1     skrll }
   1401       1.1     skrll 
   1402       1.1     skrll void
   1403       1.1     skrll dino_cp_1(void *v, bus_space_handle_t h1, bus_size_t o1,
   1404       1.1     skrll 	  bus_space_handle_t h2, bus_size_t o2, bus_size_t c)
   1405       1.1     skrll {
   1406       1.1     skrll 	while (c--)
   1407       1.1     skrll 		dino_w1(v, h1, o1++, dino_r1(v, h2, o2++));
   1408       1.1     skrll }
   1409       1.1     skrll 
   1410       1.1     skrll void
   1411       1.1     skrll dino_cp_2(void *v, bus_space_handle_t h1, bus_size_t o1,
   1412       1.1     skrll 	  bus_space_handle_t h2, bus_size_t o2, bus_size_t c)
   1413       1.1     skrll {
   1414       1.1     skrll 	while (c--) {
   1415       1.1     skrll 		dino_w2(v, h1, o1, dino_r2(v, h2, o2));
   1416       1.1     skrll 		o1 += 2;
   1417       1.1     skrll 		o2 += 2;
   1418       1.1     skrll 	}
   1419       1.1     skrll }
   1420       1.1     skrll 
   1421       1.1     skrll void
   1422       1.1     skrll dino_cp_4(void *v, bus_space_handle_t h1, bus_size_t o1,
   1423       1.1     skrll 	  bus_space_handle_t h2, bus_size_t o2, bus_size_t c)
   1424       1.1     skrll {
   1425       1.1     skrll 	while (c--) {
   1426       1.1     skrll 		dino_w4(v, h1, o1, dino_r4(v, h2, o2));
   1427       1.1     skrll 		o1 += 4;
   1428       1.1     skrll 		o2 += 4;
   1429       1.1     skrll 	}
   1430       1.1     skrll }
   1431       1.1     skrll 
   1432       1.1     skrll void
   1433       1.1     skrll dino_cp_8(void *v, bus_space_handle_t h1, bus_size_t o1,
   1434       1.1     skrll 	  bus_space_handle_t h2, bus_size_t o2, bus_size_t c)
   1435       1.1     skrll {
   1436       1.1     skrll 	while (c--) {
   1437       1.1     skrll 		dino_w8(v, h1, o1, dino_r8(v, h2, o2));
   1438       1.1     skrll 		o1 += 8;
   1439       1.1     skrll 		o2 += 8;
   1440       1.1     skrll 	}
   1441       1.1     skrll }
   1442       1.1     skrll 
   1443       1.1     skrll 
   1444       1.1     skrll const struct hppa_bus_space_tag dino_iomemt = {
   1445       1.1     skrll 	NULL,
   1446       1.1     skrll 
   1447       1.1     skrll 	NULL, dino_unmap, dino_subregion, NULL, dino_free,
   1448       1.1     skrll 	dino_barrier, dino_vaddr, dino_mmap,
   1449       1.1     skrll 	dino_r1,    dino_r2,    dino_r4,    dino_r8,
   1450       1.1     skrll 	dino_w1,    dino_w2,    dino_w4,    dino_w8,
   1451       1.1     skrll 	dino_rm_1,  dino_rm_2,  dino_rm_4,  dino_rm_8,
   1452       1.1     skrll 	dino_wm_1,  dino_wm_2,  dino_wm_4,  dino_wm_8,
   1453       1.1     skrll 	dino_sm_1,  dino_sm_2,  dino_sm_4,  dino_sm_8,
   1454       1.1     skrll 	            dino_rrm_2, dino_rrm_4, dino_rrm_8,
   1455       1.1     skrll 	            dino_wrm_2, dino_wrm_4, dino_wrm_8,
   1456       1.1     skrll 	dino_rr_1,  dino_rr_2,  dino_rr_4,  dino_rr_8,
   1457       1.1     skrll 	dino_wr_1,  dino_wr_2,  dino_wr_4,  dino_wr_8,
   1458       1.1     skrll 	            dino_rrr_2, dino_rrr_4, dino_rrr_8,
   1459       1.1     skrll 	            dino_wrr_2, dino_wrr_4, dino_wrr_8,
   1460       1.1     skrll 	dino_sr_1,  dino_sr_2,  dino_sr_4,  dino_sr_8,
   1461       1.1     skrll 	dino_cp_1,  dino_cp_2,  dino_cp_4,  dino_cp_8
   1462       1.1     skrll };
   1463       1.1     skrll 
   1464       1.1     skrll int
   1465       1.1     skrll dino_dmamap_create(void *v, bus_size_t size, int nsegments,
   1466       1.1     skrll     bus_size_t maxsegsz, bus_size_t boundary, int flags, bus_dmamap_t *dmamp)
   1467       1.1     skrll {
   1468       1.1     skrll 	struct dino_softc *sc = v;
   1469       1.1     skrll 
   1470       1.1     skrll 	/* TODO check the addresses, boundary, enable dma */
   1471       1.1     skrll 
   1472       1.1     skrll 	return bus_dmamap_create(sc->sc_dmat, size, nsegments,
   1473       1.1     skrll 	    maxsegsz, boundary, flags, dmamp);
   1474       1.1     skrll }
   1475       1.1     skrll 
   1476       1.1     skrll void
   1477       1.1     skrll dino_dmamap_destroy(void *v, bus_dmamap_t map)
   1478       1.1     skrll {
   1479       1.1     skrll 	struct dino_softc *sc = v;
   1480       1.1     skrll 
   1481       1.1     skrll 	bus_dmamap_destroy(sc->sc_dmat, map);
   1482       1.1     skrll }
   1483       1.1     skrll 
   1484       1.1     skrll int
   1485       1.1     skrll dino_dmamap_load(void *v, bus_dmamap_t map, void *addr, bus_size_t size,
   1486       1.1     skrll     struct proc *p, int flags)
   1487       1.1     skrll {
   1488       1.1     skrll 	struct dino_softc *sc = v;
   1489       1.1     skrll 
   1490       1.1     skrll 	return bus_dmamap_load(sc->sc_dmat, map, addr, size, p, flags);
   1491       1.1     skrll }
   1492       1.1     skrll 
   1493       1.1     skrll int
   1494       1.1     skrll dino_dmamap_load_mbuf(void *v, bus_dmamap_t map, struct mbuf *m, int flags)
   1495       1.1     skrll {
   1496       1.1     skrll 	struct dino_softc *sc = v;
   1497       1.1     skrll 
   1498       1.1     skrll 	return bus_dmamap_load_mbuf(sc->sc_dmat, map, m, flags);
   1499       1.1     skrll }
   1500       1.1     skrll 
   1501       1.1     skrll int
   1502       1.1     skrll dino_dmamap_load_uio(void *v, bus_dmamap_t map, struct uio *uio, int flags)
   1503       1.1     skrll {
   1504       1.1     skrll 	struct dino_softc *sc = v;
   1505       1.1     skrll 
   1506       1.1     skrll 	return bus_dmamap_load_uio(sc->sc_dmat, map, uio, flags);
   1507       1.1     skrll }
   1508       1.1     skrll 
   1509       1.1     skrll int
   1510       1.1     skrll dino_dmamap_load_raw(void *v, bus_dmamap_t map, bus_dma_segment_t *segs,
   1511       1.1     skrll     int nsegs, bus_size_t size, int flags)
   1512       1.1     skrll {
   1513       1.1     skrll 	struct dino_softc *sc = v;
   1514       1.1     skrll 
   1515       1.1     skrll 	return bus_dmamap_load_raw(sc->sc_dmat, map, segs, nsegs, size, flags);
   1516       1.1     skrll }
   1517       1.1     skrll 
   1518       1.1     skrll void
   1519       1.1     skrll dino_dmamap_unload(void *v, bus_dmamap_t map)
   1520       1.1     skrll {
   1521       1.1     skrll 	struct dino_softc *sc = v;
   1522       1.1     skrll 
   1523       1.1     skrll 	bus_dmamap_unload(sc->sc_dmat, map);
   1524       1.1     skrll }
   1525       1.1     skrll 
   1526       1.1     skrll void
   1527       1.1     skrll dino_dmamap_sync(void *v, bus_dmamap_t map, bus_addr_t off,
   1528       1.1     skrll     bus_size_t len, int ops)
   1529       1.1     skrll {
   1530       1.1     skrll 	struct dino_softc *sc = v;
   1531       1.1     skrll 
   1532       1.1     skrll 	return bus_dmamap_sync(sc->sc_dmat, map, off, len, ops);
   1533       1.1     skrll }
   1534       1.1     skrll 
   1535       1.1     skrll int
   1536       1.1     skrll dino_dmamem_alloc(void *v, bus_size_t size, bus_size_t alignment,
   1537       1.1     skrll     bus_size_t boundary, bus_dma_segment_t *segs,
   1538       1.1     skrll     int nsegs, int *rsegs, int flags)
   1539       1.1     skrll {
   1540       1.1     skrll 	struct dino_softc *sc = v;
   1541       1.1     skrll 
   1542       1.1     skrll 	return bus_dmamem_alloc(sc->sc_dmat, size, alignment, boundary,
   1543       1.1     skrll 	    segs, nsegs, rsegs, flags);
   1544       1.1     skrll }
   1545       1.1     skrll 
   1546       1.1     skrll void
   1547       1.1     skrll dino_dmamem_free(void *v, bus_dma_segment_t *segs, int nsegs)
   1548       1.1     skrll {
   1549       1.1     skrll 	struct dino_softc *sc = v;
   1550       1.1     skrll 
   1551       1.1     skrll 	bus_dmamem_free(sc->sc_dmat, segs, nsegs);
   1552       1.1     skrll }
   1553       1.1     skrll 
   1554       1.1     skrll int
   1555       1.1     skrll dino_dmamem_map(void *v, bus_dma_segment_t *segs, int nsegs, size_t size,
   1556       1.1     skrll     void **kvap, int flags)
   1557       1.1     skrll {
   1558       1.1     skrll 	struct dino_softc *sc = v;
   1559       1.1     skrll 
   1560       1.1     skrll 	return bus_dmamem_map(sc->sc_dmat, segs, nsegs, size, kvap, flags);
   1561       1.1     skrll }
   1562       1.1     skrll 
   1563       1.1     skrll void
   1564       1.1     skrll dino_dmamem_unmap(void *v, void *kva, size_t size)
   1565       1.1     skrll {
   1566       1.1     skrll 	struct dino_softc *sc = v;
   1567       1.1     skrll 
   1568       1.1     skrll 	bus_dmamem_unmap(sc->sc_dmat, kva, size);
   1569       1.1     skrll }
   1570       1.1     skrll 
   1571       1.1     skrll paddr_t
   1572       1.1     skrll dino_dmamem_mmap(void *v, bus_dma_segment_t *segs, int nsegs, off_t off,
   1573       1.1     skrll     int prot, int flags)
   1574       1.1     skrll {
   1575       1.1     skrll 	struct dino_softc *sc = v;
   1576       1.1     skrll 
   1577       1.1     skrll 	return bus_dmamem_mmap(sc->sc_dmat, segs, nsegs, off, prot, flags);
   1578       1.1     skrll }
   1579       1.1     skrll 
   1580       1.1     skrll const struct hppa_bus_dma_tag dino_dmat = {
   1581       1.1     skrll 	NULL,
   1582       1.1     skrll 	dino_dmamap_create, dino_dmamap_destroy,
   1583       1.1     skrll 	dino_dmamap_load, dino_dmamap_load_mbuf,
   1584       1.1     skrll 	dino_dmamap_load_uio, dino_dmamap_load_raw,
   1585       1.1     skrll 	dino_dmamap_unload, dino_dmamap_sync,
   1586       1.1     skrll 
   1587       1.1     skrll 	dino_dmamem_alloc, dino_dmamem_free, dino_dmamem_map,
   1588       1.1     skrll 	dino_dmamem_unmap, dino_dmamem_mmap
   1589       1.1     skrll };
   1590       1.1     skrll 
   1591       1.1     skrll const struct hppa_pci_chipset_tag dino_pc = {
   1592       1.1     skrll 	NULL,
   1593       1.1     skrll 	dino_attach_hook, dino_maxdevs, dino_make_tag, dino_decompose_tag,
   1594       1.1     skrll 	dino_conf_read, dino_conf_write,
   1595       1.1     skrll 	dino_intr_map, dino_intr_string,
   1596       1.1     skrll 	dino_intr_establish, dino_intr_disestablish,
   1597       1.1     skrll #if NCARDBUS > 0
   1598       1.1     skrll 	dino_alloc_parent
   1599       1.1     skrll #else
   1600       1.1     skrll 	NULL
   1601       1.1     skrll #endif
   1602       1.1     skrll };
   1603       1.1     skrll 
   1604       1.1     skrll int
   1605       1.1     skrll dinomatch(device_t parent, cfdata_t cfdata, void *aux)
   1606       1.1     skrll {
   1607       1.1     skrll 	struct confargs *ca = aux;
   1608       1.1     skrll 
   1609       1.1     skrll 	/* there will be only one */
   1610       1.1     skrll 	if (ca->ca_type.iodc_type != HPPA_TYPE_BRIDGE ||
   1611       1.1     skrll 	    ca->ca_type.iodc_sv_model != HPPA_BRIDGE_DINO)
   1612       1.1     skrll 		return 0;
   1613       1.1     skrll 
   1614       1.1     skrll 	/* do not match on the elroy family */
   1615       1.1     skrll 	if (ca->ca_type.iodc_model == 0x78)
   1616       1.1     skrll 		return 0;
   1617       1.1     skrll 
   1618       1.1     skrll 	return 1;
   1619       1.1     skrll }
   1620       1.1     skrll 
   1621       1.1     skrll void
   1622       1.1     skrll dinoattach(device_t parent, device_t self, void *aux)
   1623       1.1     skrll {
   1624       1.1     skrll 	struct dino_softc *sc = device_private(self);
   1625       1.1     skrll 	struct confargs *ca = (struct confargs *)aux, nca;
   1626       1.1     skrll 	struct pcibus_attach_args pba;
   1627       1.1     skrll 	volatile struct dino_regs *r;
   1628       1.1     skrll 	struct cpu_info *ci = &cpus[0];
   1629       1.1     skrll 	const char *p = NULL;
   1630       1.1     skrll 	int s, ver;
   1631       1.1     skrll 
   1632       1.1     skrll 	sc->sc_dv = self;
   1633       1.1     skrll 	sc->sc_bt = ca->ca_iot;
   1634       1.1     skrll 	sc->sc_dmat = ca->ca_dmatag;
   1635       1.1     skrll 
   1636       1.1     skrll 	ca->ca_irq = hppa_intr_allocate_bit(&ci->ci_ir, ca->ca_irq);
   1637       1.1     skrll 	if (ca->ca_irq == HPPACF_IRQ_UNDEF) {
   1638       1.1     skrll 		aprint_error_dev(self, ": can't allocate interrupt");
   1639       1.1     skrll 		return;
   1640       1.1     skrll 	}
   1641       1.1     skrll 
   1642       1.1     skrll 	if (bus_space_map(sc->sc_bt, ca->ca_hpa, PAGE_SIZE, 0, &sc->sc_bh)) {
   1643       1.1     skrll 		aprint_error(": can't map space\n");
   1644       1.1     skrll 		return;
   1645       1.1     skrll 	}
   1646       1.1     skrll 
   1647       1.1     skrll 	sc->sc_regs = r = (volatile struct dino_regs *)sc->sc_bh;
   1648       1.1     skrll #ifdef trust_the_firmware_to_proper_initialize_everything
   1649       1.1     skrll 	r->io_addr_en = 0;
   1650       1.1     skrll 	r->io_control = 0x80;
   1651       1.1     skrll 	r->pamr = 0;
   1652       1.1     skrll 	r->papr = 0;
   1653       1.1     skrll 	r->io_fbb_en |= 1;
   1654       1.1     skrll 	r->damode = 0;
   1655       1.1     skrll 	r->gmask &= ~1;	/* allow GSC bus req */
   1656       1.1     skrll 	r->pciror = 0;
   1657       1.1     skrll 	r->pciwor = 0;
   1658       1.1     skrll 	r->brdg_feat = 0xc0000000;
   1659       1.1     skrll #endif
   1660       1.1     skrll 
   1661       1.1     skrll 	snprintf(sc->sc_ioexname, sizeof(sc->sc_ioexname),
   1662       1.1     skrll 	    "%s_io", device_xname(self));
   1663       1.6       chs 	sc->sc_ioex = extent_create(sc->sc_ioexname, 0, 0xffff,
   1664       1.6       chs 	    NULL, 0, EX_WAITOK | EX_MALLOCOK);
   1665       1.1     skrll 
   1666       1.1     skrll 	/* interrupts guts */
   1667       1.1     skrll 	s = splhigh();
   1668       1.1     skrll 	r->icr = 0;
   1669       1.5     skrll 	r->imr = 0;
   1670       1.1     skrll 	(void)r->irr0;
   1671       1.1     skrll 	r->iar0 = ci->ci_hpa | (31 - ca->ca_irq);
   1672       1.1     skrll 	splx(s);
   1673       1.1     skrll 	/* Establish the interrupt register. */
   1674       1.1     skrll 	hppa_interrupt_register_establish(ci, &sc->sc_ir);
   1675       1.1     skrll 	sc->sc_ir.ir_name = device_xname(self);
   1676       1.1     skrll 	sc->sc_ir.ir_mask = &r->imr;
   1677       1.1     skrll 	sc->sc_ir.ir_req = &r->irr0;
   1678       1.1     skrll 	sc->sc_ir.ir_level = &r->ilr;
   1679       1.1     skrll 	/* Add the I/O interrupt register. */
   1680       1.1     skrll 
   1681       1.1     skrll 	sc->sc_ih = hppa_intr_establish(IPL_NONE, NULL, &sc->sc_ir,
   1682       1.1     skrll 	    &ci->ci_ir, ca->ca_irq);
   1683       1.1     skrll 
   1684       1.1     skrll 	/* TODO establish the bus error interrupt */
   1685       1.1     skrll 
   1686       1.1     skrll 	ver = ca->ca_type.iodc_revision;
   1687       1.1     skrll 	switch ((ca->ca_type.iodc_model << 4) |
   1688       1.1     skrll 	    (ca->ca_type.iodc_revision >> 4)) {
   1689       1.1     skrll 	case 0x05d:
   1690       1.1     skrll 		p = "Dino (card)";	/* j2240 */
   1691       1.1     skrll 		/* FALLTHROUGH */
   1692       1.1     skrll 	case 0x680:
   1693       1.1     skrll 		if (!p)
   1694       1.1     skrll 			p = "Dino";
   1695       1.1     skrll 		switch (ver & 0xf) {
   1696       1.1     skrll 		case 0:	ver = 0x20;	break;
   1697       1.1     skrll 		case 1:	ver = 0x21;	break;
   1698       1.1     skrll 		case 2:	ver = 0x30;	break;
   1699       1.1     skrll 		case 3:	ver = 0x31;	break;
   1700       1.1     skrll 		}
   1701       1.1     skrll 		break;
   1702       1.1     skrll 
   1703       1.1     skrll 	case 0x682:
   1704       1.1     skrll 		p = "Cujo";
   1705       1.1     skrll 		switch (ver & 0xf) {
   1706       1.1     skrll 		case 0:	ver = 0x10;	break;
   1707       1.1     skrll 		case 1:	ver = 0x20;	break;
   1708       1.1     skrll 		}
   1709       1.1     skrll 		break;
   1710       1.1     skrll 
   1711       1.1     skrll 	default:
   1712       1.1     skrll 		p = "Mojo";
   1713       1.1     skrll 		break;
   1714       1.1     skrll 	}
   1715       1.1     skrll 
   1716       1.1     skrll 	sc->sc_ver = ver;
   1717       1.1     skrll 	aprint_normal(": %s V%d.%d\n", p, ver >> 4, ver & 0xf);
   1718       1.1     skrll 
   1719       1.1     skrll 	sc->sc_iot = dino_iomemt;
   1720       1.1     skrll 	sc->sc_iot.hbt_cookie = sc;
   1721       1.1     skrll 	sc->sc_iot.hbt_map = dino_iomap;
   1722       1.1     skrll 	sc->sc_iot.hbt_alloc = dino_ioalloc;
   1723       1.1     skrll 	sc->sc_memt = dino_iomemt;
   1724       1.1     skrll 	sc->sc_memt.hbt_cookie = sc;
   1725       1.1     skrll 	sc->sc_memt.hbt_map = dino_memmap;
   1726       1.1     skrll 	sc->sc_memt.hbt_alloc = dino_memalloc;
   1727       1.1     skrll 	sc->sc_pc = dino_pc;
   1728       1.1     skrll 	sc->sc_pc._cookie = sc;
   1729       1.1     skrll 	sc->sc_dmatag = dino_dmat;
   1730       1.1     skrll 	sc->sc_dmatag._cookie = sc;
   1731       1.1     skrll 
   1732       1.1     skrll 	/* scan for ps2 kbd/ms, serial, and flying toasters */
   1733       1.1     skrll 	nca = *ca;
   1734       1.1     skrll 
   1735       1.1     skrll 	nca.ca_hpabase = 0;
   1736       1.1     skrll 	nca.ca_nmodules = MAXMODBUS;
   1737       1.1     skrll 	pdc_scanbus(self, &nca, dino_callback);
   1738       1.1     skrll 
   1739       1.1     skrll 	memset(&pba, 0, sizeof(pba));
   1740       1.1     skrll 	pba.pba_iot = &sc->sc_iot;
   1741       1.1     skrll 	pba.pba_memt = &sc->sc_memt;
   1742       1.1     skrll 	pba.pba_dmat = &sc->sc_dmatag;
   1743       1.1     skrll 	pba.pba_pc = &sc->sc_pc;
   1744       1.1     skrll 	pba.pba_bus = 0;
   1745       1.1     skrll 	pba.pba_flags = PCI_FLAGS_IO_OKAY | PCI_FLAGS_MEM_OKAY;
   1746       1.1     skrll 	config_found_ia(self, "pcibus", &pba, pcibusprint);
   1747       1.1     skrll }
   1748       1.1     skrll 
   1749       1.1     skrll static device_t
   1750       1.1     skrll dino_callback(device_t self, struct confargs *ca)
   1751       1.1     skrll {
   1752  1.10.4.1   thorpej 	return config_found(self, ca, mbprint,
   1753  1.10.4.1   thorpej 	    CFARG_SUBMATCH, mbsubmatch,
   1754  1.10.4.1   thorpej 	    CFARG_IATTR, "gedoens",
   1755  1.10.4.1   thorpej 	    CFARG_EOL);
   1756       1.1     skrll }
   1757