psl.h revision 1.8 1 1.8 skrll /* $NetBSD: psl.h,v 1.8 2012/03/29 21:44:10 skrll Exp $ */
2 1.1 fredette
3 1.1 fredette /* $OpenBSD: psl.h,v 1.6 1999/11/25 18:29:01 mickey Exp $ */
4 1.1 fredette
5 1.1 fredette /*
6 1.7 snj * Copyright (c) 1999-2004 Michael Shalayeff
7 1.1 fredette * All rights reserved.
8 1.1 fredette *
9 1.1 fredette * Redistribution and use in source and binary forms, with or without
10 1.1 fredette * modification, are permitted provided that the following conditions
11 1.1 fredette * are met:
12 1.1 fredette * 1. Redistributions of source code must retain the above copyright
13 1.1 fredette * notice, this list of conditions and the following disclaimer.
14 1.1 fredette * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 fredette * notice, this list of conditions and the following disclaimer in the
16 1.1 fredette * documentation and/or other materials provided with the distribution.
17 1.1 fredette *
18 1.1 fredette * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 1.1 fredette * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 1.1 fredette * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 1.1 fredette * IN NO EVENT SHALL THE AUTHOR OR HIS RELATIVES BE LIABLE FOR ANY DIRECT,
22 1.1 fredette * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
23 1.1 fredette * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
24 1.1 fredette * SERVICES; LOSS OF MIND, USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
25 1.1 fredette * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
26 1.1 fredette * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING
27 1.1 fredette * IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
28 1.1 fredette * THE POSSIBILITY OF SUCH DAMAGE.
29 1.1 fredette */
30 1.1 fredette
31 1.1 fredette #ifndef _HPPA_PSL_H_
32 1.1 fredette #define _HPPA_PSL_H_
33 1.1 fredette
34 1.1 fredette /*
35 1.6 skrll * Reference:
36 1.1 fredette * 1. PA-RISC 1.1 Architecture and Instruction Set Manual
37 1.1 fredette * Hewlett Packard, 3rd Edition, February 1994; Part Number 09740-90039
38 1.1 fredette */
39 1.1 fredette
40 1.1 fredette /*
41 1.1 fredette * Processor Status Word Bit Positions (in PA-RISC bit order)
42 1.1 fredette */
43 1.1 fredette #define PSW_Y_POS (0)
44 1.1 fredette #define PSW_Z_POS (1)
45 1.1 fredette #define PSW_SS_POS (3) /* Reserved, Software-defined */
46 1.5 skrll #define PSW_W_POS (4)
47 1.1 fredette #define PSW_E_POS (5)
48 1.1 fredette #define PSW_S_POS (6)
49 1.1 fredette #define PSW_T_POS (7)
50 1.1 fredette #define PSW_H_POS (8)
51 1.1 fredette #define PSW_L_POS (9)
52 1.1 fredette #define PSW_N_POS (10)
53 1.1 fredette #define PSW_X_POS (11)
54 1.1 fredette #define PSW_B_POS (12)
55 1.1 fredette #define PSW_C_POS (13)
56 1.1 fredette #define PSW_V_POS (14)
57 1.1 fredette #define PSW_M_POS (15)
58 1.1 fredette #define PSW_CB_POS (16)
59 1.5 skrll #define PSW_O_POS (24)
60 1.1 fredette #define PSW_G_POS (25)
61 1.1 fredette #define PSW_F_POS (26)
62 1.1 fredette #define PSW_R_POS (27)
63 1.1 fredette #define PSW_Q_POS (28)
64 1.1 fredette #define PSW_P_POS (29)
65 1.1 fredette #define PSW_D_POS (30)
66 1.1 fredette #define PSW_I_POS (31)
67 1.1 fredette
68 1.5 skrll #define PSW_BITS "\020\001I\002D\003P\004Q\005R\006F\007G\010O" \
69 1.1 fredette "\021M\022V\023C\024B\025X\026N\027L\030H" \
70 1.5 skrll "\031T\032S\033E\034W\037Z\040Y"
71 1.1 fredette
72 1.1 fredette /*
73 1.1 fredette * Processor Status Word Bit Values
74 1.1 fredette */
75 1.1 fredette #define PSW_Y (1 << (31-PSW_Y_POS)) /* Data Debug Trap Disable */
76 1.1 fredette #define PSW_Z (1 << (31-PSW_Z_POS)) /* Instruction Debug Trap Disable */
77 1.1 fredette #define PSW_SS (1 << (31-PSW_SS_POS)) /* Reserved; Software Single-Step */
78 1.5 skrll #define PSW_W (1 << (31-PSW_W_POS)) /* 64bit address decode enable */
79 1.1 fredette #define PSW_E (1 << (31-PSW_E_POS)) /* Little Endian Memory Access Enable */
80 1.1 fredette #define PSW_S (1 << (31-PSW_S_POS)) /* Secure Interval Timer */
81 1.1 fredette #define PSW_T (1 << (31-PSW_T_POS)) /* Taken Branch Trap Enable */
82 1.1 fredette #define PSW_H (1 << (31-PSW_H_POS)) /* Higher-privilege Transfer Trap Enable */
83 1.1 fredette #define PSW_L (1 << (31-PSW_L_POS)) /* Lower-privilege Transfer Trap Enable */
84 1.1 fredette #define PSW_N (1 << (31-PSW_N_POS)) /* Nullify */
85 1.1 fredette #define PSW_X (1 << (31-PSW_X_POS)) /* Data Memory Break Disable */
86 1.1 fredette #define PSW_B (1 << (31-PSW_B_POS)) /* Taken Branch */
87 1.1 fredette #define PSW_C (1 << (31-PSW_C_POS)) /* Instruction Address Translation Enable */
88 1.1 fredette #define PSW_V (1 << (31-PSW_V_POS)) /* Divide Step Correction */
89 1.1 fredette #define PSW_M (1 << (31-PSW_M_POS)) /* High-priority Machine Check Mask */
90 1.1 fredette #define PSW_CB (1 << (31-PSW_CB_POS)) /* Carry/Borrow Bits */
91 1.5 skrll #define PSW_O (1 << (31-PSW_O_POS)) /* Force strong ordering (2.0) */
92 1.1 fredette #define PSW_G (1 << (31-PSW_G_POS)) /* Debug Trap Enable */
93 1.1 fredette #define PSW_F (1 << (31-PSW_F_POS)) /* Perfomance Monitor Interrupt Unmask */
94 1.1 fredette #define PSW_R (1 << (31-PSW_R_POS)) /* Recover Counter Enable */
95 1.1 fredette #define PSW_Q (1 << (31-PSW_Q_POS)) /* Interrupt State Collection Enable */
96 1.1 fredette #define PSW_P (1 << (31-PSW_P_POS)) /* Protection Identifier Validation Enable */
97 1.2 chs #define PSW_D (1 << (31-PSW_D_POS)) /* Data Address Translation Enable */
98 1.1 fredette #define PSW_I (1 << (31-PSW_I_POS)) /* External Interrupt, Power Failure
99 1.1 fredette Interrupt, and Low-Priority Machine
100 1.1 fredette Check Interrupt unmask */
101 1.1 fredette
102 1.1 fredette /*
103 1.1 fredette * Frequently Used PSW Values
104 1.1 fredette */
105 1.1 fredette #define RESET_PSW (PSW_R | PSW_Q | PSW_P | PSW_D | PSW_I)
106 1.3 chs #define PSW_MBS (PSW_C | PSW_Q | PSW_P | PSW_D | PSW_I)
107 1.3 chs #define PSW_MBZ (PSW_Y | PSW_Z | PSW_S | PSW_X | PSW_M | PSW_R)
108 1.1 fredette
109 1.1 fredette #endif /* _HPPA_PSL_H_ */
110