Home | History | Annotate | Line # | Download | only in include
intr.h revision 1.12.10.5
      1 /*	$NetBSD: intr.h,v 1.12.10.5 2000/08/18 03:10:08 sommerfeld Exp $	*/
      2 
      3 /*-
      4  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      5  * All rights reserved.
      6  *
      7  * This code is derived from software contributed to The NetBSD Foundation
      8  * by Charles M. Hannum.
      9  *
     10  * Redistribution and use in source and binary forms, with or without
     11  * modification, are permitted provided that the following conditions
     12  * are met:
     13  * 1. Redistributions of source code must retain the above copyright
     14  *    notice, this list of conditions and the following disclaimer.
     15  * 2. Redistributions in binary form must reproduce the above copyright
     16  *    notice, this list of conditions and the following disclaimer in the
     17  *    documentation and/or other materials provided with the distribution.
     18  * 3. All advertising materials mentioning features or use of this software
     19  *    must display the following acknowledgement:
     20  *        This product includes software developed by the NetBSD
     21  *        Foundation, Inc. and its contributors.
     22  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23  *    contributors may be used to endorse or promote products derived
     24  *    from this software without specific prior written permission.
     25  *
     26  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36  * POSSIBILITY OF SUCH DAMAGE.
     37  */
     38 
     39 #ifndef _I386_INTR_H_
     40 #define _I386_INTR_H_
     41 
     42 /*
     43  * Interrupt priority levels.
     44  *
     45  * There are tty, network and disk drivers that use free() at interrupt
     46  * time, so imp > (tty | net | bio).
     47  *
     48  * Since run queues may be manipulated by both the statclock and tty,
     49  * network, and disk drivers, clock > imp.
     50  *
     51  * IPL_HIGH must block everything that can manipulate a run queue.
     52  *
     53  * We need serial drivers to run at the absolute highest priority to
     54  * avoid overruns, so serial > high.
     55  */
     56 #define	IPL_NONE	0x00	/* nothing */
     57 #define	IPL_SOFTCLOCK	0x50	/* timeouts */
     58 #define	IPL_SOFTNET	0x60	/* protocol stacks */
     59 #define	IPL_BIO		0x70	/* block I/O */
     60 #define	IPL_NET		0x80	/* network */
     61 #define	IPL_SOFTSERIAL	0x90	/* serial */
     62 #define	IPL_TTY		0xa0	/* terminal */
     63 #define	IPL_IMP		0xb0	/* memory allocation */
     64 #define	IPL_AUDIO	0xc0	/* audio */
     65 #define	IPL_CLOCK	0xd0	/* clock */
     66 #define	IPL_HIGH	0xd0	/* everything */
     67 #define	IPL_SERIAL	0xe0	/* serial */
     68 #define IPL_IPI		0xe0	/* inter-processor interrupts */
     69 #define	NIPL		16
     70 
     71 /* Interrupt sharing types. */
     72 #define	IST_NONE	0	/* none */
     73 #define	IST_PULSE	1	/* pulsed */
     74 #define	IST_EDGE	2	/* edge-triggered */
     75 #define	IST_LEVEL	3	/* level-triggered */
     76 
     77 /* Soft interrupt masks. */
     78 #define	SIR_CLOCK	31
     79 #define	SIR_NET		30
     80 #define	SIR_SERIAL	29
     81 
     82 /* Hack for CLKF_INTR(). */
     83 #define	IPL_TAGINTR	28
     84 
     85 #ifndef _LOCORE
     86 
     87 #ifdef MULTIPROCESSOR
     88 #include <machine/i82489reg.h>
     89 #include <machine/i82489var.h>
     90 #endif
     91 
     92 extern volatile u_int32_t lapic_tpr;
     93 volatile u_int32_t ipending;
     94 
     95 #ifndef MULTIPROCESSOR
     96 volatile u_int32_t astpending;
     97 #endif
     98 
     99 int imasks[NIPL];
    100 int iunmask[NIPL];
    101 
    102 #define CPSHIFT 4
    103 #define IMASK(level) imasks[(level)>>CPSHIFT]
    104 #define IUNMASK(level) iunmask[(level)>>CPSHIFT]
    105 
    106 extern void Xspllower __P((void));
    107 
    108 static __inline int splraise __P((int));
    109 static __inline void spllower __P((int));
    110 static __inline void softintr __P((int, int));
    111 
    112 /*
    113  * Add a mask to cpl, and return the old value of cpl.
    114  */
    115 static __inline int
    116 splraise(ncpl)
    117 	register int ncpl;
    118 {
    119 	register int ocpl = lapic_tpr;
    120 
    121 	if (ncpl > ocpl)
    122 		lapic_tpr = ncpl;
    123 	return (ocpl);
    124 }
    125 
    126 /*
    127  * Restore a value to cpl (unmasking interrupts).  If any unmasked
    128  * interrupts are pending, call Xspllower() to process them.
    129  */
    130 static __inline void
    131 spllower(ncpl)
    132 	register int ncpl;
    133 {
    134 	register int cmask;
    135 
    136 	lapic_tpr = ncpl;
    137 	cmask = IUNMASK(ncpl);
    138 	if (ipending & cmask)
    139 		Xspllower();
    140 }
    141 
    142 /*
    143  * Hardware interrupt masks
    144  */
    145 #define	splbio()	splraise(IPL_BIO)
    146 #define	splnet()	splraise(IPL_NET)
    147 #define	spltty()	splraise(IPL_TTY)
    148 #define	splaudio()	splraise(IPL_AUDIO)
    149 #define	splclock()	splraise(IPL_CLOCK)
    150 #define	splstatclock()	splclock()
    151 #define	splserial()	splraise(IPL_SERIAL)
    152 #define spllock() 	splraise(IPL_SERIAL) /* XXX XXX XXX XXX */
    153 #define splsched()	splraise(IPL_HIGH)
    154 #define splipi()	splraise(IPL_IPI)
    155 
    156 #define spllpt()	spltty()
    157 
    158 #define SPL_ASSERT_ATMOST(x) KDASSERT(lapic_tpr <= (x))
    159 
    160 /*
    161  * Software interrupt masks
    162  *
    163  * NOTE: splsoftclock() is used by hardclock() to lower the priority from
    164  * clock to softclock before it calls softclock().
    165  */
    166 #define	spllowersoftclock() spllower(IPL_SOFTCLOCK)
    167 
    168 #define	splsoftclock()	splraise(IPL_SOFTCLOCK)
    169 #define	splsoftnet()	splraise(IPL_SOFTNET)
    170 #define	splsoftserial()	splraise(IPL_SOFTSERIAL)
    171 
    172 /*
    173  * Miscellaneous
    174  */
    175 #define	splimp()	splraise(IPL_IMP)
    176 #define	splhigh()	splraise(IPL_HIGH)
    177 #define	spl0()		spllower(IPL_NONE)
    178 #define	splx(x)		spllower(x)
    179 
    180 /*
    181  * Software interrupt registration
    182  *
    183  * We hand-code this to ensure that it's atomic.
    184  */
    185 static __inline void
    186 softintr(sir, vec)
    187 	register int sir;
    188 	register int vec;
    189 {
    190 	__asm __volatile("orl %1, %0" : "=m"(ipending) : "ir" (1 << sir));
    191 #ifdef MULTIPROCESSOR
    192 	i82489_writereg(LAPIC_ICRLO,
    193 	    vec | LAPIC_DLMODE_FIXED | LAPIC_LVL_ASSERT | LAPIC_DEST_SELF);
    194 #endif
    195 }
    196 
    197 #define	setsoftast()	(astpending = 1)
    198 #define	setsoftclock()	softintr(SIR_CLOCK,IPL_SOFTCLOCK)
    199 #define	setsoftnet()	softintr(SIR_NET,IPL_SOFTNET)
    200 #define	setsoftserial()	softintr(SIR_SERIAL,IPL_SOFTSERIAL)
    201 
    202 
    203 #define I386_IPI_HALT			0x00000001
    204 #define I386_IPI_FLUSH_FPU		0x00000002
    205 #define I386_IPI_SYNCH_FPU		0x00000004
    206 #define I386_IPI_TLB			0x00000008
    207 
    208 #define I386_NIPI		4
    209 
    210 void i386_send_ipi (struct cpu_info *, int);
    211 void i386_broadcast_ipi (int);
    212 void i386_ipi_handler (void);
    213 
    214 #endif /* !_LOCORE */
    215 
    216 #endif /* !_I386_INTR_H_ */
    217