intr.h revision 1.26 1 /* $NetBSD: intr.h,v 1.26 2002/10/01 12:57:06 fvdl Exp $ */
2
3 /*-
4 * Copyright (c) 1998, 2001 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Charles M. Hannum, and by Jason R. Thorpe.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 * notice, this list of conditions and the following disclaimer in the
17 * documentation and/or other materials provided with the distribution.
18 * 3. All advertising materials mentioning features or use of this software
19 * must display the following acknowledgement:
20 * This product includes software developed by the NetBSD
21 * Foundation, Inc. and its contributors.
22 * 4. Neither the name of The NetBSD Foundation nor the names of its
23 * contributors may be used to endorse or promote products derived
24 * from this software without specific prior written permission.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 * POSSIBILITY OF SUCH DAMAGE.
37 */
38
39 #ifndef _I386_INTR_H_
40 #define _I386_INTR_H_
41
42 /*
43 * Interrupt priority levels.
44 *
45 * There are tty, network and disk drivers that use free() at interrupt
46 * time, so imp > (tty | net | bio).
47 *
48 * Since run queues may be manipulated by both the statclock and tty,
49 * network, and disk drivers, clock > imp.
50 *
51 * IPL_HIGH must block everything that can manipulate a run queue.
52 *
53 * We need serial drivers to run at the absolute highest priority to
54 * avoid overruns, so serial > high.
55 */
56 #define IPL_NONE 0x00 /* nothing */
57 #define IPL_SOFTCLOCK 0x50 /* timeouts */
58 #define IPL_SOFTNET 0x60 /* protocol stacks */
59 #define IPL_BIO 0x70 /* block I/O */
60 #define IPL_NET 0x80 /* network */
61 #define IPL_SOFTSERIAL 0x90 /* serial */
62 #define IPL_TTY 0xa0 /* terminal */
63 #define IPL_IMP 0xb0 /* memory allocation */
64 #define IPL_AUDIO 0xc0 /* audio */
65 #define IPL_CLOCK 0xd0 /* clock */
66 #define IPL_HIGH 0xd0 /* everything */
67 #define IPL_SERIAL 0xe0 /* serial */
68 #define IPL_IPI 0xe0 /* inter-processor interrupts */
69 #define NIPL 16
70
71 /* Interrupt sharing types. */
72 #define IST_NONE 0 /* none */
73 #define IST_PULSE 1 /* pulsed */
74 #define IST_EDGE 2 /* edge-triggered */
75 #define IST_LEVEL 3 /* level-triggered */
76
77 /* Soft interrupt masks. */
78 #define SIR_CLOCK 31
79 #define SIR_NET 30
80 #define SIR_SERIAL 29
81
82 /* Hack for CLKF_INTR(). */
83 #define IPL_TAGINTR 28
84
85 #ifndef _LOCORE
86
87 extern volatile u_int32_t lapic_tpr;
88 extern volatile u_int32_t ipending;
89
90 extern int imasks[NIPL];
91 extern int iunmask[NIPL];
92
93 #define CPSHIFT 4
94 #define IMASK(level) imasks[(level)>>CPSHIFT]
95 #define IUNMASK(level) iunmask[(level)>>CPSHIFT]
96
97 extern void Xspllower __P((void));
98
99 static __inline int splraise __P((int));
100 static __inline void spllower __P((int));
101 static __inline void softintr __P((int));
102
103 /*
104 * compiler barrier: prevent reordering of instructions.
105 * XXX something similar will move to <sys/cdefs.h>
106 * or thereabouts.
107 * This prevents the compiler from reordering code around
108 * this "instruction", acting as a sequence point for code generation.
109 */
110
111 #define __splbarrier() __asm __volatile("":::"memory")
112
113 /*
114 * Add a mask to cpl, and return the old value of cpl.
115 */
116 static __inline int
117 splraise(ncpl)
118 register int ncpl;
119 {
120 register int ocpl = lapic_tpr;
121
122 if (ncpl > ocpl)
123 lapic_tpr = ncpl;
124 __splbarrier();
125 return (ocpl);
126 }
127
128 /*
129 * Restore a value to cpl (unmasking interrupts). If any unmasked
130 * interrupts are pending, call Xspllower() to process them.
131 */
132 static __inline void
133 spllower(ncpl)
134 register int ncpl;
135 {
136 register int cmask;
137
138 __splbarrier();
139 lapic_tpr = ncpl;
140 cmask = IUNMASK(ncpl);
141 if (ipending & cmask)
142 Xspllower();
143 }
144
145 /*
146 * Hardware interrupt masks
147 */
148 #define splbio() splraise(IPL_BIO)
149 #define splnet() splraise(IPL_NET)
150 #define spltty() splraise(IPL_TTY)
151 #define splaudio() splraise(IPL_AUDIO)
152 #define splclock() splraise(IPL_CLOCK)
153 #define splstatclock() splclock()
154 #define splserial() splraise(IPL_SERIAL)
155 #define splipi() splraise(IPL_IPI)
156
157 #define spllpt() spltty()
158
159 #define SPL_ASSERT_ATMOST(x) KDASSERT(lapic_tpr <= (x))
160 #define spllpt() spltty()
161
162 /*
163 * Software interrupt masks
164 *
165 * NOTE: splsoftclock() is used by hardclock() to lower the priority from
166 * clock to softclock before it calls softclock().
167 */
168 #define spllowersoftclock() spllower(IPL_SOFTCLOCK)
169
170 #define splsoftclock() splraise(IPL_SOFTCLOCK)
171 #define splsoftnet() splraise(IPL_SOFTNET)
172 #define splsoftserial() splraise(IPL_SOFTSERIAL)
173
174 /*
175 * Miscellaneous
176 */
177 #define splvm() splraise(IPL_IMP)
178 #define splhigh() splraise(IPL_HIGH)
179 #define spl0() spllower(IPL_NONE)
180 #define splsched() splhigh()
181 #define spllock() splraise(IPL_SERIAL) /* XXX XXX XXX XXX */
182 #define splx(x) spllower(x)
183
184 /*
185 * Software interrupt registration
186 *
187 * We hand-code this to ensure that it's atomic.
188 */
189 static __inline void
190 softintr(register int sir)
191 {
192 __asm __volatile("lock ; orl %1, %0" : "=m"(ipending) : "ir" (1 << sir));
193 }
194
195 #define setsoftnet() softintr(SIR_NET)
196
197 /* XXX does ipi goo belong here, or elsewhere? */
198
199 #define I386_IPI_HALT 0x00000001
200 #define I386_IPI_MICROSET 0x00000002
201 #define I386_IPI_FLUSH_FPU 0x00000004
202 #define I386_IPI_SYNCH_FPU 0x00000008
203 #define I386_IPI_TLB 0x00000010
204 #define I386_IPI_MTRR 0x00000020
205 #define I386_IPI_GDT 0x00000040
206
207 #define I386_NIPI 7
208
209 #ifdef MULTIPROCESSOR
210 struct cpu_info;
211
212 void i386_send_ipi (struct cpu_info *, int);
213 void i386_broadcast_ipi (int);
214 void i386_multicast_ipi (int, int);
215 void i386_ipi_handler (void);
216 #endif
217
218 #endif /* !_LOCORE */
219
220 /*
221 * Generic software interrupt support.
222 */
223
224 #define I386_SOFTINTR_SOFTCLOCK 0
225 #define I386_SOFTINTR_SOFTNET 1
226 #define I386_SOFTINTR_SOFTSERIAL 2
227 #define I386_NSOFTINTR 3
228
229 #ifndef _LOCORE
230 #include <sys/queue.h>
231
232 struct i386_soft_intrhand {
233 TAILQ_ENTRY(i386_soft_intrhand)
234 sih_q;
235 struct i386_soft_intr *sih_intrhead;
236 void (*sih_fn)(void *);
237 void *sih_arg;
238 int sih_pending;
239 };
240
241 struct i386_soft_intr {
242 TAILQ_HEAD(, i386_soft_intrhand)
243 softintr_q;
244 int softintr_ssir;
245 struct simplelock softintr_slock;
246 };
247
248 #define i386_softintr_lock(si, s) \
249 do { \
250 /* XXX splhigh braindamage on i386 */ \
251 (s) = splserial(); \
252 simple_lock(&si->softintr_slock); \
253 } while (/*CONSTCOND*/ 0)
254
255 #define i386_softintr_unlock(si, s) \
256 do { \
257 simple_unlock(&si->softintr_slock); \
258 splx((s)); \
259 } while (/*CONSTCOND*/ 0)
260
261 void *softintr_establish(int, void (*)(void *), void *);
262 void softintr_disestablish(void *);
263 void softintr_init(void);
264 void softintr_dispatch(int);
265
266 #define softintr_schedule(arg) \
267 do { \
268 struct i386_soft_intrhand *__sih = (arg); \
269 struct i386_soft_intr *__si = __sih->sih_intrhead; \
270 int __s; \
271 \
272 i386_softintr_lock(__si, __s); \
273 if (__sih->sih_pending == 0) { \
274 TAILQ_INSERT_TAIL(&__si->softintr_q, __sih, sih_q); \
275 __sih->sih_pending = 1; \
276 softintr(__si->softintr_ssir); \
277 } \
278 i386_softintr_unlock(__si, __s); \
279 } while (/*CONSTCOND*/ 0)
280 #endif /* _LOCORE */
281
282 #endif /* !_I386_INTR_H_ */
283