Home | History | Annotate | Line # | Download | only in include
specialreg.h revision 1.23.2.2
      1  1.23.2.2  gmcgarry /*	$NetBSD: specialreg.h,v 1.23.2.2 2002/06/07 04:03:50 gmcgarry Exp $	*/
      2  1.23.2.2  gmcgarry 
      3  1.23.2.2  gmcgarry /*-
      4  1.23.2.2  gmcgarry  * Copyright (c) 1991 The Regents of the University of California.
      5  1.23.2.2  gmcgarry  * All rights reserved.
      6  1.23.2.2  gmcgarry  *
      7  1.23.2.2  gmcgarry  * Redistribution and use in source and binary forms, with or without
      8  1.23.2.2  gmcgarry  * modification, are permitted provided that the following conditions
      9  1.23.2.2  gmcgarry  * are met:
     10  1.23.2.2  gmcgarry  * 1. Redistributions of source code must retain the above copyright
     11  1.23.2.2  gmcgarry  *    notice, this list of conditions and the following disclaimer.
     12  1.23.2.2  gmcgarry  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.23.2.2  gmcgarry  *    notice, this list of conditions and the following disclaimer in the
     14  1.23.2.2  gmcgarry  *    documentation and/or other materials provided with the distribution.
     15  1.23.2.2  gmcgarry  * 3. All advertising materials mentioning features or use of this software
     16  1.23.2.2  gmcgarry  *    must display the following acknowledgement:
     17  1.23.2.2  gmcgarry  *	This product includes software developed by the University of
     18  1.23.2.2  gmcgarry  *	California, Berkeley and its contributors.
     19  1.23.2.2  gmcgarry  * 4. Neither the name of the University nor the names of its contributors
     20  1.23.2.2  gmcgarry  *    may be used to endorse or promote products derived from this software
     21  1.23.2.2  gmcgarry  *    without specific prior written permission.
     22  1.23.2.2  gmcgarry  *
     23  1.23.2.2  gmcgarry  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     24  1.23.2.2  gmcgarry  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     25  1.23.2.2  gmcgarry  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     26  1.23.2.2  gmcgarry  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     27  1.23.2.2  gmcgarry  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     28  1.23.2.2  gmcgarry  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     29  1.23.2.2  gmcgarry  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     30  1.23.2.2  gmcgarry  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     31  1.23.2.2  gmcgarry  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     32  1.23.2.2  gmcgarry  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     33  1.23.2.2  gmcgarry  * SUCH DAMAGE.
     34  1.23.2.2  gmcgarry  *
     35  1.23.2.2  gmcgarry  *	@(#)specialreg.h	7.1 (Berkeley) 5/9/91
     36  1.23.2.2  gmcgarry  */
     37  1.23.2.2  gmcgarry 
     38  1.23.2.2  gmcgarry /*
     39  1.23.2.2  gmcgarry  * Bits in 386 special registers:
     40  1.23.2.2  gmcgarry  */
     41  1.23.2.2  gmcgarry #define	CR0_PE	0x00000001	/* Protected mode Enable */
     42  1.23.2.2  gmcgarry #define	CR0_MP	0x00000002	/* "Math" Present (NPX or NPX emulator) */
     43  1.23.2.2  gmcgarry #define	CR0_EM	0x00000004	/* EMulate non-NPX coproc. (trap ESC only) */
     44  1.23.2.2  gmcgarry #define	CR0_TS	0x00000008	/* Task Switched (if MP, trap ESC and WAIT) */
     45  1.23.2.2  gmcgarry #define	CR0_ET	0x00000010	/* Extension Type (387 (if set) vs 287) */
     46  1.23.2.2  gmcgarry #define	CR0_PG	0x80000000	/* PaGing enable */
     47  1.23.2.2  gmcgarry 
     48  1.23.2.2  gmcgarry /*
     49  1.23.2.2  gmcgarry  * Bits in 486 special registers:
     50  1.23.2.2  gmcgarry  */
     51  1.23.2.2  gmcgarry #define CR0_NE	0x00000020	/* Numeric Error enable (EX16 vs IRQ13) */
     52  1.23.2.2  gmcgarry #define CR0_WP	0x00010000	/* Write Protect (honor PG_RW in all modes) */
     53  1.23.2.2  gmcgarry #define CR0_AM	0x00040000	/* Alignment Mask (set to enable AC flag) */
     54  1.23.2.2  gmcgarry #define	CR0_NW	0x20000000	/* Not Write-through */
     55  1.23.2.2  gmcgarry #define	CR0_CD	0x40000000	/* Cache Disable */
     56  1.23.2.2  gmcgarry 
     57  1.23.2.2  gmcgarry /*
     58  1.23.2.2  gmcgarry  * Cyrix 486 DLC special registers, accessible as IO ports.
     59  1.23.2.2  gmcgarry  */
     60  1.23.2.2  gmcgarry #define CCR0	0xc0		/* configuration control register 0 */
     61  1.23.2.2  gmcgarry #define CCR0_NC0	0x01	/* first 64K of each 1M memory region is non-cacheable */
     62  1.23.2.2  gmcgarry #define CCR0_NC1	0x02	/* 640K-1M region is non-cacheable */
     63  1.23.2.2  gmcgarry #define CCR0_A20M	0x04	/* enables A20M# input pin */
     64  1.23.2.2  gmcgarry #define CCR0_KEN	0x08	/* enables KEN# input pin */
     65  1.23.2.2  gmcgarry #define CCR0_FLUSH	0x10	/* enables FLUSH# input pin */
     66  1.23.2.2  gmcgarry #define CCR0_BARB	0x20	/* flushes internal cache when entering hold state */
     67  1.23.2.2  gmcgarry #define CCR0_CO		0x40	/* cache org: 1=direct mapped, 0=2x set assoc */
     68  1.23.2.2  gmcgarry #define CCR0_SUSPEND	0x80	/* enables SUSP# and SUSPA# pins */
     69  1.23.2.2  gmcgarry 
     70  1.23.2.2  gmcgarry #define CCR1	0xc1		/* configuration control register 1 */
     71  1.23.2.2  gmcgarry #define CCR1_RPL	0x01	/* enables RPLSET and RPLVAL# pins */
     72  1.23.2.2  gmcgarry /* the remaining 7 bits of this register are reserved */
     73  1.23.2.2  gmcgarry 
     74  1.23.2.2  gmcgarry /*
     75  1.23.2.2  gmcgarry  * bits in the pentiums %cr4 register:
     76  1.23.2.2  gmcgarry  */
     77  1.23.2.2  gmcgarry 
     78  1.23.2.2  gmcgarry #define CR4_VME	0x00000001	/* virtual 8086 mode extension enable */
     79  1.23.2.2  gmcgarry #define CR4_PVI 0x00000002	/* protected mode virtual interrupt enable */
     80  1.23.2.2  gmcgarry #define CR4_TSD 0x00000004	/* restrict RDTSC instruction to cpl 0 only */
     81  1.23.2.2  gmcgarry #define CR4_DE	0x00000008	/* debugging extension */
     82  1.23.2.2  gmcgarry #define CR4_PSE	0x00000010	/* large (4MB) page size enable */
     83  1.23.2.2  gmcgarry #define CR4_PAE 0x00000020	/* physical address extension enable */
     84  1.23.2.2  gmcgarry #define CR4_MCE	0x00000040	/* machine check enable */
     85  1.23.2.2  gmcgarry #define CR4_PGE	0x00000080	/* page global enable */
     86  1.23.2.2  gmcgarry #define CR4_PCE	0x00000100	/* enable RDPMC instruction for all cpls */
     87  1.23.2.2  gmcgarry #define CR4_OSFXSR	0x00000200	/* enable fxsave/fxrestor and SSE */
     88  1.23.2.2  gmcgarry #define CR4_OSXMMEXCPT	0x00000400	/* enable unmasked SSE exceptions */
     89  1.23.2.2  gmcgarry 
     90  1.23.2.2  gmcgarry /*
     91  1.23.2.2  gmcgarry  * CPUID "features" bits:
     92  1.23.2.2  gmcgarry  */
     93  1.23.2.2  gmcgarry 
     94  1.23.2.2  gmcgarry #define	CPUID_FPU	0x00000001	/* processor has an FPU? */
     95  1.23.2.2  gmcgarry #define	CPUID_VME	0x00000002	/* has virtual mode (%cr4's VME/PVI) */
     96  1.23.2.2  gmcgarry #define	CPUID_DE	0x00000004	/* has debugging extension */
     97  1.23.2.2  gmcgarry #define	CPUID_PSE	0x00000008	/* has page 4MB page size extension */
     98  1.23.2.2  gmcgarry #define	CPUID_TSC	0x00000010	/* has time stamp counter */
     99  1.23.2.2  gmcgarry #define	CPUID_MSR	0x00000020	/* has mode specific registers */
    100  1.23.2.2  gmcgarry #define	CPUID_PAE	0x00000040	/* has phys address extension */
    101  1.23.2.2  gmcgarry #define	CPUID_MCE	0x00000080	/* has machine check exception */
    102  1.23.2.2  gmcgarry #define	CPUID_CX8	0x00000100	/* has CMPXCHG8B instruction */
    103  1.23.2.2  gmcgarry #define	CPUID_APIC	0x00000200	/* has enabled APIC */
    104  1.23.2.2  gmcgarry #define	CPUID_B10	0x00000400	/* reserved, MTRR */
    105  1.23.2.2  gmcgarry #define	CPUID_SEP	0x00000800	/* has SYSENTER/SYSEXIT extension */
    106  1.23.2.2  gmcgarry #define	CPUID_MTRR	0x00001000	/* has memory type range register */
    107  1.23.2.2  gmcgarry #define	CPUID_PGE	0x00002000	/* has page global extension */
    108  1.23.2.2  gmcgarry #define	CPUID_MCA	0x00004000	/* has machine check architecture */
    109  1.23.2.2  gmcgarry #define	CPUID_CMOV	0x00008000	/* has CMOVcc instruction */
    110  1.23.2.2  gmcgarry #define	CPUID_FGPAT	0x00010000	/* Page Attribute Table */
    111  1.23.2.2  gmcgarry #define	CPUID_PSE36	0x00020000	/* 36-bit PSE */
    112  1.23.2.2  gmcgarry #define	CPUID_PN	0x00040000	/* processor serial number */
    113  1.23.2.2  gmcgarry #define	CPUID_CFLUSH	0x00080000	/* CFLUSH insn supported */
    114  1.23.2.2  gmcgarry #define	CPUID_B20	0x00100000	/* reserved */
    115  1.23.2.2  gmcgarry #define	CPUID_DS	0x00200000	/* Debug Store */
    116  1.23.2.2  gmcgarry #define	CPUID_ACPI	0x00400000	/* ACPI performance modulation regs */
    117  1.23.2.2  gmcgarry #define	CPUID_MMX	0x00800000	/* MMX supported */
    118  1.23.2.2  gmcgarry #define	CPUID_FXSR	0x01000000	/* fast FP/MMX save/restore */
    119  1.23.2.2  gmcgarry #define	CPUID_SSE	0x02000000	/* streaming SIMD extensions */
    120  1.23.2.2  gmcgarry #define	CPUID_SSE2	0x04000000	/* streaming SIMD extensions #2 */
    121  1.23.2.2  gmcgarry #define	CPUID_SS	0x08000000	/* self-snoop */
    122  1.23.2.2  gmcgarry #define	CPUID_HTT	0x10000000	/* Hyper-Threading Technology */
    123  1.23.2.2  gmcgarry #define	CPUID_TM	0x20000000	/* thermal monitor (TCC) */
    124  1.23.2.2  gmcgarry #define	CPUID_B30	0x40000000	/* reserved */
    125  1.23.2.2  gmcgarry #define	CPUID_B31	0x80000000	/* reserved */
    126  1.23.2.2  gmcgarry 
    127  1.23.2.2  gmcgarry #define CPUID_FLAGS1	"\20\1FPU\2VME\3DE\4PSE\5TSC\6MSR\7PAE" \
    128  1.23.2.2  gmcgarry 			    "\10MCE\11CX8\12APIC\13B10\14SEP\15MTRR"
    129  1.23.2.2  gmcgarry #define CPUID_MASK1	0x00001fff
    130  1.23.2.2  gmcgarry #define CPUID_FLAGS2	"\20\16PGE\17MCA\20CMOV\21FGPAT\22PSE36\23PN\24CFLUSH" \
    131  1.23.2.2  gmcgarry 			    "\25B20\26DS\27ACPI\30MMX"
    132  1.23.2.2  gmcgarry #define CPUID_MASK2	0x00ffe000
    133  1.23.2.2  gmcgarry #define CPUID_FLAGS3	"\20\31FXSR\32SSE\33SSE2\34SS\35HTT\36TM\37B30\40B31"
    134  1.23.2.2  gmcgarry #define CPUID_MASK3	0xff000000
    135  1.23.2.2  gmcgarry 
    136  1.23.2.2  gmcgarry /*
    137  1.23.2.2  gmcgarry  * Model-specific registers for the i386 family
    138  1.23.2.2  gmcgarry  */
    139  1.23.2.2  gmcgarry #define MSR_P5_MC_ADDR		0x000	/* P5 only */
    140  1.23.2.2  gmcgarry #define MSR_P5_MC_TYPE		0x001	/* P5 only */
    141  1.23.2.2  gmcgarry #define MSR_TSC			0x010
    142  1.23.2.2  gmcgarry #define	MSR_CESR		0x011	/* P5 only (trap on P6) */
    143  1.23.2.2  gmcgarry #define	MSR_CTR0		0x012	/* P5 only (trap on P6) */
    144  1.23.2.2  gmcgarry #define	MSR_CTR1		0x013	/* P5 only (trap on P6) */
    145  1.23.2.2  gmcgarry #define MSR_APICBASE		0x01b
    146  1.23.2.2  gmcgarry #define MSR_EBL_CR_POWERON	0x02a
    147  1.23.2.2  gmcgarry #define	MSR_TEST_CTL		0x033
    148  1.23.2.2  gmcgarry #define MSR_BIOS_UPDT_TRIG	0x079
    149  1.23.2.2  gmcgarry #define	MSR_BBL_CR_D0		0x088	/* PII+ only */
    150  1.23.2.2  gmcgarry #define	MSR_BBL_CR_D1		0x089	/* PII+ only */
    151  1.23.2.2  gmcgarry #define	MSR_BBL_CR_D2		0x08a	/* PII+ only */
    152  1.23.2.2  gmcgarry #define MSR_BIOS_SIGN		0x08b
    153  1.23.2.2  gmcgarry #define MSR_PERFCTR0		0x0c1
    154  1.23.2.2  gmcgarry #define MSR_PERFCTR1		0x0c2
    155  1.23.2.2  gmcgarry #define MSR_MTRRcap		0x0fe
    156  1.23.2.2  gmcgarry #define	MSR_BBL_CR_ADDR		0x116	/* PII+ only */
    157  1.23.2.2  gmcgarry #define	MSR_BBL_CR_DECC		0x118	/* PII+ only */
    158  1.23.2.2  gmcgarry #define	MSR_BBL_CR_CTL		0x119	/* PII+ only */
    159  1.23.2.2  gmcgarry #define	MSR_BBL_CR_TRIG		0x11a	/* PII+ only */
    160  1.23.2.2  gmcgarry #define	MSR_BBL_CR_BUSY		0x11b	/* PII+ only */
    161  1.23.2.2  gmcgarry #define	MSR_BBL_CR_CTR3		0x11e	/* PII+ only */
    162  1.23.2.2  gmcgarry #define MSR_MCG_CAP		0x179
    163  1.23.2.2  gmcgarry #define MSR_MCG_STATUS		0x17a
    164  1.23.2.2  gmcgarry #define MSR_MCG_CTL		0x17b
    165  1.23.2.2  gmcgarry #define MSR_EVNTSEL0		0x186
    166  1.23.2.2  gmcgarry #define MSR_EVNTSEL1		0x187
    167  1.23.2.2  gmcgarry #define MSR_DEBUGCTLMSR		0x1d9
    168  1.23.2.2  gmcgarry #define MSR_LASTBRANCHFROMIP	0x1db
    169  1.23.2.2  gmcgarry #define MSR_LASTBRANCHTOIP	0x1dc
    170  1.23.2.2  gmcgarry #define MSR_LASTINTFROMIP	0x1dd
    171  1.23.2.2  gmcgarry #define MSR_LASTINTTOIP		0x1de
    172  1.23.2.2  gmcgarry #define MSR_ROB_CR_BKUPTMPDR6	0x1e0
    173  1.23.2.2  gmcgarry #define	MSR_MTRRphysBase0	0x200
    174  1.23.2.2  gmcgarry #define	MSR_MTRRphysMask0	0x201
    175  1.23.2.2  gmcgarry #define	MSR_MTRRphysBase1	0x202
    176  1.23.2.2  gmcgarry #define	MSR_MTRRphysMask1	0x203
    177  1.23.2.2  gmcgarry #define	MSR_MTRRphysBase2	0x204
    178  1.23.2.2  gmcgarry #define	MSR_MTRRphysMask2	0x205
    179  1.23.2.2  gmcgarry #define	MSR_MTRRphysBase3	0x206
    180  1.23.2.2  gmcgarry #define	MSR_MTRRphysMask3	0x207
    181  1.23.2.2  gmcgarry #define	MSR_MTRRphysBase4	0x208
    182  1.23.2.2  gmcgarry #define	MSR_MTRRphysMask4	0x209
    183  1.23.2.2  gmcgarry #define	MSR_MTRRphysBase5	0x20a
    184  1.23.2.2  gmcgarry #define	MSR_MTRRphysMask5	0x20b
    185  1.23.2.2  gmcgarry #define	MSR_MTRRphysBase6	0x20c
    186  1.23.2.2  gmcgarry #define	MSR_MTRRphysMask6	0x20d
    187  1.23.2.2  gmcgarry #define	MSR_MTRRphysBase7	0x20e
    188  1.23.2.2  gmcgarry #define	MSR_MTRRphysMask7	0x20f
    189  1.23.2.2  gmcgarry #define	MSR_MTRRfix64K_00000	0x250
    190  1.23.2.2  gmcgarry #define	MSR_MTRRfix16K_80000	0x258
    191  1.23.2.2  gmcgarry #define	MSR_MTRRfix16K_A0000	0x259
    192  1.23.2.2  gmcgarry #define	MSR_MTRRfix4K_C0000	0x268
    193  1.23.2.2  gmcgarry #define	MSR_MTRRfix4K_C8000	0x269
    194  1.23.2.2  gmcgarry #define	MSR_MTRRfix4K_D0000	0x26a
    195  1.23.2.2  gmcgarry #define	MSR_MTRRfix4K_D8000	0x26b
    196  1.23.2.2  gmcgarry #define	MSR_MTRRfix4K_E0000	0x26c
    197  1.23.2.2  gmcgarry #define	MSR_MTRRfix4K_E8000	0x26d
    198  1.23.2.2  gmcgarry #define	MSR_MTRRfix4K_F0000	0x26e
    199  1.23.2.2  gmcgarry #define	MSR_MTRRfix4K_F8000	0x26f
    200  1.23.2.2  gmcgarry #define MSR_MTRRdefType		0x2ff
    201  1.23.2.2  gmcgarry #define MSR_MC0_CTL		0x400
    202  1.23.2.2  gmcgarry #define MSR_MC0_STATUS		0x401
    203  1.23.2.2  gmcgarry #define MSR_MC0_ADDR		0x402
    204  1.23.2.2  gmcgarry #define MSR_MC0_MISC		0x403
    205  1.23.2.2  gmcgarry #define MSR_MC1_CTL		0x404
    206  1.23.2.2  gmcgarry #define MSR_MC1_STATUS		0x405
    207  1.23.2.2  gmcgarry #define MSR_MC1_ADDR		0x406
    208  1.23.2.2  gmcgarry #define MSR_MC1_MISC		0x407
    209  1.23.2.2  gmcgarry #define MSR_MC2_CTL		0x408
    210  1.23.2.2  gmcgarry #define MSR_MC2_STATUS		0x409
    211  1.23.2.2  gmcgarry #define MSR_MC2_ADDR		0x40a
    212  1.23.2.2  gmcgarry #define MSR_MC2_MISC		0x40b
    213  1.23.2.2  gmcgarry #define MSR_MC4_CTL		0x40c
    214  1.23.2.2  gmcgarry #define MSR_MC4_STATUS		0x40d
    215  1.23.2.2  gmcgarry #define MSR_MC4_ADDR		0x40e
    216  1.23.2.2  gmcgarry #define MSR_MC4_MISC		0x40f
    217  1.23.2.2  gmcgarry #define MSR_MC3_CTL		0x410
    218  1.23.2.2  gmcgarry #define MSR_MC3_STATUS		0x411
    219  1.23.2.2  gmcgarry #define MSR_MC3_ADDR		0x412
    220  1.23.2.2  gmcgarry #define MSR_MC3_MISC		0x413
    221  1.23.2.2  gmcgarry 
    222  1.23.2.2  gmcgarry /*
    223  1.23.2.2  gmcgarry  * AMD K6/K7 MSRs.
    224  1.23.2.2  gmcgarry  */
    225  1.23.2.2  gmcgarry #define	MSR_K6_UWCCR		0xc0000085
    226  1.23.2.2  gmcgarry #define	MSR_K7_EVNTSEL0		0xc0010000
    227  1.23.2.2  gmcgarry #define	MSR_K7_EVNTSEL1		0xc0010001
    228  1.23.2.2  gmcgarry #define	MSR_K7_EVNTSEL2		0xc0010002
    229  1.23.2.2  gmcgarry #define	MSR_K7_EVNTSEL3		0xc0010003
    230  1.23.2.2  gmcgarry #define	MSR_K7_PERFCTR0		0xc0010004
    231  1.23.2.2  gmcgarry #define	MSR_K7_PERFCTR1		0xc0010005
    232  1.23.2.2  gmcgarry #define	MSR_K7_PERFCTR2		0xc0010006
    233  1.23.2.2  gmcgarry #define	MSR_K7_PERFCTR3		0xc0010007
    234  1.23.2.2  gmcgarry 
    235  1.23.2.2  gmcgarry /*
    236  1.23.2.2  gmcgarry  * Constants related to MTRRs
    237  1.23.2.2  gmcgarry  */
    238  1.23.2.2  gmcgarry #define MTRR_N64K		8	/* numbers of fixed-size entries */
    239  1.23.2.2  gmcgarry #define MTRR_N16K		16
    240  1.23.2.2  gmcgarry #define MTRR_N4K		64
    241  1.23.2.2  gmcgarry 
    242  1.23.2.2  gmcgarry /*
    243  1.23.2.2  gmcgarry  * the following four 3-byte registers control the non-cacheable regions.
    244  1.23.2.2  gmcgarry  * These registers must be written as three separate bytes.
    245  1.23.2.2  gmcgarry  *
    246  1.23.2.2  gmcgarry  * NCRx+0: A31-A24 of starting address
    247  1.23.2.2  gmcgarry  * NCRx+1: A23-A16 of starting address
    248  1.23.2.2  gmcgarry  * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx.
    249  1.23.2.2  gmcgarry  *
    250  1.23.2.2  gmcgarry  * The non-cacheable region's starting address must be aligned to the
    251  1.23.2.2  gmcgarry  * size indicated by the NCR_SIZE_xx field.
    252  1.23.2.2  gmcgarry  */
    253  1.23.2.2  gmcgarry #define NCR1	0xc4
    254  1.23.2.2  gmcgarry #define NCR2	0xc7
    255  1.23.2.2  gmcgarry #define NCR3	0xca
    256  1.23.2.2  gmcgarry #define NCR4	0xcd
    257  1.23.2.2  gmcgarry 
    258  1.23.2.2  gmcgarry #define NCR_SIZE_0K	0
    259  1.23.2.2  gmcgarry #define NCR_SIZE_4K	1
    260  1.23.2.2  gmcgarry #define NCR_SIZE_8K	2
    261  1.23.2.2  gmcgarry #define NCR_SIZE_16K	3
    262  1.23.2.2  gmcgarry #define NCR_SIZE_32K	4
    263  1.23.2.2  gmcgarry #define NCR_SIZE_64K	5
    264  1.23.2.2  gmcgarry #define NCR_SIZE_128K	6
    265  1.23.2.2  gmcgarry #define NCR_SIZE_256K	7
    266  1.23.2.2  gmcgarry #define NCR_SIZE_512K	8
    267  1.23.2.2  gmcgarry #define NCR_SIZE_1M	9
    268  1.23.2.2  gmcgarry #define NCR_SIZE_2M	10
    269  1.23.2.2  gmcgarry #define NCR_SIZE_4M	11
    270  1.23.2.2  gmcgarry #define NCR_SIZE_8M	12
    271  1.23.2.2  gmcgarry #define NCR_SIZE_16M	13
    272  1.23.2.2  gmcgarry #define NCR_SIZE_32M	14
    273  1.23.2.2  gmcgarry #define NCR_SIZE_4G	15
    274  1.23.2.2  gmcgarry 
    275  1.23.2.2  gmcgarry /*
    276  1.23.2.2  gmcgarry  * Performance monitor events.
    277  1.23.2.2  gmcgarry  *
    278  1.23.2.2  gmcgarry  * Note that 586-class and 686-class CPUs have different performance
    279  1.23.2.2  gmcgarry  * monitors available, and they are accessed differently:
    280  1.23.2.2  gmcgarry  *
    281  1.23.2.2  gmcgarry  *	686-class: `rdpmc' instruction
    282  1.23.2.2  gmcgarry  *	586-class: `rdmsr' instruction, CESR MSR
    283  1.23.2.2  gmcgarry  *
    284  1.23.2.2  gmcgarry  * The descriptions of these events are too lenghy to include here.
    285  1.23.2.2  gmcgarry  * See Appendix A of "Intel Architecture Software Developer's
    286  1.23.2.2  gmcgarry  * Manual, Volume 3: System Programming" for more information.
    287  1.23.2.2  gmcgarry  */
    288  1.23.2.2  gmcgarry 
    289  1.23.2.2  gmcgarry /*
    290  1.23.2.2  gmcgarry  * 586-class CESR MSR format.  Lower 16 bits is CTR0, upper 16 bits
    291  1.23.2.2  gmcgarry  * is CTR1.
    292  1.23.2.2  gmcgarry  */
    293  1.23.2.2  gmcgarry 
    294  1.23.2.2  gmcgarry #define	PMC5_CESR_EVENT			0x003f
    295  1.23.2.2  gmcgarry #define	PMC5_CESR_OS			0x0040
    296  1.23.2.2  gmcgarry #define	PMC5_CESR_USR			0x0080
    297  1.23.2.2  gmcgarry #define	PMC5_CESR_E			0x0100
    298  1.23.2.2  gmcgarry #define	PMC5_CESR_P			0x0200
    299  1.23.2.2  gmcgarry 
    300  1.23.2.2  gmcgarry #define PMC5_DATA_READ			0x00
    301  1.23.2.2  gmcgarry #define PMC5_DATA_WRITE			0x01
    302  1.23.2.2  gmcgarry #define PMC5_DATA_TLB_MISS		0x02
    303  1.23.2.2  gmcgarry #define PMC5_DATA_READ_MISS		0x03
    304  1.23.2.2  gmcgarry #define PMC5_DATA_WRITE_MISS		0x04
    305  1.23.2.2  gmcgarry #define PMC5_WRITE_M_E			0x05
    306  1.23.2.2  gmcgarry #define PMC5_DATA_LINES_WBACK		0x06
    307  1.23.2.2  gmcgarry #define PMC5_DATA_CACHE_SNOOP		0x07
    308  1.23.2.2  gmcgarry #define PMC5_DATA_CACHE_SNOOP_HIT	0x08
    309  1.23.2.2  gmcgarry #define PMC5_MEM_ACCESS_BOTH_PIPES	0x09
    310  1.23.2.2  gmcgarry #define PMC5_BANK_CONFLICTS		0x0a
    311  1.23.2.2  gmcgarry #define PMC5_MISALIGNED_DATA		0x0b
    312  1.23.2.2  gmcgarry #define PMC5_INST_READ			0x0c
    313  1.23.2.2  gmcgarry #define PMC5_INST_TLB_MISS		0x0d
    314  1.23.2.2  gmcgarry #define PMC5_INST_CACHE_MISS		0x0e
    315  1.23.2.2  gmcgarry #define PMC5_SEGMENT_REG_LOAD		0x0f
    316  1.23.2.2  gmcgarry #define PMC5_BRANCHES		 	0x12
    317  1.23.2.2  gmcgarry #define PMC5_BTB_HITS		 	0x13
    318  1.23.2.2  gmcgarry #define PMC5_BRANCH_TAKEN		0x14
    319  1.23.2.2  gmcgarry #define PMC5_PIPELINE_FLUSH		0x15
    320  1.23.2.2  gmcgarry #define PMC5_INST_EXECUTED		0x16
    321  1.23.2.2  gmcgarry #define PMC5_INST_EXECUTED_V_PIPE	0x17
    322  1.23.2.2  gmcgarry #define PMC5_BUS_UTILIZATION		0x18
    323  1.23.2.2  gmcgarry #define PMC5_WRITE_BACKUP_STALL		0x19
    324  1.23.2.2  gmcgarry #define PMC5_DATA_READ_STALL		0x1a
    325  1.23.2.2  gmcgarry #define PMC5_WRITE_E_M_STALL		0x1b
    326  1.23.2.2  gmcgarry #define PMC5_LOCKED_BUS			0x1c
    327  1.23.2.2  gmcgarry #define PMC5_IO_CYCLE			0x1d
    328  1.23.2.2  gmcgarry #define PMC5_NONCACHE_MEM_READ		0x1e
    329  1.23.2.2  gmcgarry #define PMC5_AGI_STALL			0x1f
    330  1.23.2.2  gmcgarry #define PMC5_FLOPS			0x22
    331  1.23.2.2  gmcgarry #define PMC5_BP0_MATCH			0x23
    332  1.23.2.2  gmcgarry #define PMC5_BP1_MATCH			0x24
    333  1.23.2.2  gmcgarry #define PMC5_BP2_MATCH			0x25
    334  1.23.2.2  gmcgarry #define PMC5_BP3_MATCH			0x26
    335  1.23.2.2  gmcgarry #define PMC5_HARDWARE_INTR		0x27
    336  1.23.2.2  gmcgarry #define PMC5_DATA_RW			0x28
    337  1.23.2.2  gmcgarry #define PMC5_DATA_RW_MISS		0x29
    338  1.23.2.2  gmcgarry 
    339  1.23.2.2  gmcgarry /*
    340  1.23.2.2  gmcgarry  * 686-class Event Selector MSR format.
    341  1.23.2.2  gmcgarry  */
    342  1.23.2.2  gmcgarry 
    343  1.23.2.2  gmcgarry #define	PMC6_EVTSEL_EVENT		0x000000ff
    344  1.23.2.2  gmcgarry #define	PMC6_EVTSEL_UNIT		0x0000ff00
    345  1.23.2.2  gmcgarry #define	PMC6_EVTSEL_UNIT_SHIFT		8
    346  1.23.2.2  gmcgarry #define	PMC6_EVTSEL_USR			(1 << 16)
    347  1.23.2.2  gmcgarry #define	PMC6_EVTSEL_OS			(1 << 17)
    348  1.23.2.2  gmcgarry #define	PMC6_EVTSEL_E			(1 << 18)
    349  1.23.2.2  gmcgarry #define	PMC6_EVTSEL_PC			(1 << 19)
    350  1.23.2.2  gmcgarry #define	PMC6_EVTSEL_INT			(1 << 20)
    351  1.23.2.2  gmcgarry #define	PMC6_EVTSEL_EN			(1 << 22)	/* PerfEvtSel0 only */
    352  1.23.2.2  gmcgarry #define	PMC6_EVTSEL_INV			(1 << 23)
    353  1.23.2.2  gmcgarry #define	PMC6_EVTSEL_COUNTER_MASK	0xff000000
    354  1.23.2.2  gmcgarry #define	PMC6_EVTSEL_COUNTER_MASK_SHIFT	24
    355  1.23.2.2  gmcgarry 
    356  1.23.2.2  gmcgarry /* Data Cache Unit */
    357  1.23.2.2  gmcgarry #define	PMC6_DATA_MEM_REFS		0x43
    358  1.23.2.2  gmcgarry #define	PMC6_DCU_LINES_IN		0x45
    359  1.23.2.2  gmcgarry #define	PMC6_DCU_M_LINES_IN		0x46
    360  1.23.2.2  gmcgarry #define	PMC6_DCU_M_LINES_OUT		0x47
    361  1.23.2.2  gmcgarry #define	PMC6_DCU_MISS_OUTSTANDING	0x48
    362  1.23.2.2  gmcgarry 
    363  1.23.2.2  gmcgarry /* Instruction Fetch Unit */
    364  1.23.2.2  gmcgarry #define	PMC6_IFU_IFETCH			0x80
    365  1.23.2.2  gmcgarry #define	PMC6_IFU_IFETCH_MISS		0x81
    366  1.23.2.2  gmcgarry #define	PMC6_ITLB_MISS			0x85
    367  1.23.2.2  gmcgarry #define	PMC6_IFU_MEM_STALL		0x86
    368  1.23.2.2  gmcgarry #define	PMC6_ILD_STALL			0x87
    369  1.23.2.2  gmcgarry 
    370  1.23.2.2  gmcgarry /* L2 Cache */
    371  1.23.2.2  gmcgarry #define	PMC6_L2_IFETCH			0x28
    372  1.23.2.2  gmcgarry #define	PMC6_L2_LD			0x29
    373  1.23.2.2  gmcgarry #define	PMC6_L2_ST			0x2a
    374  1.23.2.2  gmcgarry #define	PMC6_L2_LINES_IN		0x24
    375  1.23.2.2  gmcgarry #define	PMC6_L2_LINES_OUT		0x26
    376  1.23.2.2  gmcgarry #define	PMC6_L2_M_LINES_INM		0x25
    377  1.23.2.2  gmcgarry #define	PMC6_L2_M_LINES_OUTM		0x27
    378  1.23.2.2  gmcgarry #define	PMC6_L2_RQSTS			0x2e
    379  1.23.2.2  gmcgarry #define	PMC6_L2_ADS			0x21
    380  1.23.2.2  gmcgarry #define	PMC6_L2_DBUS_BUSY		0x22
    381  1.23.2.2  gmcgarry #define	PMC6_L2_DBUS_BUSY_RD		0x23
    382  1.23.2.2  gmcgarry 
    383  1.23.2.2  gmcgarry /* External Bus Logic */
    384  1.23.2.2  gmcgarry #define	PMC6_BUS_DRDY_CLOCKS		0x62
    385  1.23.2.2  gmcgarry #define	PMC6_BUS_LOCK_CLOCKS		0x63
    386  1.23.2.2  gmcgarry #define	PMC6_BUS_REQ_OUTSTANDING	0x60
    387  1.23.2.2  gmcgarry #define	PMC6_BUS_TRAN_BRD		0x65
    388  1.23.2.2  gmcgarry #define	PMC6_BUS_TRAN_RFO		0x66
    389  1.23.2.2  gmcgarry #define	PMC6_BUS_TRANS_WB		0x67
    390  1.23.2.2  gmcgarry #define	PMC6_BUS_TRAN_IFETCH		0x68
    391  1.23.2.2  gmcgarry #define	PMC6_BUS_TRAN_INVAL		0x69
    392  1.23.2.2  gmcgarry #define	PMC6_BUS_TRAN_PWR		0x6a
    393  1.23.2.2  gmcgarry #define	PMC6_BUS_TRANS_P		0x6b
    394  1.23.2.2  gmcgarry #define	PMC6_BUS_TRANS_IO		0x6c
    395  1.23.2.2  gmcgarry #define	PMC6_BUS_TRAN_DEF		0x6d
    396  1.23.2.2  gmcgarry #define	PMC6_BUS_TRAN_BURST		0x6e
    397  1.23.2.2  gmcgarry #define	PMC6_BUS_TRAN_ANY		0x70
    398  1.23.2.2  gmcgarry #define	PMC6_BUS_TRAN_MEM		0x6f
    399  1.23.2.2  gmcgarry #define	PMC6_BUS_DATA_RCV		0x64
    400  1.23.2.2  gmcgarry #define	PMC6_BUS_BNR_DRV		0x61
    401  1.23.2.2  gmcgarry #define	PMC6_BUS_HIT_DRV		0x7a
    402  1.23.2.2  gmcgarry #define	PMC6_BUS_HITM_DRDV		0x7b
    403  1.23.2.2  gmcgarry #define	PMC6_BUS_SNOOP_STALL		0x7e
    404  1.23.2.2  gmcgarry 
    405  1.23.2.2  gmcgarry /* Floating Point Unit */
    406  1.23.2.2  gmcgarry #define	PMC6_FLOPS			0xc1
    407  1.23.2.2  gmcgarry #define	PMC6_FP_COMP_OPS_EXE		0x10
    408  1.23.2.2  gmcgarry #define	PMC6_FP_ASSIST			0x11
    409  1.23.2.2  gmcgarry #define	PMC6_MUL			0x12
    410  1.23.2.2  gmcgarry #define	PMC6_DIV			0x12
    411  1.23.2.2  gmcgarry #define	PMC6_CYCLES_DIV_BUSY		0x14
    412  1.23.2.2  gmcgarry 
    413  1.23.2.2  gmcgarry /* Memory Ordering */
    414  1.23.2.2  gmcgarry #define	PMC6_LD_BLOCKS			0x03
    415  1.23.2.2  gmcgarry #define	PMC6_SB_DRAINS			0x04
    416  1.23.2.2  gmcgarry #define	PMC6_MISALIGN_MEM_REF		0x05
    417  1.23.2.2  gmcgarry #define	PMC6_EMON_KNI_PREF_DISPATCHED	0x07	/* P-III only */
    418  1.23.2.2  gmcgarry #define	PMC6_EMON_KNI_PREF_MISS		0x4b	/* P-III only */
    419  1.23.2.2  gmcgarry 
    420  1.23.2.2  gmcgarry /* Instruction Decoding and Retirement */
    421  1.23.2.2  gmcgarry #define	PMC6_INST_RETIRED		0xc0
    422  1.23.2.2  gmcgarry #define	PMC6_UOPS_RETIRED		0xc2
    423  1.23.2.2  gmcgarry #define	PMC6_INST_DECODED		0xd0
    424  1.23.2.2  gmcgarry #define	PMC6_EMON_KNI_INST_RETIRED	0xd8
    425  1.23.2.2  gmcgarry #define	PMC6_EMON_KNI_COMP_INST_RET	0xd9
    426  1.23.2.2  gmcgarry 
    427  1.23.2.2  gmcgarry /* Interrupts */
    428  1.23.2.2  gmcgarry #define	PMC6_HW_INT_RX			0xc8
    429  1.23.2.2  gmcgarry #define	PMC6_CYCLES_INT_MASKED		0xc6
    430  1.23.2.2  gmcgarry #define	PMC6_CYCLES_INT_PENDING_AND_MASKED 0xc7
    431  1.23.2.2  gmcgarry 
    432  1.23.2.2  gmcgarry /* Branches */
    433  1.23.2.2  gmcgarry #define	PMC6_BR_INST_RETIRED		0xc4
    434  1.23.2.2  gmcgarry #define	PMC6_BR_MISS_PRED_RETIRED	0xc5
    435  1.23.2.2  gmcgarry #define	PMC6_BR_TAKEN_RETIRED		0xc9
    436  1.23.2.2  gmcgarry #define	PMC6_BR_MISS_PRED_TAKEN_RET	0xca
    437  1.23.2.2  gmcgarry #define	PMC6_BR_INST_DECODED		0xe0
    438  1.23.2.2  gmcgarry #define	PMC6_BTB_MISSES			0xe2
    439  1.23.2.2  gmcgarry #define	PMC6_BR_BOGUS			0xe4
    440  1.23.2.2  gmcgarry #define	PMC6_BACLEARS			0xe6
    441  1.23.2.2  gmcgarry 
    442  1.23.2.2  gmcgarry /* Stalls */
    443  1.23.2.2  gmcgarry #define	PMC6_RESOURCE_STALLS		0xa2
    444  1.23.2.2  gmcgarry #define	PMC6_PARTIAL_RAT_STALLS		0xd2
    445  1.23.2.2  gmcgarry 
    446  1.23.2.2  gmcgarry /* Segment Register Loads */
    447  1.23.2.2  gmcgarry #define	PMC6_SEGMENT_REG_LOADS		0x06
    448  1.23.2.2  gmcgarry 
    449  1.23.2.2  gmcgarry /* Clocks */
    450  1.23.2.2  gmcgarry #define	PMC6_CPU_CLK_UNHALTED		0x79
    451  1.23.2.2  gmcgarry 
    452  1.23.2.2  gmcgarry /* MMX Unit */
    453  1.23.2.2  gmcgarry #define	PMC6_MMX_INSTR_EXEC		0xb0	/* Celeron, P-II, P-IIX only */
    454  1.23.2.2  gmcgarry #define	PMC6_MMX_SAT_INSTR_EXEC		0xb1	/* P-II and P-III only */
    455  1.23.2.2  gmcgarry #define	PMC6_MMX_UOPS_EXEC		0xb2	/* P-II and P-III only */
    456  1.23.2.2  gmcgarry #define	PMC6_MMX_INSTR_TYPE_EXEC	0xb3	/* P-II and P-III only */
    457  1.23.2.2  gmcgarry #define	PMC6_FP_MMX_TRANS		0xcc	/* P-II and P-III only */
    458  1.23.2.2  gmcgarry #define	PMC6_MMX_ASSIST			0xcd	/* P-II and P-III only */
    459  1.23.2.2  gmcgarry #define	PMC6_MMX_INSTR_RET		0xc3	/* P-II only */
    460  1.23.2.2  gmcgarry 
    461  1.23.2.2  gmcgarry /* Segment Register Renaming */
    462  1.23.2.2  gmcgarry #define	PMC6_SEG_RENAME_STALLS		0xd4	/* P-II and P-III only */
    463  1.23.2.2  gmcgarry #define	PMC6_SEG_REG_RENAMES		0xd5	/* P-II and P-III only */
    464  1.23.2.2  gmcgarry #define	PMC6_RET_SEG_RENAMES		0xd6	/* P-II and P-III only */
    465  1.23.2.2  gmcgarry 
    466  1.23.2.2  gmcgarry /*
    467  1.23.2.2  gmcgarry  * AMD K7 Event Selector MSR format.
    468  1.23.2.2  gmcgarry  */
    469  1.23.2.2  gmcgarry 
    470  1.23.2.2  gmcgarry #define	K7_EVTSEL_EVENT			0x000000ff
    471  1.23.2.2  gmcgarry #define	K7_EVTSEL_UNIT			0x0000ff00
    472  1.23.2.2  gmcgarry #define	K7_EVTSEL_UNIT_SHIFT		8
    473  1.23.2.2  gmcgarry #define	K7_EVTSEL_USR			(1 << 16)
    474  1.23.2.2  gmcgarry #define	K7_EVTSEL_OS			(1 << 17)
    475  1.23.2.2  gmcgarry #define	K7_EVTSEL_E			(1 << 18)
    476  1.23.2.2  gmcgarry #define	K7_EVTSEL_PC			(1 << 19)
    477  1.23.2.2  gmcgarry #define	K7_EVTSEL_INT			(1 << 20)
    478  1.23.2.2  gmcgarry #define	K7_EVTSEL_EN			(1 << 22)
    479  1.23.2.2  gmcgarry #define	K7_EVTSEL_INV			(1 << 23)
    480  1.23.2.2  gmcgarry #define	K7_EVTSEL_COUNTER_MASK		0xff000000
    481  1.23.2.2  gmcgarry #define	K7_EVTSEL_COUNTER_MASK_SHIFT	24
    482  1.23.2.2  gmcgarry 
    483  1.23.2.2  gmcgarry /* Segment Register Loads */
    484  1.23.2.2  gmcgarry #define	K7_SEGMENT_REG_LOADS		0x20
    485  1.23.2.2  gmcgarry 
    486  1.23.2.2  gmcgarry #define	K7_STORES_TO_ACTIVE_INST_STREAM	0x21
    487  1.23.2.2  gmcgarry 
    488  1.23.2.2  gmcgarry /* Data Cache Unit */
    489  1.23.2.2  gmcgarry #define	K7_DATA_CACHE_ACCESS		0x40
    490  1.23.2.2  gmcgarry #define	K7_DATA_CACHE_MISS		0x41
    491  1.23.2.2  gmcgarry #define	K7_DATA_CACHE_REFILL		0x42
    492  1.23.2.2  gmcgarry #define	K7_DATA_CACHE_REFILL_SYSTEM	0x43
    493  1.23.2.2  gmcgarry #define	K7_DATA_CACHE_WBACK		0x44
    494  1.23.2.2  gmcgarry #define	K7_L2_DTLB_HIT			0x45
    495  1.23.2.2  gmcgarry #define	K7_L2_DTLB_MISS			0x46
    496  1.23.2.2  gmcgarry #define	K7_MISALIGNED_DATA_REF		0x47
    497  1.23.2.2  gmcgarry #define	K7_SYSTEM_REQUEST		0x64
    498  1.23.2.2  gmcgarry #define	K7_SYSTEM_REQUEST_TYPE		0x65
    499  1.23.2.2  gmcgarry 
    500  1.23.2.2  gmcgarry #define	K7_SNOOP_HIT			0x73
    501  1.23.2.2  gmcgarry #define	K7_SINGLE_BIT_ECC_ERROR		0x74
    502  1.23.2.2  gmcgarry #define	K7_CACHE_LINE_INVAL		0x75
    503  1.23.2.2  gmcgarry #define	K7_CYCLES_PROCESSOR_IS_RUNNING	0x76
    504  1.23.2.2  gmcgarry #define	K7_L2_REQUEST			0x79
    505  1.23.2.2  gmcgarry #define	K7_L2_REQUEST_BUSY		0x7a
    506  1.23.2.2  gmcgarry 
    507  1.23.2.2  gmcgarry /* Instruction Fetch Unit */
    508  1.23.2.2  gmcgarry #define	K7_IFU_IFETCH			0x80
    509  1.23.2.2  gmcgarry #define	K7_IFU_IFETCH_MISS		0x81
    510  1.23.2.2  gmcgarry #define	K7_IFU_REFILL_FROM_L2		0x82
    511  1.23.2.2  gmcgarry #define	K7_IFU_REFILL_FROM_SYSTEM	0x83
    512  1.23.2.2  gmcgarry #define	K7_ITLB_L1_MISS			0x84
    513  1.23.2.2  gmcgarry #define	K7_ITLB_L2_MISS			0x85
    514  1.23.2.2  gmcgarry #define	K7_SNOOP_RESYNC			0x86
    515  1.23.2.2  gmcgarry #define	K7_IFU_STALL			0x87
    516  1.23.2.2  gmcgarry 
    517  1.23.2.2  gmcgarry #define	K7_RETURN_STACK_HITS		0x88
    518  1.23.2.2  gmcgarry #define	K7_RETURN_STACK_OVERFLOW	0x89
    519  1.23.2.2  gmcgarry 
    520  1.23.2.2  gmcgarry /* Retired */
    521  1.23.2.2  gmcgarry #define	K7_RETIRED_INST			0xc0
    522  1.23.2.2  gmcgarry #define	K7_RETIRED_OPS			0xc1
    523  1.23.2.2  gmcgarry #define	K7_RETIRED_BRANCHES		0xc2
    524  1.23.2.2  gmcgarry #define	K7_RETIRED_BRANCH_MISPREDICTED	0xc3
    525  1.23.2.2  gmcgarry #define	K7_RETIRED_TAKEN_BRANCH		0xc4
    526  1.23.2.2  gmcgarry #define	K7_RETIRED_TAKEN_BRANCH_MISPREDICTED	0xc5
    527  1.23.2.2  gmcgarry #define	K7_RETIRED_FAR_CONTROL_TRANSFER	0xc6
    528  1.23.2.2  gmcgarry #define	K7_RETIRED_RESYNC_BRANCH	0xc7
    529  1.23.2.2  gmcgarry #define	K7_RETIRED_NEAR_RETURNS		0xc8
    530  1.23.2.2  gmcgarry #define	K7_RETIRED_NEAR_RETURNS_MISPREDICTED	0xc9
    531  1.23.2.2  gmcgarry #define	K7_RETIRED_INDIRECT_MISPREDICTED	0xca
    532  1.23.2.2  gmcgarry 
    533  1.23.2.2  gmcgarry /* Interrupts */
    534  1.23.2.2  gmcgarry #define	K7_CYCLES_INT_MASKED		0xcd
    535  1.23.2.2  gmcgarry #define	K7_CYCLES_INT_PENDING_AND_MASKED	0xce
    536  1.23.2.2  gmcgarry #define	K7_HW_INTR_RECV			0xcf
    537  1.23.2.2  gmcgarry 
    538  1.23.2.2  gmcgarry #define	K7_INSTRUCTION_DECODER_EMPTY	0xd0
    539  1.23.2.2  gmcgarry #define	K7_DISPATCH_STALLS		0xd1
    540  1.23.2.2  gmcgarry #define	K7_BRANCH_ABORTS_TO_RETIRE	0xd2
    541  1.23.2.2  gmcgarry #define	K7_SERIALIZE			0xd3
    542  1.23.2.2  gmcgarry #define	K7_SEGMENT_LOAD_STALL		0xd4
    543  1.23.2.2  gmcgarry #define	K7_ICU_FULL			0xd5
    544  1.23.2.2  gmcgarry #define	K7_RESERVATION_STATIONS_FULL	0xd6
    545  1.23.2.2  gmcgarry #define	K7_FPU_FULL			0xd7
    546  1.23.2.2  gmcgarry #define	K7_LS_FULL			0xd8
    547  1.23.2.2  gmcgarry #define	K7_ALL_QUIET_STALL		0xd9
    548  1.23.2.2  gmcgarry #define	K7_FAR_TRANSFER_OR_RESYNC_BRANCH_PENDING	0xda
    549  1.23.2.2  gmcgarry 
    550  1.23.2.2  gmcgarry #define	K7_BP0_MATCH			0xdc
    551  1.23.2.2  gmcgarry #define	K7_BP1_MATCH			0xdd
    552  1.23.2.2  gmcgarry #define	K7_BP2_MATCH			0xde
    553  1.23.2.2  gmcgarry #define	K7_BP3_MATCH			0xdf
    554