Home | History | Annotate | Line # | Download | only in include
specialreg.h revision 1.26
      1  1.26  junyoung /*	$NetBSD: specialreg.h,v 1.26 2002/12/06 02:38:28 junyoung Exp $	*/
      2   1.7       cgd 
      3   1.1       cgd /*-
      4   1.1       cgd  * Copyright (c) 1991 The Regents of the University of California.
      5   1.1       cgd  * All rights reserved.
      6   1.1       cgd  *
      7   1.1       cgd  * Redistribution and use in source and binary forms, with or without
      8   1.1       cgd  * modification, are permitted provided that the following conditions
      9   1.1       cgd  * are met:
     10   1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     11   1.1       cgd  *    notice, this list of conditions and the following disclaimer.
     12   1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1       cgd  *    notice, this list of conditions and the following disclaimer in the
     14   1.1       cgd  *    documentation and/or other materials provided with the distribution.
     15   1.1       cgd  * 3. All advertising materials mentioning features or use of this software
     16   1.1       cgd  *    must display the following acknowledgement:
     17   1.1       cgd  *	This product includes software developed by the University of
     18   1.1       cgd  *	California, Berkeley and its contributors.
     19   1.1       cgd  * 4. Neither the name of the University nor the names of its contributors
     20   1.1       cgd  *    may be used to endorse or promote products derived from this software
     21   1.1       cgd  *    without specific prior written permission.
     22   1.1       cgd  *
     23   1.1       cgd  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     24   1.1       cgd  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     25   1.1       cgd  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     26   1.1       cgd  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     27   1.1       cgd  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     28   1.1       cgd  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     29   1.1       cgd  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     30   1.1       cgd  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     31   1.1       cgd  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     32   1.1       cgd  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     33   1.1       cgd  * SUCH DAMAGE.
     34   1.1       cgd  *
     35   1.7       cgd  *	@(#)specialreg.h	7.1 (Berkeley) 5/9/91
     36   1.1       cgd  */
     37   1.1       cgd 
     38   1.1       cgd /*
     39   1.2   deraadt  * Bits in 386 special registers:
     40   1.1       cgd  */
     41   1.1       cgd #define	CR0_PE	0x00000001	/* Protected mode Enable */
     42   1.2   deraadt #define	CR0_MP	0x00000002	/* "Math" Present (NPX or NPX emulator) */
     43   1.2   deraadt #define	CR0_EM	0x00000004	/* EMulate non-NPX coproc. (trap ESC only) */
     44   1.2   deraadt #define	CR0_TS	0x00000008	/* Task Switched (if MP, trap ESC and WAIT) */
     45   1.2   deraadt #define	CR0_ET	0x00000010	/* Extension Type (387 (if set) vs 287) */
     46   1.2   deraadt #define	CR0_PG	0x80000000	/* PaGing enable */
     47   1.2   deraadt 
     48   1.2   deraadt /*
     49   1.2   deraadt  * Bits in 486 special registers:
     50   1.2   deraadt  */
     51   1.2   deraadt #define CR0_NE	0x00000020	/* Numeric Error enable (EX16 vs IRQ13) */
     52   1.4   mycroft #define CR0_WP	0x00010000	/* Write Protect (honor PG_RW in all modes) */
     53   1.2   deraadt #define CR0_AM	0x00040000	/* Alignment Mask (set to enable AC flag) */
     54   1.5   mycroft #define	CR0_NW	0x20000000	/* Not Write-through */
     55   1.5   mycroft #define	CR0_CD	0x40000000	/* Cache Disable */
     56   1.6   deraadt 
     57   1.6   deraadt /*
     58  1.17       wiz  * Cyrix 486 DLC special registers, accessible as IO ports.
     59   1.6   deraadt  */
     60   1.6   deraadt #define CCR0	0xc0		/* configuration control register 0 */
     61   1.6   deraadt #define CCR0_NC0	0x01	/* first 64K of each 1M memory region is non-cacheable */
     62   1.6   deraadt #define CCR0_NC1	0x02	/* 640K-1M region is non-cacheable */
     63   1.6   deraadt #define CCR0_A20M	0x04	/* enables A20M# input pin */
     64   1.6   deraadt #define CCR0_KEN	0x08	/* enables KEN# input pin */
     65   1.6   deraadt #define CCR0_FLUSH	0x10	/* enables FLUSH# input pin */
     66   1.6   deraadt #define CCR0_BARB	0x20	/* flushes internal cache when entering hold state */
     67   1.6   deraadt #define CCR0_CO		0x40	/* cache org: 1=direct mapped, 0=2x set assoc */
     68   1.6   deraadt #define CCR0_SUSPEND	0x80	/* enables SUSP# and SUSPA# pins */
     69   1.6   deraadt 
     70   1.6   deraadt #define CCR1	0xc1		/* configuration control register 1 */
     71   1.6   deraadt #define CCR1_RPL	0x01	/* enables RPLSET and RPLVAL# pins */
     72   1.6   deraadt /* the remaining 7 bits of this register are reserved */
     73   1.8     chuck 
     74   1.8     chuck /*
     75   1.8     chuck  * bits in the pentiums %cr4 register:
     76   1.8     chuck  */
     77   1.8     chuck 
     78   1.8     chuck #define CR4_VME	0x00000001	/* virtual 8086 mode extension enable */
     79   1.8     chuck #define CR4_PVI 0x00000002	/* protected mode virtual interrupt enable */
     80   1.8     chuck #define CR4_TSD 0x00000004	/* restrict RDTSC instruction to cpl 0 only */
     81   1.8     chuck #define CR4_DE	0x00000008	/* debugging extension */
     82   1.8     chuck #define CR4_PSE	0x00000010	/* large (4MB) page size enable */
     83   1.8     chuck #define CR4_PAE 0x00000020	/* physical address extension enable */
     84   1.8     chuck #define CR4_MCE	0x00000040	/* machine check enable */
     85   1.8     chuck #define CR4_PGE	0x00000080	/* page global enable */
     86   1.8     chuck #define CR4_PCE	0x00000100	/* enable RDPMC instruction for all cpls */
     87  1.16      fvdl #define CR4_OSFXSR	0x00000200	/* enable fxsave/fxrestor and SSE */
     88  1.16      fvdl #define CR4_OSXMMEXCPT	0x00000400	/* enable unmasked SSE exceptions */
     89   1.8     chuck 
     90   1.8     chuck /*
     91   1.8     chuck  * CPUID "features" bits:
     92   1.8     chuck  */
     93   1.8     chuck 
     94  1.19   thorpej #define	CPUID_FPU	0x00000001	/* processor has an FPU? */
     95  1.19   thorpej #define	CPUID_VME	0x00000002	/* has virtual mode (%cr4's VME/PVI) */
     96  1.19   thorpej #define	CPUID_DE	0x00000004	/* has debugging extension */
     97  1.19   thorpej #define	CPUID_PSE	0x00000008	/* has page 4MB page size extension */
     98  1.19   thorpej #define	CPUID_TSC	0x00000010	/* has time stamp counter */
     99  1.19   thorpej #define	CPUID_MSR	0x00000020	/* has mode specific registers */
    100  1.19   thorpej #define	CPUID_PAE	0x00000040	/* has phys address extension */
    101  1.19   thorpej #define	CPUID_MCE	0x00000080	/* has machine check exception */
    102  1.19   thorpej #define	CPUID_CX8	0x00000100	/* has CMPXCHG8B instruction */
    103  1.19   thorpej #define	CPUID_APIC	0x00000200	/* has enabled APIC */
    104  1.19   thorpej #define	CPUID_B10	0x00000400	/* reserved, MTRR */
    105  1.19   thorpej #define	CPUID_SEP	0x00000800	/* has SYSENTER/SYSEXIT extension */
    106  1.19   thorpej #define	CPUID_MTRR	0x00001000	/* has memory type range register */
    107  1.19   thorpej #define	CPUID_PGE	0x00002000	/* has page global extension */
    108  1.19   thorpej #define	CPUID_MCA	0x00004000	/* has machine check architecture */
    109  1.19   thorpej #define	CPUID_CMOV	0x00008000	/* has CMOVcc instruction */
    110  1.25  junyoung #define	CPUID_PAT	0x00010000	/* Page Attribute Table */
    111  1.19   thorpej #define	CPUID_PSE36	0x00020000	/* 36-bit PSE */
    112  1.19   thorpej #define	CPUID_PN	0x00040000	/* processor serial number */
    113  1.19   thorpej #define	CPUID_CFLUSH	0x00080000	/* CFLUSH insn supported */
    114  1.19   thorpej #define	CPUID_B20	0x00100000	/* reserved */
    115  1.19   thorpej #define	CPUID_DS	0x00200000	/* Debug Store */
    116  1.19   thorpej #define	CPUID_ACPI	0x00400000	/* ACPI performance modulation regs */
    117  1.19   thorpej #define	CPUID_MMX	0x00800000	/* MMX supported */
    118  1.19   thorpej #define	CPUID_FXSR	0x01000000	/* fast FP/MMX save/restore */
    119  1.19   thorpej #define	CPUID_SSE	0x02000000	/* streaming SIMD extensions */
    120  1.19   thorpej #define	CPUID_SSE2	0x04000000	/* streaming SIMD extensions #2 */
    121  1.19   thorpej #define	CPUID_SS	0x08000000	/* self-snoop */
    122  1.21      joda #define	CPUID_HTT	0x10000000	/* Hyper-Threading Technology */
    123  1.19   thorpej #define	CPUID_TM	0x20000000	/* thermal monitor (TCC) */
    124  1.19   thorpej #define	CPUID_B30	0x40000000	/* reserved */
    125  1.25  junyoung #define	CPUID_SBF	0x80000000	/* signal break on FERR */
    126   1.9  sommerfe 
    127  1.15     enami #define CPUID_FLAGS1	"\20\1FPU\2VME\3DE\4PSE\5TSC\6MSR\7PAE" \
    128  1.15     enami 			    "\10MCE\11CX8\12APIC\13B10\14SEP\15MTRR"
    129  1.15     enami #define CPUID_MASK1	0x00001fff
    130  1.25  junyoung #define CPUID_FLAGS2	"\20\16PGE\17MCA\20CMOV\21PAT\22PSE36\23PN\24CFLUSH" \
    131  1.21      joda 			    "\25B20\26DS\27ACPI\30MMX"
    132  1.21      joda #define CPUID_MASK2	0x00ffe000
    133  1.25  junyoung #define CPUID_FLAGS3	"\20\31FXSR\32SSE\33SSE2\34SS\35HTT\36TM\37B30\40SBF"
    134  1.21      joda #define CPUID_MASK3	0xff000000
    135  1.26  junyoung 
    136  1.26  junyoung /*
    137  1.26  junyoung  * AMD/VIA processor specific flags.
    138  1.26  junyoung  */
    139  1.26  junyoung 
    140  1.26  junyoung #define CPUID_MPC	0x00080000	/* Multiprocessing Capable */
    141  1.26  junyoung #define CPUID_MMXX	0x00400000	/* AMD MMX Extensions */
    142  1.26  junyoung #define CPUID_3DNOW2	0x40000000	/* 3DNow! Instruction Extension */
    143  1.26  junyoung #define CPUID_3DNOW	0x80000000	/* 3DNow! Instructions */
    144  1.26  junyoung 
    145  1.26  junyoung #define CPUID_EXT_FLAGS2	"\20\16PGE\17MCA\20CMOV\21PAT\22PSE36\23PN" \
    146  1.26  junyoung 				    "\24MPC\25B20\26B21\27MMXX\30MMX"
    147  1.26  junyoung #define CPUID_EXT_FLAGS3	"\20\31FXSR\32SSE\33B26\34B27\35B28\36B29" \
    148  1.26  junyoung 				    "\0373DNOW2\0403DNOW"
    149  1.24      fvdl 
    150  1.24      fvdl #define CPUID2FAMILY(cpuid)	(((cpuid) >> 8) & 15)
    151  1.24      fvdl #define CPUID2MODEL(cpuid)	(((cpuid) >> 4) & 15)
    152  1.24      fvdl #define CPUID2STEPPING(cpuid)	((cpuid) & 15)
    153  1.24      fvdl 
    154   1.9  sommerfe 
    155  1.10   thorpej /*
    156  1.10   thorpej  * Model-specific registers for the i386 family
    157  1.10   thorpej  */
    158  1.11   thorpej #define MSR_P5_MC_ADDR		0x000	/* P5 only */
    159  1.11   thorpej #define MSR_P5_MC_TYPE		0x001	/* P5 only */
    160  1.10   thorpej #define MSR_TSC			0x010
    161  1.11   thorpej #define	MSR_CESR		0x011	/* P5 only (trap on P6) */
    162  1.11   thorpej #define	MSR_CTR0		0x012	/* P5 only (trap on P6) */
    163  1.11   thorpej #define	MSR_CTR1		0x013	/* P5 only (trap on P6) */
    164  1.10   thorpej #define MSR_APICBASE		0x01b
    165  1.10   thorpej #define MSR_EBL_CR_POWERON	0x02a
    166  1.11   thorpej #define	MSR_TEST_CTL		0x033
    167  1.10   thorpej #define MSR_BIOS_UPDT_TRIG	0x079
    168  1.11   thorpej #define	MSR_BBL_CR_D0		0x088	/* PII+ only */
    169  1.11   thorpej #define	MSR_BBL_CR_D1		0x089	/* PII+ only */
    170  1.11   thorpej #define	MSR_BBL_CR_D2		0x08a	/* PII+ only */
    171  1.10   thorpej #define MSR_BIOS_SIGN		0x08b
    172  1.10   thorpej #define MSR_PERFCTR0		0x0c1
    173  1.10   thorpej #define MSR_PERFCTR1		0x0c2
    174  1.10   thorpej #define MSR_MTRRcap		0x0fe
    175  1.11   thorpej #define	MSR_BBL_CR_ADDR		0x116	/* PII+ only */
    176  1.11   thorpej #define	MSR_BBL_CR_DECC		0x118	/* PII+ only */
    177  1.11   thorpej #define	MSR_BBL_CR_CTL		0x119	/* PII+ only */
    178  1.11   thorpej #define	MSR_BBL_CR_TRIG		0x11a	/* PII+ only */
    179  1.11   thorpej #define	MSR_BBL_CR_BUSY		0x11b	/* PII+ only */
    180  1.11   thorpej #define	MSR_BBL_CR_CTR3		0x11e	/* PII+ only */
    181  1.10   thorpej #define MSR_MCG_CAP		0x179
    182  1.10   thorpej #define MSR_MCG_STATUS		0x17a
    183  1.10   thorpej #define MSR_MCG_CTL		0x17b
    184  1.10   thorpej #define MSR_EVNTSEL0		0x186
    185  1.10   thorpej #define MSR_EVNTSEL1		0x187
    186  1.10   thorpej #define MSR_DEBUGCTLMSR		0x1d9
    187  1.10   thorpej #define MSR_LASTBRANCHFROMIP	0x1db
    188  1.10   thorpej #define MSR_LASTBRANCHTOIP	0x1dc
    189  1.10   thorpej #define MSR_LASTINTFROMIP	0x1dd
    190  1.10   thorpej #define MSR_LASTINTTOIP		0x1de
    191  1.10   thorpej #define MSR_ROB_CR_BKUPTMPDR6	0x1e0
    192  1.11   thorpej #define	MSR_MTRRphysBase0	0x200
    193  1.11   thorpej #define	MSR_MTRRphysMask0	0x201
    194  1.11   thorpej #define	MSR_MTRRphysBase1	0x202
    195  1.11   thorpej #define	MSR_MTRRphysMask1	0x203
    196  1.11   thorpej #define	MSR_MTRRphysBase2	0x204
    197  1.11   thorpej #define	MSR_MTRRphysMask2	0x205
    198  1.11   thorpej #define	MSR_MTRRphysBase3	0x206
    199  1.11   thorpej #define	MSR_MTRRphysMask3	0x207
    200  1.11   thorpej #define	MSR_MTRRphysBase4	0x208
    201  1.11   thorpej #define	MSR_MTRRphysMask4	0x209
    202  1.11   thorpej #define	MSR_MTRRphysBase5	0x20a
    203  1.11   thorpej #define	MSR_MTRRphysMask5	0x20b
    204  1.11   thorpej #define	MSR_MTRRphysBase6	0x20c
    205  1.11   thorpej #define	MSR_MTRRphysMask6	0x20d
    206  1.11   thorpej #define	MSR_MTRRphysBase7	0x20e
    207  1.11   thorpej #define	MSR_MTRRphysMask7	0x20f
    208  1.11   thorpej #define	MSR_MTRRfix64K_00000	0x250
    209  1.11   thorpej #define	MSR_MTRRfix16K_80000	0x258
    210  1.11   thorpej #define	MSR_MTRRfix16K_A0000	0x259
    211  1.11   thorpej #define	MSR_MTRRfix4K_C0000	0x268
    212  1.11   thorpej #define	MSR_MTRRfix4K_C8000	0x269
    213  1.11   thorpej #define	MSR_MTRRfix4K_D0000	0x26a
    214  1.11   thorpej #define	MSR_MTRRfix4K_D8000	0x26b
    215  1.11   thorpej #define	MSR_MTRRfix4K_E0000	0x26c
    216  1.11   thorpej #define	MSR_MTRRfix4K_E8000	0x26d
    217  1.11   thorpej #define	MSR_MTRRfix4K_F0000	0x26e
    218  1.11   thorpej #define	MSR_MTRRfix4K_F8000	0x26f
    219  1.10   thorpej #define MSR_MTRRdefType		0x2ff
    220  1.10   thorpej #define MSR_MC0_CTL		0x400
    221  1.10   thorpej #define MSR_MC0_STATUS		0x401
    222  1.10   thorpej #define MSR_MC0_ADDR		0x402
    223  1.10   thorpej #define MSR_MC0_MISC		0x403
    224  1.10   thorpej #define MSR_MC1_CTL		0x404
    225  1.10   thorpej #define MSR_MC1_STATUS		0x405
    226  1.10   thorpej #define MSR_MC1_ADDR		0x406
    227  1.10   thorpej #define MSR_MC1_MISC		0x407
    228  1.10   thorpej #define MSR_MC2_CTL		0x408
    229  1.10   thorpej #define MSR_MC2_STATUS		0x409
    230  1.10   thorpej #define MSR_MC2_ADDR		0x40a
    231  1.10   thorpej #define MSR_MC2_MISC		0x40b
    232  1.10   thorpej #define MSR_MC4_CTL		0x40c
    233  1.10   thorpej #define MSR_MC4_STATUS		0x40d
    234  1.10   thorpej #define MSR_MC4_ADDR		0x40e
    235  1.10   thorpej #define MSR_MC4_MISC		0x40f
    236  1.10   thorpej #define MSR_MC3_CTL		0x410
    237  1.10   thorpej #define MSR_MC3_STATUS		0x411
    238  1.10   thorpej #define MSR_MC3_ADDR		0x412
    239  1.10   thorpej #define MSR_MC3_MISC		0x413
    240  1.20   thorpej 
    241  1.20   thorpej /*
    242  1.23  gmcgarry  * AMD K6/K7 MSRs.
    243  1.20   thorpej  */
    244  1.20   thorpej #define	MSR_K6_UWCCR		0xc0000085
    245  1.23  gmcgarry #define	MSR_K7_EVNTSEL0		0xc0010000
    246  1.23  gmcgarry #define	MSR_K7_EVNTSEL1		0xc0010001
    247  1.23  gmcgarry #define	MSR_K7_EVNTSEL2		0xc0010002
    248  1.23  gmcgarry #define	MSR_K7_EVNTSEL3		0xc0010003
    249  1.23  gmcgarry #define	MSR_K7_PERFCTR0		0xc0010004
    250  1.23  gmcgarry #define	MSR_K7_PERFCTR1		0xc0010005
    251  1.23  gmcgarry #define	MSR_K7_PERFCTR2		0xc0010006
    252  1.23  gmcgarry #define	MSR_K7_PERFCTR3		0xc0010007
    253  1.10   thorpej 
    254  1.10   thorpej /*
    255  1.10   thorpej  * Constants related to MTRRs
    256  1.10   thorpej  */
    257  1.10   thorpej #define MTRR_N64K		8	/* numbers of fixed-size entries */
    258  1.10   thorpej #define MTRR_N16K		16
    259  1.10   thorpej #define MTRR_N4K		64
    260   1.6   deraadt 
    261   1.6   deraadt /*
    262   1.6   deraadt  * the following four 3-byte registers control the non-cacheable regions.
    263  1.18       wiz  * These registers must be written as three separate bytes.
    264   1.6   deraadt  *
    265   1.6   deraadt  * NCRx+0: A31-A24 of starting address
    266   1.6   deraadt  * NCRx+1: A23-A16 of starting address
    267   1.6   deraadt  * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx.
    268   1.6   deraadt  *
    269   1.6   deraadt  * The non-cacheable region's starting address must be aligned to the
    270   1.6   deraadt  * size indicated by the NCR_SIZE_xx field.
    271   1.6   deraadt  */
    272   1.6   deraadt #define NCR1	0xc4
    273   1.6   deraadt #define NCR2	0xc7
    274   1.6   deraadt #define NCR3	0xca
    275   1.6   deraadt #define NCR4	0xcd
    276   1.6   deraadt 
    277   1.6   deraadt #define NCR_SIZE_0K	0
    278   1.6   deraadt #define NCR_SIZE_4K	1
    279   1.6   deraadt #define NCR_SIZE_8K	2
    280   1.6   deraadt #define NCR_SIZE_16K	3
    281   1.6   deraadt #define NCR_SIZE_32K	4
    282   1.6   deraadt #define NCR_SIZE_64K	5
    283   1.6   deraadt #define NCR_SIZE_128K	6
    284   1.6   deraadt #define NCR_SIZE_256K	7
    285   1.6   deraadt #define NCR_SIZE_512K	8
    286   1.6   deraadt #define NCR_SIZE_1M	9
    287   1.6   deraadt #define NCR_SIZE_2M	10
    288   1.6   deraadt #define NCR_SIZE_4M	11
    289   1.6   deraadt #define NCR_SIZE_8M	12
    290   1.6   deraadt #define NCR_SIZE_16M	13
    291   1.6   deraadt #define NCR_SIZE_32M	14
    292   1.6   deraadt #define NCR_SIZE_4G	15
    293   1.6   deraadt 
    294  1.12   thorpej /*
    295  1.12   thorpej  * Performance monitor events.
    296  1.12   thorpej  *
    297  1.12   thorpej  * Note that 586-class and 686-class CPUs have different performance
    298  1.12   thorpej  * monitors available, and they are accessed differently:
    299  1.12   thorpej  *
    300  1.12   thorpej  *	686-class: `rdpmc' instruction
    301  1.12   thorpej  *	586-class: `rdmsr' instruction, CESR MSR
    302  1.12   thorpej  *
    303  1.12   thorpej  * The descriptions of these events are too lenghy to include here.
    304  1.12   thorpej  * See Appendix A of "Intel Architecture Software Developer's
    305  1.12   thorpej  * Manual, Volume 3: System Programming" for more information.
    306  1.12   thorpej  */
    307  1.13   thorpej 
    308  1.13   thorpej /*
    309  1.13   thorpej  * 586-class CESR MSR format.  Lower 16 bits is CTR0, upper 16 bits
    310  1.13   thorpej  * is CTR1.
    311  1.13   thorpej  */
    312  1.13   thorpej 
    313  1.13   thorpej #define	PMC5_CESR_EVENT			0x003f
    314  1.13   thorpej #define	PMC5_CESR_OS			0x0040
    315  1.13   thorpej #define	PMC5_CESR_USR			0x0080
    316  1.13   thorpej #define	PMC5_CESR_E			0x0100
    317  1.13   thorpej #define	PMC5_CESR_P			0x0200
    318  1.22  gmcgarry 
    319  1.22  gmcgarry #define PMC5_DATA_READ			0x00
    320  1.22  gmcgarry #define PMC5_DATA_WRITE			0x01
    321  1.22  gmcgarry #define PMC5_DATA_TLB_MISS		0x02
    322  1.22  gmcgarry #define PMC5_DATA_READ_MISS		0x03
    323  1.22  gmcgarry #define PMC5_DATA_WRITE_MISS		0x04
    324  1.22  gmcgarry #define PMC5_WRITE_M_E			0x05
    325  1.22  gmcgarry #define PMC5_DATA_LINES_WBACK		0x06
    326  1.22  gmcgarry #define PMC5_DATA_CACHE_SNOOP		0x07
    327  1.22  gmcgarry #define PMC5_DATA_CACHE_SNOOP_HIT	0x08
    328  1.22  gmcgarry #define PMC5_MEM_ACCESS_BOTH_PIPES	0x09
    329  1.22  gmcgarry #define PMC5_BANK_CONFLICTS		0x0a
    330  1.22  gmcgarry #define PMC5_MISALIGNED_DATA		0x0b
    331  1.22  gmcgarry #define PMC5_INST_READ			0x0c
    332  1.22  gmcgarry #define PMC5_INST_TLB_MISS		0x0d
    333  1.22  gmcgarry #define PMC5_INST_CACHE_MISS		0x0e
    334  1.22  gmcgarry #define PMC5_SEGMENT_REG_LOAD		0x0f
    335  1.22  gmcgarry #define PMC5_BRANCHES		 	0x12
    336  1.22  gmcgarry #define PMC5_BTB_HITS		 	0x13
    337  1.22  gmcgarry #define PMC5_BRANCH_TAKEN		0x14
    338  1.22  gmcgarry #define PMC5_PIPELINE_FLUSH		0x15
    339  1.22  gmcgarry #define PMC5_INST_EXECUTED		0x16
    340  1.22  gmcgarry #define PMC5_INST_EXECUTED_V_PIPE	0x17
    341  1.22  gmcgarry #define PMC5_BUS_UTILIZATION		0x18
    342  1.22  gmcgarry #define PMC5_WRITE_BACKUP_STALL		0x19
    343  1.22  gmcgarry #define PMC5_DATA_READ_STALL		0x1a
    344  1.22  gmcgarry #define PMC5_WRITE_E_M_STALL		0x1b
    345  1.22  gmcgarry #define PMC5_LOCKED_BUS			0x1c
    346  1.22  gmcgarry #define PMC5_IO_CYCLE			0x1d
    347  1.22  gmcgarry #define PMC5_NONCACHE_MEM_READ		0x1e
    348  1.22  gmcgarry #define PMC5_AGI_STALL			0x1f
    349  1.22  gmcgarry #define PMC5_FLOPS			0x22
    350  1.22  gmcgarry #define PMC5_BP0_MATCH			0x23
    351  1.22  gmcgarry #define PMC5_BP1_MATCH			0x24
    352  1.22  gmcgarry #define PMC5_BP2_MATCH			0x25
    353  1.22  gmcgarry #define PMC5_BP3_MATCH			0x26
    354  1.22  gmcgarry #define PMC5_HARDWARE_INTR		0x27
    355  1.22  gmcgarry #define PMC5_DATA_RW			0x28
    356  1.22  gmcgarry #define PMC5_DATA_RW_MISS		0x29
    357  1.12   thorpej 
    358  1.12   thorpej /*
    359  1.12   thorpej  * 686-class Event Selector MSR format.
    360  1.12   thorpej  */
    361  1.12   thorpej 
    362  1.12   thorpej #define	PMC6_EVTSEL_EVENT		0x000000ff
    363  1.12   thorpej #define	PMC6_EVTSEL_UNIT		0x0000ff00
    364  1.12   thorpej #define	PMC6_EVTSEL_UNIT_SHIFT		8
    365  1.12   thorpej #define	PMC6_EVTSEL_USR			(1 << 16)
    366  1.12   thorpej #define	PMC6_EVTSEL_OS			(1 << 17)
    367  1.12   thorpej #define	PMC6_EVTSEL_E			(1 << 18)
    368  1.12   thorpej #define	PMC6_EVTSEL_PC			(1 << 19)
    369  1.12   thorpej #define	PMC6_EVTSEL_INT			(1 << 20)
    370  1.12   thorpej #define	PMC6_EVTSEL_EN			(1 << 22)	/* PerfEvtSel0 only */
    371  1.12   thorpej #define	PMC6_EVTSEL_INV			(1 << 23)
    372  1.12   thorpej #define	PMC6_EVTSEL_COUNTER_MASK	0xff000000
    373  1.12   thorpej #define	PMC6_EVTSEL_COUNTER_MASK_SHIFT	24
    374  1.12   thorpej 
    375  1.12   thorpej /* Data Cache Unit */
    376  1.12   thorpej #define	PMC6_DATA_MEM_REFS		0x43
    377  1.12   thorpej #define	PMC6_DCU_LINES_IN		0x45
    378  1.12   thorpej #define	PMC6_DCU_M_LINES_IN		0x46
    379  1.12   thorpej #define	PMC6_DCU_M_LINES_OUT		0x47
    380  1.12   thorpej #define	PMC6_DCU_MISS_OUTSTANDING	0x48
    381  1.12   thorpej 
    382  1.12   thorpej /* Instruction Fetch Unit */
    383  1.12   thorpej #define	PMC6_IFU_IFETCH			0x80
    384  1.12   thorpej #define	PMC6_IFU_IFETCH_MISS		0x81
    385  1.12   thorpej #define	PMC6_ITLB_MISS			0x85
    386  1.12   thorpej #define	PMC6_IFU_MEM_STALL		0x86
    387  1.12   thorpej #define	PMC6_ILD_STALL			0x87
    388  1.12   thorpej 
    389  1.12   thorpej /* L2 Cache */
    390  1.12   thorpej #define	PMC6_L2_IFETCH			0x28
    391  1.12   thorpej #define	PMC6_L2_LD			0x29
    392  1.12   thorpej #define	PMC6_L2_ST			0x2a
    393  1.12   thorpej #define	PMC6_L2_LINES_IN		0x24
    394  1.12   thorpej #define	PMC6_L2_LINES_OUT		0x26
    395  1.12   thorpej #define	PMC6_L2_M_LINES_INM		0x25
    396  1.12   thorpej #define	PMC6_L2_M_LINES_OUTM		0x27
    397  1.12   thorpej #define	PMC6_L2_RQSTS			0x2e
    398  1.12   thorpej #define	PMC6_L2_ADS			0x21
    399  1.12   thorpej #define	PMC6_L2_DBUS_BUSY		0x22
    400  1.12   thorpej #define	PMC6_L2_DBUS_BUSY_RD		0x23
    401  1.12   thorpej 
    402  1.12   thorpej /* External Bus Logic */
    403  1.12   thorpej #define	PMC6_BUS_DRDY_CLOCKS		0x62
    404  1.12   thorpej #define	PMC6_BUS_LOCK_CLOCKS		0x63
    405  1.12   thorpej #define	PMC6_BUS_REQ_OUTSTANDING	0x60
    406  1.12   thorpej #define	PMC6_BUS_TRAN_BRD		0x65
    407  1.12   thorpej #define	PMC6_BUS_TRAN_RFO		0x66
    408  1.12   thorpej #define	PMC6_BUS_TRANS_WB		0x67
    409  1.12   thorpej #define	PMC6_BUS_TRAN_IFETCH		0x68
    410  1.12   thorpej #define	PMC6_BUS_TRAN_INVAL		0x69
    411  1.12   thorpej #define	PMC6_BUS_TRAN_PWR		0x6a
    412  1.12   thorpej #define	PMC6_BUS_TRANS_P		0x6b
    413  1.12   thorpej #define	PMC6_BUS_TRANS_IO		0x6c
    414  1.12   thorpej #define	PMC6_BUS_TRAN_DEF		0x6d
    415  1.12   thorpej #define	PMC6_BUS_TRAN_BURST		0x6e
    416  1.12   thorpej #define	PMC6_BUS_TRAN_ANY		0x70
    417  1.12   thorpej #define	PMC6_BUS_TRAN_MEM		0x6f
    418  1.12   thorpej #define	PMC6_BUS_DATA_RCV		0x64
    419  1.12   thorpej #define	PMC6_BUS_BNR_DRV		0x61
    420  1.12   thorpej #define	PMC6_BUS_HIT_DRV		0x7a
    421  1.12   thorpej #define	PMC6_BUS_HITM_DRDV		0x7b
    422  1.12   thorpej #define	PMC6_BUS_SNOOP_STALL		0x7e
    423  1.12   thorpej 
    424  1.12   thorpej /* Floating Point Unit */
    425  1.12   thorpej #define	PMC6_FLOPS			0xc1
    426  1.12   thorpej #define	PMC6_FP_COMP_OPS_EXE		0x10
    427  1.12   thorpej #define	PMC6_FP_ASSIST			0x11
    428  1.12   thorpej #define	PMC6_MUL			0x12
    429  1.12   thorpej #define	PMC6_DIV			0x12
    430  1.12   thorpej #define	PMC6_CYCLES_DIV_BUSY		0x14
    431  1.12   thorpej 
    432  1.12   thorpej /* Memory Ordering */
    433  1.12   thorpej #define	PMC6_LD_BLOCKS			0x03
    434  1.14      fvdl #define	PMC6_SB_DRAINS			0x04
    435  1.12   thorpej #define	PMC6_MISALIGN_MEM_REF		0x05
    436  1.12   thorpej #define	PMC6_EMON_KNI_PREF_DISPATCHED	0x07	/* P-III only */
    437  1.12   thorpej #define	PMC6_EMON_KNI_PREF_MISS		0x4b	/* P-III only */
    438  1.12   thorpej 
    439  1.12   thorpej /* Instruction Decoding and Retirement */
    440  1.12   thorpej #define	PMC6_INST_RETIRED		0xc0
    441  1.12   thorpej #define	PMC6_UOPS_RETIRED		0xc2
    442  1.12   thorpej #define	PMC6_INST_DECODED		0xd0
    443  1.12   thorpej #define	PMC6_EMON_KNI_INST_RETIRED	0xd8
    444  1.12   thorpej #define	PMC6_EMON_KNI_COMP_INST_RET	0xd9
    445  1.12   thorpej 
    446  1.12   thorpej /* Interrupts */
    447  1.12   thorpej #define	PMC6_HW_INT_RX			0xc8
    448  1.12   thorpej #define	PMC6_CYCLES_INT_MASKED		0xc6
    449  1.12   thorpej #define	PMC6_CYCLES_INT_PENDING_AND_MASKED 0xc7
    450  1.12   thorpej 
    451  1.12   thorpej /* Branches */
    452  1.12   thorpej #define	PMC6_BR_INST_RETIRED		0xc4
    453  1.12   thorpej #define	PMC6_BR_MISS_PRED_RETIRED	0xc5
    454  1.12   thorpej #define	PMC6_BR_TAKEN_RETIRED		0xc9
    455  1.12   thorpej #define	PMC6_BR_MISS_PRED_TAKEN_RET	0xca
    456  1.12   thorpej #define	PMC6_BR_INST_DECODED		0xe0
    457  1.12   thorpej #define	PMC6_BTB_MISSES			0xe2
    458  1.12   thorpej #define	PMC6_BR_BOGUS			0xe4
    459  1.12   thorpej #define	PMC6_BACLEARS			0xe6
    460  1.12   thorpej 
    461  1.12   thorpej /* Stalls */
    462  1.12   thorpej #define	PMC6_RESOURCE_STALLS		0xa2
    463  1.12   thorpej #define	PMC6_PARTIAL_RAT_STALLS		0xd2
    464  1.12   thorpej 
    465  1.12   thorpej /* Segment Register Loads */
    466  1.12   thorpej #define	PMC6_SEGMENT_REG_LOADS		0x06
    467  1.12   thorpej 
    468  1.12   thorpej /* Clocks */
    469  1.12   thorpej #define	PMC6_CPU_CLK_UNHALTED		0x79
    470  1.12   thorpej 
    471  1.12   thorpej /* MMX Unit */
    472  1.12   thorpej #define	PMC6_MMX_INSTR_EXEC		0xb0	/* Celeron, P-II, P-IIX only */
    473  1.12   thorpej #define	PMC6_MMX_SAT_INSTR_EXEC		0xb1	/* P-II and P-III only */
    474  1.12   thorpej #define	PMC6_MMX_UOPS_EXEC		0xb2	/* P-II and P-III only */
    475  1.12   thorpej #define	PMC6_MMX_INSTR_TYPE_EXEC	0xb3	/* P-II and P-III only */
    476  1.12   thorpej #define	PMC6_FP_MMX_TRANS		0xcc	/* P-II and P-III only */
    477  1.12   thorpej #define	PMC6_MMX_ASSIST			0xcd	/* P-II and P-III only */
    478  1.12   thorpej #define	PMC6_MMX_INSTR_RET		0xc3	/* P-II only */
    479  1.12   thorpej 
    480  1.12   thorpej /* Segment Register Renaming */
    481  1.12   thorpej #define	PMC6_SEG_RENAME_STALLS		0xd4	/* P-II and P-III only */
    482  1.12   thorpej #define	PMC6_SEG_REG_RENAMES		0xd5	/* P-II and P-III only */
    483  1.12   thorpej #define	PMC6_RET_SEG_RENAMES		0xd6	/* P-II and P-III only */
    484  1.23  gmcgarry 
    485  1.23  gmcgarry /*
    486  1.23  gmcgarry  * AMD K7 Event Selector MSR format.
    487  1.23  gmcgarry  */
    488  1.23  gmcgarry 
    489  1.23  gmcgarry #define	K7_EVTSEL_EVENT			0x000000ff
    490  1.23  gmcgarry #define	K7_EVTSEL_UNIT			0x0000ff00
    491  1.23  gmcgarry #define	K7_EVTSEL_UNIT_SHIFT		8
    492  1.23  gmcgarry #define	K7_EVTSEL_USR			(1 << 16)
    493  1.23  gmcgarry #define	K7_EVTSEL_OS			(1 << 17)
    494  1.23  gmcgarry #define	K7_EVTSEL_E			(1 << 18)
    495  1.23  gmcgarry #define	K7_EVTSEL_PC			(1 << 19)
    496  1.23  gmcgarry #define	K7_EVTSEL_INT			(1 << 20)
    497  1.23  gmcgarry #define	K7_EVTSEL_EN			(1 << 22)
    498  1.23  gmcgarry #define	K7_EVTSEL_INV			(1 << 23)
    499  1.23  gmcgarry #define	K7_EVTSEL_COUNTER_MASK		0xff000000
    500  1.23  gmcgarry #define	K7_EVTSEL_COUNTER_MASK_SHIFT	24
    501  1.23  gmcgarry 
    502  1.23  gmcgarry /* Segment Register Loads */
    503  1.23  gmcgarry #define	K7_SEGMENT_REG_LOADS		0x20
    504  1.23  gmcgarry 
    505  1.23  gmcgarry #define	K7_STORES_TO_ACTIVE_INST_STREAM	0x21
    506  1.23  gmcgarry 
    507  1.23  gmcgarry /* Data Cache Unit */
    508  1.23  gmcgarry #define	K7_DATA_CACHE_ACCESS		0x40
    509  1.23  gmcgarry #define	K7_DATA_CACHE_MISS		0x41
    510  1.23  gmcgarry #define	K7_DATA_CACHE_REFILL		0x42
    511  1.23  gmcgarry #define	K7_DATA_CACHE_REFILL_SYSTEM	0x43
    512  1.23  gmcgarry #define	K7_DATA_CACHE_WBACK		0x44
    513  1.23  gmcgarry #define	K7_L2_DTLB_HIT			0x45
    514  1.23  gmcgarry #define	K7_L2_DTLB_MISS			0x46
    515  1.23  gmcgarry #define	K7_MISALIGNED_DATA_REF		0x47
    516  1.23  gmcgarry #define	K7_SYSTEM_REQUEST		0x64
    517  1.23  gmcgarry #define	K7_SYSTEM_REQUEST_TYPE		0x65
    518  1.23  gmcgarry 
    519  1.23  gmcgarry #define	K7_SNOOP_HIT			0x73
    520  1.23  gmcgarry #define	K7_SINGLE_BIT_ECC_ERROR		0x74
    521  1.23  gmcgarry #define	K7_CACHE_LINE_INVAL		0x75
    522  1.23  gmcgarry #define	K7_CYCLES_PROCESSOR_IS_RUNNING	0x76
    523  1.23  gmcgarry #define	K7_L2_REQUEST			0x79
    524  1.23  gmcgarry #define	K7_L2_REQUEST_BUSY		0x7a
    525  1.23  gmcgarry 
    526  1.23  gmcgarry /* Instruction Fetch Unit */
    527  1.23  gmcgarry #define	K7_IFU_IFETCH			0x80
    528  1.23  gmcgarry #define	K7_IFU_IFETCH_MISS		0x81
    529  1.23  gmcgarry #define	K7_IFU_REFILL_FROM_L2		0x82
    530  1.23  gmcgarry #define	K7_IFU_REFILL_FROM_SYSTEM	0x83
    531  1.23  gmcgarry #define	K7_ITLB_L1_MISS			0x84
    532  1.23  gmcgarry #define	K7_ITLB_L2_MISS			0x85
    533  1.23  gmcgarry #define	K7_SNOOP_RESYNC			0x86
    534  1.23  gmcgarry #define	K7_IFU_STALL			0x87
    535  1.23  gmcgarry 
    536  1.23  gmcgarry #define	K7_RETURN_STACK_HITS		0x88
    537  1.23  gmcgarry #define	K7_RETURN_STACK_OVERFLOW	0x89
    538  1.23  gmcgarry 
    539  1.23  gmcgarry /* Retired */
    540  1.23  gmcgarry #define	K7_RETIRED_INST			0xc0
    541  1.23  gmcgarry #define	K7_RETIRED_OPS			0xc1
    542  1.23  gmcgarry #define	K7_RETIRED_BRANCHES		0xc2
    543  1.23  gmcgarry #define	K7_RETIRED_BRANCH_MISPREDICTED	0xc3
    544  1.23  gmcgarry #define	K7_RETIRED_TAKEN_BRANCH		0xc4
    545  1.23  gmcgarry #define	K7_RETIRED_TAKEN_BRANCH_MISPREDICTED	0xc5
    546  1.23  gmcgarry #define	K7_RETIRED_FAR_CONTROL_TRANSFER	0xc6
    547  1.23  gmcgarry #define	K7_RETIRED_RESYNC_BRANCH	0xc7
    548  1.23  gmcgarry #define	K7_RETIRED_NEAR_RETURNS		0xc8
    549  1.23  gmcgarry #define	K7_RETIRED_NEAR_RETURNS_MISPREDICTED	0xc9
    550  1.23  gmcgarry #define	K7_RETIRED_INDIRECT_MISPREDICTED	0xca
    551  1.23  gmcgarry 
    552  1.23  gmcgarry /* Interrupts */
    553  1.23  gmcgarry #define	K7_CYCLES_INT_MASKED		0xcd
    554  1.23  gmcgarry #define	K7_CYCLES_INT_PENDING_AND_MASKED	0xce
    555  1.23  gmcgarry #define	K7_HW_INTR_RECV			0xcf
    556  1.23  gmcgarry 
    557  1.23  gmcgarry #define	K7_INSTRUCTION_DECODER_EMPTY	0xd0
    558  1.23  gmcgarry #define	K7_DISPATCH_STALLS		0xd1
    559  1.23  gmcgarry #define	K7_BRANCH_ABORTS_TO_RETIRE	0xd2
    560  1.23  gmcgarry #define	K7_SERIALIZE			0xd3
    561  1.23  gmcgarry #define	K7_SEGMENT_LOAD_STALL		0xd4
    562  1.23  gmcgarry #define	K7_ICU_FULL			0xd5
    563  1.23  gmcgarry #define	K7_RESERVATION_STATIONS_FULL	0xd6
    564  1.23  gmcgarry #define	K7_FPU_FULL			0xd7
    565  1.23  gmcgarry #define	K7_LS_FULL			0xd8
    566  1.23  gmcgarry #define	K7_ALL_QUIET_STALL		0xd9
    567  1.23  gmcgarry #define	K7_FAR_TRANSFER_OR_RESYNC_BRANCH_PENDING	0xda
    568  1.23  gmcgarry 
    569  1.23  gmcgarry #define	K7_BP0_MATCH			0xdc
    570  1.23  gmcgarry #define	K7_BP1_MATCH			0xdd
    571  1.23  gmcgarry #define	K7_BP2_MATCH			0xde
    572  1.23  gmcgarry #define	K7_BP3_MATCH			0xdf
    573