Home | History | Annotate | Line # | Download | only in include
specialreg.h revision 1.7.16.1
      1  1.7.16.1  thorpej /*	$NetBSD: specialreg.h,v 1.7.16.1 1997/09/06 18:14:13 thorpej Exp $	*/
      2       1.7      cgd 
      3       1.1      cgd /*-
      4       1.1      cgd  * Copyright (c) 1991 The Regents of the University of California.
      5       1.1      cgd  * All rights reserved.
      6       1.1      cgd  *
      7       1.1      cgd  * Redistribution and use in source and binary forms, with or without
      8       1.1      cgd  * modification, are permitted provided that the following conditions
      9       1.1      cgd  * are met:
     10       1.1      cgd  * 1. Redistributions of source code must retain the above copyright
     11       1.1      cgd  *    notice, this list of conditions and the following disclaimer.
     12       1.1      cgd  * 2. Redistributions in binary form must reproduce the above copyright
     13       1.1      cgd  *    notice, this list of conditions and the following disclaimer in the
     14       1.1      cgd  *    documentation and/or other materials provided with the distribution.
     15       1.1      cgd  * 3. All advertising materials mentioning features or use of this software
     16       1.1      cgd  *    must display the following acknowledgement:
     17       1.1      cgd  *	This product includes software developed by the University of
     18       1.1      cgd  *	California, Berkeley and its contributors.
     19       1.1      cgd  * 4. Neither the name of the University nor the names of its contributors
     20       1.1      cgd  *    may be used to endorse or promote products derived from this software
     21       1.1      cgd  *    without specific prior written permission.
     22       1.1      cgd  *
     23       1.1      cgd  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     24       1.1      cgd  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     25       1.1      cgd  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     26       1.1      cgd  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     27       1.1      cgd  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     28       1.1      cgd  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     29       1.1      cgd  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     30       1.1      cgd  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     31       1.1      cgd  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     32       1.1      cgd  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     33       1.1      cgd  * SUCH DAMAGE.
     34       1.1      cgd  *
     35       1.7      cgd  *	@(#)specialreg.h	7.1 (Berkeley) 5/9/91
     36       1.1      cgd  */
     37       1.1      cgd 
     38       1.1      cgd /*
     39       1.2  deraadt  * Bits in 386 special registers:
     40       1.1      cgd  */
     41       1.1      cgd #define	CR0_PE	0x00000001	/* Protected mode Enable */
     42       1.2  deraadt #define	CR0_MP	0x00000002	/* "Math" Present (NPX or NPX emulator) */
     43       1.2  deraadt #define	CR0_EM	0x00000004	/* EMulate non-NPX coproc. (trap ESC only) */
     44       1.2  deraadt #define	CR0_TS	0x00000008	/* Task Switched (if MP, trap ESC and WAIT) */
     45       1.2  deraadt #define	CR0_ET	0x00000010	/* Extension Type (387 (if set) vs 287) */
     46       1.2  deraadt #define	CR0_PG	0x80000000	/* PaGing enable */
     47       1.2  deraadt 
     48       1.2  deraadt /*
     49       1.2  deraadt  * Bits in 486 special registers:
     50       1.2  deraadt  */
     51       1.2  deraadt #define CR0_NE	0x00000020	/* Numeric Error enable (EX16 vs IRQ13) */
     52       1.4  mycroft #define CR0_WP	0x00010000	/* Write Protect (honor PG_RW in all modes) */
     53       1.2  deraadt #define CR0_AM	0x00040000	/* Alignment Mask (set to enable AC flag) */
     54       1.5  mycroft #define	CR0_NW	0x20000000	/* Not Write-through */
     55       1.5  mycroft #define	CR0_CD	0x40000000	/* Cache Disable */
     56       1.6  deraadt 
     57       1.6  deraadt /*
     58       1.6  deraadt  * Cyrix 486 DLC special registers, accessable as IO ports.
     59       1.6  deraadt  */
     60       1.6  deraadt #define CCR0	0xc0		/* configuration control register 0 */
     61       1.6  deraadt #define CCR0_NC0	0x01	/* first 64K of each 1M memory region is non-cacheable */
     62       1.6  deraadt #define CCR0_NC1	0x02	/* 640K-1M region is non-cacheable */
     63       1.6  deraadt #define CCR0_A20M	0x04	/* enables A20M# input pin */
     64       1.6  deraadt #define CCR0_KEN	0x08	/* enables KEN# input pin */
     65       1.6  deraadt #define CCR0_FLUSH	0x10	/* enables FLUSH# input pin */
     66       1.6  deraadt #define CCR0_BARB	0x20	/* flushes internal cache when entering hold state */
     67       1.6  deraadt #define CCR0_CO		0x40	/* cache org: 1=direct mapped, 0=2x set assoc */
     68       1.6  deraadt #define CCR0_SUSPEND	0x80	/* enables SUSP# and SUSPA# pins */
     69       1.6  deraadt 
     70       1.6  deraadt #define CCR1	0xc1		/* configuration control register 1 */
     71       1.6  deraadt #define CCR1_RPL	0x01	/* enables RPLSET and RPLVAL# pins */
     72       1.6  deraadt /* the remaining 7 bits of this register are reserved */
     73  1.7.16.1  thorpej 
     74  1.7.16.1  thorpej /*
     75  1.7.16.1  thorpej  * bits in the pentiums %cr4 register:
     76  1.7.16.1  thorpej  */
     77  1.7.16.1  thorpej 
     78  1.7.16.1  thorpej #define CR4_VME	0x00000001	/* virtual 8086 mode extension enable */
     79  1.7.16.1  thorpej #define CR4_PVI 0x00000002	/* protected mode virtual interrupt enable */
     80  1.7.16.1  thorpej #define CR4_TSD 0x00000004	/* restrict RDTSC instruction to cpl 0 only */
     81  1.7.16.1  thorpej #define CR4_DE	0x00000008	/* debugging extension */
     82  1.7.16.1  thorpej #define CR4_PSE	0x00000010	/* large (4MB) page size enable */
     83  1.7.16.1  thorpej #define CR4_PAE 0x00000020	/* physical address extension enable */
     84  1.7.16.1  thorpej #define CR4_MCE	0x00000040	/* machine check enable */
     85  1.7.16.1  thorpej #define CR4_PGE	0x00000080	/* page global enable */
     86  1.7.16.1  thorpej #define CR4_PCE	0x00000100	/* enable RDPMC instruction for all cpls */
     87  1.7.16.1  thorpej 
     88  1.7.16.1  thorpej /*
     89  1.7.16.1  thorpej  * CPUID "features" bits:
     90  1.7.16.1  thorpej  */
     91  1.7.16.1  thorpej 
     92  1.7.16.1  thorpej #define CPUID_FPU	0x0001	/* processor has an FPU? */
     93  1.7.16.1  thorpej #define CPUID_VME	0x0002	/* has virtual mode (%cr4's VME/PVI) */
     94  1.7.16.1  thorpej #define CPUID_DE	0x0004	/* has debugging extension */
     95  1.7.16.1  thorpej #define CPUID_PSE	0x0008	/* has page 4MB page size extension */
     96  1.7.16.1  thorpej #define CPUID_TSC	0x0010	/* has time stamp counter */
     97  1.7.16.1  thorpej #define CPUID_MSR	0x0020	/* has mode specific registers */
     98  1.7.16.1  thorpej #define CPUID_PAE	0x0040	/* has phys address extension */
     99  1.7.16.1  thorpej #define CPUID_MCE	0x0080	/* has machine check exception */
    100  1.7.16.1  thorpej #define CPUID_CX8	0x0100	/* has CMPXCHG8B instruction */
    101  1.7.16.1  thorpej #define CPUID_APIC	0x0200	/* has enabled APIC */
    102  1.7.16.1  thorpej #define CPUID_B10	0x0400	/* reserved, MTRR */
    103  1.7.16.1  thorpej #define CPUID_B11	0x0800	/* has SYSENTER/SYSEXIT extension */
    104  1.7.16.1  thorpej #define CPUID_MTRR	0x1000	/* has memory type range register */
    105  1.7.16.1  thorpej #define CPUID_PGE	0x2000	/* has page global extension */
    106  1.7.16.1  thorpej #define CPUID_MCA	0x4000	/* has machine check architecture */
    107  1.7.16.1  thorpej #define CPUID_CMOV	0x8000	/* has CMOVcc instruction */
    108  1.7.16.1  thorpej /* bits 16->22: unknown, 23=MMX supported, 24-31 reserved */
    109       1.6  deraadt 
    110       1.6  deraadt /*
    111       1.6  deraadt  * the following four 3-byte registers control the non-cacheable regions.
    112       1.6  deraadt  * These registers must be written as three seperate bytes.
    113       1.6  deraadt  *
    114       1.6  deraadt  * NCRx+0: A31-A24 of starting address
    115       1.6  deraadt  * NCRx+1: A23-A16 of starting address
    116       1.6  deraadt  * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx.
    117       1.6  deraadt  *
    118       1.6  deraadt  * The non-cacheable region's starting address must be aligned to the
    119       1.6  deraadt  * size indicated by the NCR_SIZE_xx field.
    120       1.6  deraadt  */
    121       1.6  deraadt #define NCR1	0xc4
    122       1.6  deraadt #define NCR2	0xc7
    123       1.6  deraadt #define NCR3	0xca
    124       1.6  deraadt #define NCR4	0xcd
    125       1.6  deraadt 
    126       1.6  deraadt #define NCR_SIZE_0K	0
    127       1.6  deraadt #define NCR_SIZE_4K	1
    128       1.6  deraadt #define NCR_SIZE_8K	2
    129       1.6  deraadt #define NCR_SIZE_16K	3
    130       1.6  deraadt #define NCR_SIZE_32K	4
    131       1.6  deraadt #define NCR_SIZE_64K	5
    132       1.6  deraadt #define NCR_SIZE_128K	6
    133       1.6  deraadt #define NCR_SIZE_256K	7
    134       1.6  deraadt #define NCR_SIZE_512K	8
    135       1.6  deraadt #define NCR_SIZE_1M	9
    136       1.6  deraadt #define NCR_SIZE_2M	10
    137       1.6  deraadt #define NCR_SIZE_4M	11
    138       1.6  deraadt #define NCR_SIZE_8M	12
    139       1.6  deraadt #define NCR_SIZE_16M	13
    140       1.6  deraadt #define NCR_SIZE_32M	14
    141       1.6  deraadt #define NCR_SIZE_4G	15
    142       1.6  deraadt 
    143