specialreg.h revision 1.8.18.2 1 1.8.18.2 bouyer /* $NetBSD: specialreg.h,v 1.8.18.2 2001/01/05 17:34:33 bouyer Exp $ */
2 1.7 cgd
3 1.1 cgd /*-
4 1.1 cgd * Copyright (c) 1991 The Regents of the University of California.
5 1.1 cgd * All rights reserved.
6 1.1 cgd *
7 1.1 cgd * Redistribution and use in source and binary forms, with or without
8 1.1 cgd * modification, are permitted provided that the following conditions
9 1.1 cgd * are met:
10 1.1 cgd * 1. Redistributions of source code must retain the above copyright
11 1.1 cgd * notice, this list of conditions and the following disclaimer.
12 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 cgd * notice, this list of conditions and the following disclaimer in the
14 1.1 cgd * documentation and/or other materials provided with the distribution.
15 1.1 cgd * 3. All advertising materials mentioning features or use of this software
16 1.1 cgd * must display the following acknowledgement:
17 1.1 cgd * This product includes software developed by the University of
18 1.1 cgd * California, Berkeley and its contributors.
19 1.1 cgd * 4. Neither the name of the University nor the names of its contributors
20 1.1 cgd * may be used to endorse or promote products derived from this software
21 1.1 cgd * without specific prior written permission.
22 1.1 cgd *
23 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
24 1.1 cgd * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
25 1.1 cgd * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
26 1.1 cgd * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
27 1.1 cgd * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
28 1.1 cgd * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
29 1.1 cgd * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30 1.1 cgd * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31 1.1 cgd * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32 1.1 cgd * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
33 1.1 cgd * SUCH DAMAGE.
34 1.1 cgd *
35 1.7 cgd * @(#)specialreg.h 7.1 (Berkeley) 5/9/91
36 1.1 cgd */
37 1.1 cgd
38 1.1 cgd /*
39 1.2 deraadt * Bits in 386 special registers:
40 1.1 cgd */
41 1.1 cgd #define CR0_PE 0x00000001 /* Protected mode Enable */
42 1.2 deraadt #define CR0_MP 0x00000002 /* "Math" Present (NPX or NPX emulator) */
43 1.2 deraadt #define CR0_EM 0x00000004 /* EMulate non-NPX coproc. (trap ESC only) */
44 1.2 deraadt #define CR0_TS 0x00000008 /* Task Switched (if MP, trap ESC and WAIT) */
45 1.2 deraadt #define CR0_ET 0x00000010 /* Extension Type (387 (if set) vs 287) */
46 1.2 deraadt #define CR0_PG 0x80000000 /* PaGing enable */
47 1.2 deraadt
48 1.2 deraadt /*
49 1.2 deraadt * Bits in 486 special registers:
50 1.2 deraadt */
51 1.2 deraadt #define CR0_NE 0x00000020 /* Numeric Error enable (EX16 vs IRQ13) */
52 1.4 mycroft #define CR0_WP 0x00010000 /* Write Protect (honor PG_RW in all modes) */
53 1.2 deraadt #define CR0_AM 0x00040000 /* Alignment Mask (set to enable AC flag) */
54 1.5 mycroft #define CR0_NW 0x20000000 /* Not Write-through */
55 1.5 mycroft #define CR0_CD 0x40000000 /* Cache Disable */
56 1.6 deraadt
57 1.6 deraadt /*
58 1.6 deraadt * Cyrix 486 DLC special registers, accessable as IO ports.
59 1.6 deraadt */
60 1.6 deraadt #define CCR0 0xc0 /* configuration control register 0 */
61 1.6 deraadt #define CCR0_NC0 0x01 /* first 64K of each 1M memory region is non-cacheable */
62 1.6 deraadt #define CCR0_NC1 0x02 /* 640K-1M region is non-cacheable */
63 1.6 deraadt #define CCR0_A20M 0x04 /* enables A20M# input pin */
64 1.6 deraadt #define CCR0_KEN 0x08 /* enables KEN# input pin */
65 1.6 deraadt #define CCR0_FLUSH 0x10 /* enables FLUSH# input pin */
66 1.6 deraadt #define CCR0_BARB 0x20 /* flushes internal cache when entering hold state */
67 1.6 deraadt #define CCR0_CO 0x40 /* cache org: 1=direct mapped, 0=2x set assoc */
68 1.6 deraadt #define CCR0_SUSPEND 0x80 /* enables SUSP# and SUSPA# pins */
69 1.6 deraadt
70 1.6 deraadt #define CCR1 0xc1 /* configuration control register 1 */
71 1.6 deraadt #define CCR1_RPL 0x01 /* enables RPLSET and RPLVAL# pins */
72 1.6 deraadt /* the remaining 7 bits of this register are reserved */
73 1.8 chuck
74 1.8 chuck /*
75 1.8 chuck * bits in the pentiums %cr4 register:
76 1.8 chuck */
77 1.8 chuck
78 1.8 chuck #define CR4_VME 0x00000001 /* virtual 8086 mode extension enable */
79 1.8 chuck #define CR4_PVI 0x00000002 /* protected mode virtual interrupt enable */
80 1.8 chuck #define CR4_TSD 0x00000004 /* restrict RDTSC instruction to cpl 0 only */
81 1.8 chuck #define CR4_DE 0x00000008 /* debugging extension */
82 1.8 chuck #define CR4_PSE 0x00000010 /* large (4MB) page size enable */
83 1.8 chuck #define CR4_PAE 0x00000020 /* physical address extension enable */
84 1.8 chuck #define CR4_MCE 0x00000040 /* machine check enable */
85 1.8 chuck #define CR4_PGE 0x00000080 /* page global enable */
86 1.8 chuck #define CR4_PCE 0x00000100 /* enable RDPMC instruction for all cpls */
87 1.8 chuck
88 1.8 chuck /*
89 1.8 chuck * CPUID "features" bits:
90 1.8 chuck */
91 1.8 chuck
92 1.8.18.1 bouyer #define CPUID_FPU 0x00000001 /* processor has an FPU? */
93 1.8.18.1 bouyer #define CPUID_VME 0x00000002 /* has virtual mode (%cr4's VME/PVI) */
94 1.8.18.1 bouyer #define CPUID_DE 0x00000004 /* has debugging extension */
95 1.8.18.1 bouyer #define CPUID_PSE 0x00000008 /* has page 4MB page size extension */
96 1.8.18.1 bouyer #define CPUID_TSC 0x00000010 /* has time stamp counter */
97 1.8.18.1 bouyer #define CPUID_MSR 0x00000020 /* has mode specific registers */
98 1.8.18.1 bouyer #define CPUID_PAE 0x00000040 /* has phys address extension */
99 1.8.18.1 bouyer #define CPUID_MCE 0x00000080 /* has machine check exception */
100 1.8.18.1 bouyer #define CPUID_CX8 0x00000100 /* has CMPXCHG8B instruction */
101 1.8.18.1 bouyer #define CPUID_APIC 0x00000200 /* has enabled APIC */
102 1.8.18.1 bouyer #define CPUID_B10 0x00000400 /* reserved, MTRR */
103 1.8.18.1 bouyer #define CPUID_SEP 0x00000800 /* has SYSENTER/SYSEXIT extension */
104 1.8.18.1 bouyer #define CPUID_MTRR 0x00001000 /* has memory type range register */
105 1.8.18.1 bouyer #define CPUID_PGE 0x00002000 /* has page global extension */
106 1.8.18.1 bouyer #define CPUID_MCA 0x00004000 /* has machine check architecture */
107 1.8.18.1 bouyer #define CPUID_CMOV 0x00008000 /* has CMOVcc instruction */
108 1.8.18.1 bouyer #define CPUID_FGPAT 0x00010000 /* Page Attribute Table */
109 1.8.18.1 bouyer #define CPUID_PSE36 0x00020000 /* 36-bit PSE */
110 1.8.18.1 bouyer #define CPUID_PN 0x00040000 /* processor serial number */
111 1.8.18.1 bouyer #define CPUID_B19 0x00080000 /* reserved */
112 1.8.18.1 bouyer #define CPUID_B20 0x00100000 /* reserved */
113 1.8.18.1 bouyer #define CPUID_B21 0x00200000 /* reserved */
114 1.8.18.1 bouyer #define CPUID_B22 0x00400000 /* reserved */
115 1.8.18.1 bouyer #define CPUID_MMX 0x00800000 /* MMX supported */
116 1.8.18.1 bouyer #define CPUID_FXSR 0x01000000 /* fast FP/MMX save/restore */
117 1.8.18.1 bouyer #define CPUID_XMM 0x02000000 /* streaming SIMD extensions */
118 1.8.18.1 bouyer /* bits 26->31 also reserved. */
119 1.8.18.1 bouyer
120 1.8.18.2 bouyer #define CPUID_FLAGS1 "\20\1FPU\2VME\3DE\4PSE\5TSC\6MSR\7PAE" \
121 1.8.18.2 bouyer "\10MCE\11CX8\12APIC\13B10\14SEP\15MTRR"
122 1.8.18.2 bouyer #define CPUID_MASK1 0x00001fff
123 1.8.18.2 bouyer #define CPUID_FLAGS2 "\20\16PGE\17MCA\20CMOV\21FGPAT\22PSE36\23PN\24B19" \
124 1.8.18.2 bouyer "\25B20\26B21\27B22\30MMX\31FXSR\32XMM\33B26" \
125 1.8.18.2 bouyer "\34B27\35B28\36B29\37B30\40B31"
126 1.8.18.2 bouyer #define CPUID_MASK2 0xffffe000
127 1.8.18.1 bouyer
128 1.8.18.1 bouyer /*
129 1.8.18.1 bouyer * Model-specific registers for the i386 family
130 1.8.18.1 bouyer */
131 1.8.18.1 bouyer #define MSR_P5_MC_ADDR 0x000 /* P5 only */
132 1.8.18.1 bouyer #define MSR_P5_MC_TYPE 0x001 /* P5 only */
133 1.8.18.1 bouyer #define MSR_TSC 0x010
134 1.8.18.1 bouyer #define MSR_CESR 0x011 /* P5 only (trap on P6) */
135 1.8.18.1 bouyer #define MSR_CTR0 0x012 /* P5 only (trap on P6) */
136 1.8.18.1 bouyer #define MSR_CTR1 0x013 /* P5 only (trap on P6) */
137 1.8.18.1 bouyer #define MSR_APICBASE 0x01b
138 1.8.18.1 bouyer #define MSR_EBL_CR_POWERON 0x02a
139 1.8.18.1 bouyer #define MSR_TEST_CTL 0x033
140 1.8.18.1 bouyer #define MSR_BIOS_UPDT_TRIG 0x079
141 1.8.18.1 bouyer #define MSR_BBL_CR_D0 0x088 /* PII+ only */
142 1.8.18.1 bouyer #define MSR_BBL_CR_D1 0x089 /* PII+ only */
143 1.8.18.1 bouyer #define MSR_BBL_CR_D2 0x08a /* PII+ only */
144 1.8.18.1 bouyer #define MSR_BIOS_SIGN 0x08b
145 1.8.18.1 bouyer #define MSR_PERFCTR0 0x0c1
146 1.8.18.1 bouyer #define MSR_PERFCTR1 0x0c2
147 1.8.18.1 bouyer #define MSR_MTRRcap 0x0fe
148 1.8.18.1 bouyer #define MSR_BBL_CR_ADDR 0x116 /* PII+ only */
149 1.8.18.1 bouyer #define MSR_BBL_CR_DECC 0x118 /* PII+ only */
150 1.8.18.1 bouyer #define MSR_BBL_CR_CTL 0x119 /* PII+ only */
151 1.8.18.1 bouyer #define MSR_BBL_CR_TRIG 0x11a /* PII+ only */
152 1.8.18.1 bouyer #define MSR_BBL_CR_BUSY 0x11b /* PII+ only */
153 1.8.18.1 bouyer #define MSR_BBL_CR_CTR3 0x11e /* PII+ only */
154 1.8.18.1 bouyer #define MSR_MCG_CAP 0x179
155 1.8.18.1 bouyer #define MSR_MCG_STATUS 0x17a
156 1.8.18.1 bouyer #define MSR_MCG_CTL 0x17b
157 1.8.18.1 bouyer #define MSR_EVNTSEL0 0x186
158 1.8.18.1 bouyer #define MSR_EVNTSEL1 0x187
159 1.8.18.1 bouyer #define MSR_DEBUGCTLMSR 0x1d9
160 1.8.18.1 bouyer #define MSR_LASTBRANCHFROMIP 0x1db
161 1.8.18.1 bouyer #define MSR_LASTBRANCHTOIP 0x1dc
162 1.8.18.1 bouyer #define MSR_LASTINTFROMIP 0x1dd
163 1.8.18.1 bouyer #define MSR_LASTINTTOIP 0x1de
164 1.8.18.1 bouyer #define MSR_ROB_CR_BKUPTMPDR6 0x1e0
165 1.8.18.1 bouyer #define MSR_MTRRphysBase0 0x200
166 1.8.18.1 bouyer #define MSR_MTRRphysMask0 0x201
167 1.8.18.1 bouyer #define MSR_MTRRphysBase1 0x202
168 1.8.18.1 bouyer #define MSR_MTRRphysMask1 0x203
169 1.8.18.1 bouyer #define MSR_MTRRphysBase2 0x204
170 1.8.18.1 bouyer #define MSR_MTRRphysMask2 0x205
171 1.8.18.1 bouyer #define MSR_MTRRphysBase3 0x206
172 1.8.18.1 bouyer #define MSR_MTRRphysMask3 0x207
173 1.8.18.1 bouyer #define MSR_MTRRphysBase4 0x208
174 1.8.18.1 bouyer #define MSR_MTRRphysMask4 0x209
175 1.8.18.1 bouyer #define MSR_MTRRphysBase5 0x20a
176 1.8.18.1 bouyer #define MSR_MTRRphysMask5 0x20b
177 1.8.18.1 bouyer #define MSR_MTRRphysBase6 0x20c
178 1.8.18.1 bouyer #define MSR_MTRRphysMask6 0x20d
179 1.8.18.1 bouyer #define MSR_MTRRphysBase7 0x20e
180 1.8.18.1 bouyer #define MSR_MTRRphysMask7 0x20f
181 1.8.18.1 bouyer #define MSR_MTRRfix64K_00000 0x250
182 1.8.18.1 bouyer #define MSR_MTRRfix16K_80000 0x258
183 1.8.18.1 bouyer #define MSR_MTRRfix16K_A0000 0x259
184 1.8.18.1 bouyer #define MSR_MTRRfix4K_C0000 0x268
185 1.8.18.1 bouyer #define MSR_MTRRfix4K_C8000 0x269
186 1.8.18.1 bouyer #define MSR_MTRRfix4K_D0000 0x26a
187 1.8.18.1 bouyer #define MSR_MTRRfix4K_D8000 0x26b
188 1.8.18.1 bouyer #define MSR_MTRRfix4K_E0000 0x26c
189 1.8.18.1 bouyer #define MSR_MTRRfix4K_E8000 0x26d
190 1.8.18.1 bouyer #define MSR_MTRRfix4K_F0000 0x26e
191 1.8.18.1 bouyer #define MSR_MTRRfix4K_F8000 0x26f
192 1.8.18.1 bouyer #define MSR_MTRRdefType 0x2ff
193 1.8.18.1 bouyer #define MSR_MC0_CTL 0x400
194 1.8.18.1 bouyer #define MSR_MC0_STATUS 0x401
195 1.8.18.1 bouyer #define MSR_MC0_ADDR 0x402
196 1.8.18.1 bouyer #define MSR_MC0_MISC 0x403
197 1.8.18.1 bouyer #define MSR_MC1_CTL 0x404
198 1.8.18.1 bouyer #define MSR_MC1_STATUS 0x405
199 1.8.18.1 bouyer #define MSR_MC1_ADDR 0x406
200 1.8.18.1 bouyer #define MSR_MC1_MISC 0x407
201 1.8.18.1 bouyer #define MSR_MC2_CTL 0x408
202 1.8.18.1 bouyer #define MSR_MC2_STATUS 0x409
203 1.8.18.1 bouyer #define MSR_MC2_ADDR 0x40a
204 1.8.18.1 bouyer #define MSR_MC2_MISC 0x40b
205 1.8.18.1 bouyer #define MSR_MC4_CTL 0x40c
206 1.8.18.1 bouyer #define MSR_MC4_STATUS 0x40d
207 1.8.18.1 bouyer #define MSR_MC4_ADDR 0x40e
208 1.8.18.1 bouyer #define MSR_MC4_MISC 0x40f
209 1.8.18.1 bouyer #define MSR_MC3_CTL 0x410
210 1.8.18.1 bouyer #define MSR_MC3_STATUS 0x411
211 1.8.18.1 bouyer #define MSR_MC3_ADDR 0x412
212 1.8.18.1 bouyer #define MSR_MC3_MISC 0x413
213 1.8.18.1 bouyer
214 1.8.18.1 bouyer /*
215 1.8.18.1 bouyer * Constants related to MTRRs
216 1.8.18.1 bouyer */
217 1.8.18.1 bouyer #define MTRR_N64K 8 /* numbers of fixed-size entries */
218 1.8.18.1 bouyer #define MTRR_N16K 16
219 1.8.18.1 bouyer #define MTRR_N4K 64
220 1.6 deraadt
221 1.6 deraadt /*
222 1.6 deraadt * the following four 3-byte registers control the non-cacheable regions.
223 1.6 deraadt * These registers must be written as three seperate bytes.
224 1.6 deraadt *
225 1.6 deraadt * NCRx+0: A31-A24 of starting address
226 1.6 deraadt * NCRx+1: A23-A16 of starting address
227 1.6 deraadt * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx.
228 1.6 deraadt *
229 1.6 deraadt * The non-cacheable region's starting address must be aligned to the
230 1.6 deraadt * size indicated by the NCR_SIZE_xx field.
231 1.6 deraadt */
232 1.6 deraadt #define NCR1 0xc4
233 1.6 deraadt #define NCR2 0xc7
234 1.6 deraadt #define NCR3 0xca
235 1.6 deraadt #define NCR4 0xcd
236 1.6 deraadt
237 1.6 deraadt #define NCR_SIZE_0K 0
238 1.6 deraadt #define NCR_SIZE_4K 1
239 1.6 deraadt #define NCR_SIZE_8K 2
240 1.6 deraadt #define NCR_SIZE_16K 3
241 1.6 deraadt #define NCR_SIZE_32K 4
242 1.6 deraadt #define NCR_SIZE_64K 5
243 1.6 deraadt #define NCR_SIZE_128K 6
244 1.6 deraadt #define NCR_SIZE_256K 7
245 1.6 deraadt #define NCR_SIZE_512K 8
246 1.6 deraadt #define NCR_SIZE_1M 9
247 1.6 deraadt #define NCR_SIZE_2M 10
248 1.6 deraadt #define NCR_SIZE_4M 11
249 1.6 deraadt #define NCR_SIZE_8M 12
250 1.6 deraadt #define NCR_SIZE_16M 13
251 1.6 deraadt #define NCR_SIZE_32M 14
252 1.6 deraadt #define NCR_SIZE_4G 15
253 1.6 deraadt
254 1.8.18.1 bouyer /*
255 1.8.18.1 bouyer * Performance monitor events.
256 1.8.18.1 bouyer *
257 1.8.18.1 bouyer * Note that 586-class and 686-class CPUs have different performance
258 1.8.18.1 bouyer * monitors available, and they are accessed differently:
259 1.8.18.1 bouyer *
260 1.8.18.1 bouyer * 686-class: `rdpmc' instruction
261 1.8.18.1 bouyer * 586-class: `rdmsr' instruction, CESR MSR
262 1.8.18.1 bouyer *
263 1.8.18.1 bouyer * The descriptions of these events are too lenghy to include here.
264 1.8.18.1 bouyer * See Appendix A of "Intel Architecture Software Developer's
265 1.8.18.1 bouyer * Manual, Volume 3: System Programming" for more information.
266 1.8.18.1 bouyer */
267 1.8.18.1 bouyer
268 1.8.18.1 bouyer /*
269 1.8.18.1 bouyer * 586-class CESR MSR format. Lower 16 bits is CTR0, upper 16 bits
270 1.8.18.1 bouyer * is CTR1.
271 1.8.18.1 bouyer */
272 1.8.18.1 bouyer
273 1.8.18.1 bouyer #define PMC5_CESR_EVENT 0x003f
274 1.8.18.1 bouyer #define PMC5_CESR_OS 0x0040
275 1.8.18.1 bouyer #define PMC5_CESR_USR 0x0080
276 1.8.18.1 bouyer #define PMC5_CESR_E 0x0100
277 1.8.18.1 bouyer #define PMC5_CESR_P 0x0200
278 1.8.18.1 bouyer
279 1.8.18.1 bouyer /*
280 1.8.18.1 bouyer * 686-class Event Selector MSR format.
281 1.8.18.1 bouyer */
282 1.8.18.1 bouyer
283 1.8.18.1 bouyer #define PMC6_EVTSEL_EVENT 0x000000ff
284 1.8.18.1 bouyer #define PMC6_EVTSEL_UNIT 0x0000ff00
285 1.8.18.1 bouyer #define PMC6_EVTSEL_UNIT_SHIFT 8
286 1.8.18.1 bouyer #define PMC6_EVTSEL_USR (1 << 16)
287 1.8.18.1 bouyer #define PMC6_EVTSEL_OS (1 << 17)
288 1.8.18.1 bouyer #define PMC6_EVTSEL_E (1 << 18)
289 1.8.18.1 bouyer #define PMC6_EVTSEL_PC (1 << 19)
290 1.8.18.1 bouyer #define PMC6_EVTSEL_INT (1 << 20)
291 1.8.18.1 bouyer #define PMC6_EVTSEL_EN (1 << 22) /* PerfEvtSel0 only */
292 1.8.18.1 bouyer #define PMC6_EVTSEL_INV (1 << 23)
293 1.8.18.1 bouyer #define PMC6_EVTSEL_COUNTER_MASK 0xff000000
294 1.8.18.1 bouyer #define PMC6_EVTSEL_COUNTER_MASK_SHIFT 24
295 1.8.18.1 bouyer
296 1.8.18.1 bouyer /* Data Cache Unit */
297 1.8.18.1 bouyer #define PMC6_DATA_MEM_REFS 0x43
298 1.8.18.1 bouyer #define PMC6_DCU_LINES_IN 0x45
299 1.8.18.1 bouyer #define PMC6_DCU_M_LINES_IN 0x46
300 1.8.18.1 bouyer #define PMC6_DCU_M_LINES_OUT 0x47
301 1.8.18.1 bouyer #define PMC6_DCU_MISS_OUTSTANDING 0x48
302 1.8.18.1 bouyer
303 1.8.18.1 bouyer /* Instruction Fetch Unit */
304 1.8.18.1 bouyer #define PMC6_IFU_IFETCH 0x80
305 1.8.18.1 bouyer #define PMC6_IFU_IFETCH_MISS 0x81
306 1.8.18.1 bouyer #define PMC6_ITLB_MISS 0x85
307 1.8.18.1 bouyer #define PMC6_IFU_MEM_STALL 0x86
308 1.8.18.1 bouyer #define PMC6_ILD_STALL 0x87
309 1.8.18.1 bouyer
310 1.8.18.1 bouyer /* L2 Cache */
311 1.8.18.1 bouyer #define PMC6_L2_IFETCH 0x28
312 1.8.18.1 bouyer #define PMC6_L2_LD 0x29
313 1.8.18.1 bouyer #define PMC6_L2_ST 0x2a
314 1.8.18.1 bouyer #define PMC6_L2_LINES_IN 0x24
315 1.8.18.1 bouyer #define PMC6_L2_LINES_OUT 0x26
316 1.8.18.1 bouyer #define PMC6_L2_M_LINES_INM 0x25
317 1.8.18.1 bouyer #define PMC6_L2_M_LINES_OUTM 0x27
318 1.8.18.1 bouyer #define PMC6_L2_RQSTS 0x2e
319 1.8.18.1 bouyer #define PMC6_L2_ADS 0x21
320 1.8.18.1 bouyer #define PMC6_L2_DBUS_BUSY 0x22
321 1.8.18.1 bouyer #define PMC6_L2_DBUS_BUSY_RD 0x23
322 1.8.18.1 bouyer
323 1.8.18.1 bouyer /* External Bus Logic */
324 1.8.18.1 bouyer #define PMC6_BUS_DRDY_CLOCKS 0x62
325 1.8.18.1 bouyer #define PMC6_BUS_LOCK_CLOCKS 0x63
326 1.8.18.1 bouyer #define PMC6_BUS_REQ_OUTSTANDING 0x60
327 1.8.18.1 bouyer #define PMC6_BUS_TRAN_BRD 0x65
328 1.8.18.1 bouyer #define PMC6_BUS_TRAN_RFO 0x66
329 1.8.18.1 bouyer #define PMC6_BUS_TRANS_WB 0x67
330 1.8.18.1 bouyer #define PMC6_BUS_TRAN_IFETCH 0x68
331 1.8.18.1 bouyer #define PMC6_BUS_TRAN_INVAL 0x69
332 1.8.18.1 bouyer #define PMC6_BUS_TRAN_PWR 0x6a
333 1.8.18.1 bouyer #define PMC6_BUS_TRANS_P 0x6b
334 1.8.18.1 bouyer #define PMC6_BUS_TRANS_IO 0x6c
335 1.8.18.1 bouyer #define PMC6_BUS_TRAN_DEF 0x6d
336 1.8.18.1 bouyer #define PMC6_BUS_TRAN_BURST 0x6e
337 1.8.18.1 bouyer #define PMC6_BUS_TRAN_ANY 0x70
338 1.8.18.1 bouyer #define PMC6_BUS_TRAN_MEM 0x6f
339 1.8.18.1 bouyer #define PMC6_BUS_DATA_RCV 0x64
340 1.8.18.1 bouyer #define PMC6_BUS_BNR_DRV 0x61
341 1.8.18.1 bouyer #define PMC6_BUS_HIT_DRV 0x7a
342 1.8.18.1 bouyer #define PMC6_BUS_HITM_DRDV 0x7b
343 1.8.18.1 bouyer #define PMC6_BUS_SNOOP_STALL 0x7e
344 1.8.18.1 bouyer
345 1.8.18.1 bouyer /* Floating Point Unit */
346 1.8.18.1 bouyer #define PMC6_FLOPS 0xc1
347 1.8.18.1 bouyer #define PMC6_FP_COMP_OPS_EXE 0x10
348 1.8.18.1 bouyer #define PMC6_FP_ASSIST 0x11
349 1.8.18.1 bouyer #define PMC6_MUL 0x12
350 1.8.18.1 bouyer #define PMC6_DIV 0x12
351 1.8.18.1 bouyer #define PMC6_CYCLES_DIV_BUSY 0x14
352 1.8.18.1 bouyer
353 1.8.18.1 bouyer /* Memory Ordering */
354 1.8.18.1 bouyer #define PMC6_LD_BLOCKS 0x03
355 1.8.18.1 bouyer #define PMC6_SB_DRAINS 0x04
356 1.8.18.1 bouyer #define PMC6_MISALIGN_MEM_REF 0x05
357 1.8.18.1 bouyer #define PMC6_EMON_KNI_PREF_DISPATCHED 0x07 /* P-III only */
358 1.8.18.1 bouyer #define PMC6_EMON_KNI_PREF_MISS 0x4b /* P-III only */
359 1.8.18.1 bouyer
360 1.8.18.1 bouyer /* Instruction Decoding and Retirement */
361 1.8.18.1 bouyer #define PMC6_INST_RETIRED 0xc0
362 1.8.18.1 bouyer #define PMC6_UOPS_RETIRED 0xc2
363 1.8.18.1 bouyer #define PMC6_INST_DECODED 0xd0
364 1.8.18.1 bouyer #define PMC6_EMON_KNI_INST_RETIRED 0xd8
365 1.8.18.1 bouyer #define PMC6_EMON_KNI_COMP_INST_RET 0xd9
366 1.8.18.1 bouyer
367 1.8.18.1 bouyer /* Interrupts */
368 1.8.18.1 bouyer #define PMC6_HW_INT_RX 0xc8
369 1.8.18.1 bouyer #define PMC6_CYCLES_INT_MASKED 0xc6
370 1.8.18.1 bouyer #define PMC6_CYCLES_INT_PENDING_AND_MASKED 0xc7
371 1.8.18.1 bouyer
372 1.8.18.1 bouyer /* Branches */
373 1.8.18.1 bouyer #define PMC6_BR_INST_RETIRED 0xc4
374 1.8.18.1 bouyer #define PMC6_BR_MISS_PRED_RETIRED 0xc5
375 1.8.18.1 bouyer #define PMC6_BR_TAKEN_RETIRED 0xc9
376 1.8.18.1 bouyer #define PMC6_BR_MISS_PRED_TAKEN_RET 0xca
377 1.8.18.1 bouyer #define PMC6_BR_INST_DECODED 0xe0
378 1.8.18.1 bouyer #define PMC6_BTB_MISSES 0xe2
379 1.8.18.1 bouyer #define PMC6_BR_BOGUS 0xe4
380 1.8.18.1 bouyer #define PMC6_BACLEARS 0xe6
381 1.8.18.1 bouyer
382 1.8.18.1 bouyer /* Stalls */
383 1.8.18.1 bouyer #define PMC6_RESOURCE_STALLS 0xa2
384 1.8.18.1 bouyer #define PMC6_PARTIAL_RAT_STALLS 0xd2
385 1.8.18.1 bouyer
386 1.8.18.1 bouyer /* Segment Register Loads */
387 1.8.18.1 bouyer #define PMC6_SEGMENT_REG_LOADS 0x06
388 1.8.18.1 bouyer
389 1.8.18.1 bouyer /* Clocks */
390 1.8.18.1 bouyer #define PMC6_CPU_CLK_UNHALTED 0x79
391 1.8.18.1 bouyer
392 1.8.18.1 bouyer /* MMX Unit */
393 1.8.18.1 bouyer #define PMC6_MMX_INSTR_EXEC 0xb0 /* Celeron, P-II, P-IIX only */
394 1.8.18.1 bouyer #define PMC6_MMX_SAT_INSTR_EXEC 0xb1 /* P-II and P-III only */
395 1.8.18.1 bouyer #define PMC6_MMX_UOPS_EXEC 0xb2 /* P-II and P-III only */
396 1.8.18.1 bouyer #define PMC6_MMX_INSTR_TYPE_EXEC 0xb3 /* P-II and P-III only */
397 1.8.18.1 bouyer #define PMC6_FP_MMX_TRANS 0xcc /* P-II and P-III only */
398 1.8.18.1 bouyer #define PMC6_MMX_ASSIST 0xcd /* P-II and P-III only */
399 1.8.18.1 bouyer #define PMC6_MMX_INSTR_RET 0xc3 /* P-II only */
400 1.8.18.1 bouyer
401 1.8.18.1 bouyer /* Segment Register Renaming */
402 1.8.18.1 bouyer #define PMC6_SEG_RENAME_STALLS 0xd4 /* P-II and P-III only */
403 1.8.18.1 bouyer #define PMC6_SEG_REG_RENAMES 0xd5 /* P-II and P-III only */
404 1.8.18.1 bouyer #define PMC6_RET_SEG_RENAMES 0xd6 /* P-II and P-III only */
405