specialreg.h revision 1.10 1 /* $NetBSD: specialreg.h,v 1.10 2000/03/24 19:06:07 thorpej Exp $ */
2
3 /*-
4 * Copyright (c) 1991 The Regents of the University of California.
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. All advertising materials mentioning features or use of this software
16 * must display the following acknowledgement:
17 * This product includes software developed by the University of
18 * California, Berkeley and its contributors.
19 * 4. Neither the name of the University nor the names of its contributors
20 * may be used to endorse or promote products derived from this software
21 * without specific prior written permission.
22 *
23 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
24 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
25 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
26 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
27 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
28 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
29 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
30 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
31 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
32 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
33 * SUCH DAMAGE.
34 *
35 * @(#)specialreg.h 7.1 (Berkeley) 5/9/91
36 */
37
38 /*
39 * Bits in 386 special registers:
40 */
41 #define CR0_PE 0x00000001 /* Protected mode Enable */
42 #define CR0_MP 0x00000002 /* "Math" Present (NPX or NPX emulator) */
43 #define CR0_EM 0x00000004 /* EMulate non-NPX coproc. (trap ESC only) */
44 #define CR0_TS 0x00000008 /* Task Switched (if MP, trap ESC and WAIT) */
45 #define CR0_ET 0x00000010 /* Extension Type (387 (if set) vs 287) */
46 #define CR0_PG 0x80000000 /* PaGing enable */
47
48 /*
49 * Bits in 486 special registers:
50 */
51 #define CR0_NE 0x00000020 /* Numeric Error enable (EX16 vs IRQ13) */
52 #define CR0_WP 0x00010000 /* Write Protect (honor PG_RW in all modes) */
53 #define CR0_AM 0x00040000 /* Alignment Mask (set to enable AC flag) */
54 #define CR0_NW 0x20000000 /* Not Write-through */
55 #define CR0_CD 0x40000000 /* Cache Disable */
56
57 /*
58 * Cyrix 486 DLC special registers, accessable as IO ports.
59 */
60 #define CCR0 0xc0 /* configuration control register 0 */
61 #define CCR0_NC0 0x01 /* first 64K of each 1M memory region is non-cacheable */
62 #define CCR0_NC1 0x02 /* 640K-1M region is non-cacheable */
63 #define CCR0_A20M 0x04 /* enables A20M# input pin */
64 #define CCR0_KEN 0x08 /* enables KEN# input pin */
65 #define CCR0_FLUSH 0x10 /* enables FLUSH# input pin */
66 #define CCR0_BARB 0x20 /* flushes internal cache when entering hold state */
67 #define CCR0_CO 0x40 /* cache org: 1=direct mapped, 0=2x set assoc */
68 #define CCR0_SUSPEND 0x80 /* enables SUSP# and SUSPA# pins */
69
70 #define CCR1 0xc1 /* configuration control register 1 */
71 #define CCR1_RPL 0x01 /* enables RPLSET and RPLVAL# pins */
72 /* the remaining 7 bits of this register are reserved */
73
74 /*
75 * bits in the pentiums %cr4 register:
76 */
77
78 #define CR4_VME 0x00000001 /* virtual 8086 mode extension enable */
79 #define CR4_PVI 0x00000002 /* protected mode virtual interrupt enable */
80 #define CR4_TSD 0x00000004 /* restrict RDTSC instruction to cpl 0 only */
81 #define CR4_DE 0x00000008 /* debugging extension */
82 #define CR4_PSE 0x00000010 /* large (4MB) page size enable */
83 #define CR4_PAE 0x00000020 /* physical address extension enable */
84 #define CR4_MCE 0x00000040 /* machine check enable */
85 #define CR4_PGE 0x00000080 /* page global enable */
86 #define CR4_PCE 0x00000100 /* enable RDPMC instruction for all cpls */
87
88 /*
89 * CPUID "features" bits:
90 */
91
92 #define CPUID_FPU 0x00000001 /* processor has an FPU? */
93 #define CPUID_VME 0x00000002 /* has virtual mode (%cr4's VME/PVI) */
94 #define CPUID_DE 0x00000004 /* has debugging extension */
95 #define CPUID_PSE 0x00000008 /* has page 4MB page size extension */
96 #define CPUID_TSC 0x00000010 /* has time stamp counter */
97 #define CPUID_MSR 0x00000020 /* has mode specific registers */
98 #define CPUID_PAE 0x00000040 /* has phys address extension */
99 #define CPUID_MCE 0x00000080 /* has machine check exception */
100 #define CPUID_CX8 0x00000100 /* has CMPXCHG8B instruction */
101 #define CPUID_APIC 0x00000200 /* has enabled APIC */
102 #define CPUID_B10 0x00000400 /* reserved, MTRR */
103 #define CPUID_SEP 0x00000800 /* has SYSENTER/SYSEXIT extension */
104 #define CPUID_MTRR 0x00001000 /* has memory type range register */
105 #define CPUID_PGE 0x00002000 /* has page global extension */
106 #define CPUID_MCA 0x00004000 /* has machine check architecture */
107 #define CPUID_CMOV 0x00008000 /* has CMOVcc instruction */
108 #define CPUID_FGPAT 0x00010000 /* Page Attribute Table */
109 #define CPUID_PSE36 0x00020000 /* 36-bit PSE */
110 #define CPUID_PN 0x00040000 /* processor serial number */
111 #define CPUID_B19 0x00080000 /* reserved */
112 #define CPUID_B20 0x00100000 /* reserved */
113 #define CPUID_B21 0x00200000 /* reserved */
114 #define CPUID_B22 0x00400000 /* reserved */
115 #define CPUID_MMX 0x00800000 /* MMX supported */
116 #define CPUID_FXSR 0x01000000 /* fast FP/MMX save/restore */
117 #define CPUID_XMM 0x02000000 /* streaming SIMD extensions */
118 /* bits 26->31 also reserved. */
119
120 #define CPUID_FLAGS1 "\20\1FPU\2VME\3DE\4PSE\5TSC\6MSR\7PAE\10MCE\11CX8\12APIC\13B10\14SEP\15MTRR"
121 #define CPUID_FLAGS2 "\20\16PGE\17MCA\20CMOV\21FGPAT\22PSE36\23PN\24B19\25B20\26B21\27B22\30MMX\31FXSR\32XMM\33B26\34B27\35B28\36B29\37B30\40B31"
122
123 /*
124 * Model-specific registers for the i386 family
125 */
126 #define MSR_P5_MC_ADDR 0x000
127 #define MSR_P5_MC_TYPE 0x001
128 #define MSR_TSC 0x010
129 #define MSR_APICBASE 0x01b
130 #define MSR_EBL_CR_POWERON 0x02a
131 #define MSR_BIOS_UPDT_TRIG 0x079
132 #define MSR_BIOS_SIGN 0x08b
133 #define MSR_PERFCTR0 0x0c1
134 #define MSR_PERFCTR1 0x0c2
135 #define MSR_MTRRcap 0x0fe
136 #define MSR_MCG_CAP 0x179
137 #define MSR_MCG_STATUS 0x17a
138 #define MSR_MCG_CTL 0x17b
139 #define MSR_EVNTSEL0 0x186
140 #define MSR_EVNTSEL1 0x187
141 #define MSR_DEBUGCTLMSR 0x1d9
142 #define MSR_LASTBRANCHFROMIP 0x1db
143 #define MSR_LASTBRANCHTOIP 0x1dc
144 #define MSR_LASTINTFROMIP 0x1dd
145 #define MSR_LASTINTTOIP 0x1de
146 #define MSR_ROB_CR_BKUPTMPDR6 0x1e0
147 #define MSR_MTRRVarBase 0x200
148 #define MSR_MTRR64kBase 0x250
149 #define MSR_MTRR16kBase 0x258
150 #define MSR_MTRR4kBase 0x268
151 #define MSR_MTRRdefType 0x2ff
152 #define MSR_MC0_CTL 0x400
153 #define MSR_MC0_STATUS 0x401
154 #define MSR_MC0_ADDR 0x402
155 #define MSR_MC0_MISC 0x403
156 #define MSR_MC1_CTL 0x404
157 #define MSR_MC1_STATUS 0x405
158 #define MSR_MC1_ADDR 0x406
159 #define MSR_MC1_MISC 0x407
160 #define MSR_MC2_CTL 0x408
161 #define MSR_MC2_STATUS 0x409
162 #define MSR_MC2_ADDR 0x40a
163 #define MSR_MC2_MISC 0x40b
164 #define MSR_MC4_CTL 0x40c
165 #define MSR_MC4_STATUS 0x40d
166 #define MSR_MC4_ADDR 0x40e
167 #define MSR_MC4_MISC 0x40f
168 #define MSR_MC3_CTL 0x410
169 #define MSR_MC3_STATUS 0x411
170 #define MSR_MC3_ADDR 0x412
171 #define MSR_MC3_MISC 0x413
172
173 /*
174 * Constants related to MTRRs
175 */
176 #define MTRR_N64K 8 /* numbers of fixed-size entries */
177 #define MTRR_N16K 16
178 #define MTRR_N4K 64
179
180 /*
181 * the following four 3-byte registers control the non-cacheable regions.
182 * These registers must be written as three seperate bytes.
183 *
184 * NCRx+0: A31-A24 of starting address
185 * NCRx+1: A23-A16 of starting address
186 * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx.
187 *
188 * The non-cacheable region's starting address must be aligned to the
189 * size indicated by the NCR_SIZE_xx field.
190 */
191 #define NCR1 0xc4
192 #define NCR2 0xc7
193 #define NCR3 0xca
194 #define NCR4 0xcd
195
196 #define NCR_SIZE_0K 0
197 #define NCR_SIZE_4K 1
198 #define NCR_SIZE_8K 2
199 #define NCR_SIZE_16K 3
200 #define NCR_SIZE_32K 4
201 #define NCR_SIZE_64K 5
202 #define NCR_SIZE_128K 6
203 #define NCR_SIZE_256K 7
204 #define NCR_SIZE_512K 8
205 #define NCR_SIZE_1M 9
206 #define NCR_SIZE_2M 10
207 #define NCR_SIZE_4M 11
208 #define NCR_SIZE_8M 12
209 #define NCR_SIZE_16M 13
210 #define NCR_SIZE_32M 14
211 #define NCR_SIZE_4G 15
212
213