Home | History | Annotate | Line # | Download | only in include
specialreg.h revision 1.12
      1 /*	$NetBSD: specialreg.h,v 1.12 2000/09/13 03:37:04 thorpej Exp $	*/
      2 
      3 /*-
      4  * Copyright (c) 1991 The Regents of the University of California.
      5  * All rights reserved.
      6  *
      7  * Redistribution and use in source and binary forms, with or without
      8  * modification, are permitted provided that the following conditions
      9  * are met:
     10  * 1. Redistributions of source code must retain the above copyright
     11  *    notice, this list of conditions and the following disclaimer.
     12  * 2. Redistributions in binary form must reproduce the above copyright
     13  *    notice, this list of conditions and the following disclaimer in the
     14  *    documentation and/or other materials provided with the distribution.
     15  * 3. All advertising materials mentioning features or use of this software
     16  *    must display the following acknowledgement:
     17  *	This product includes software developed by the University of
     18  *	California, Berkeley and its contributors.
     19  * 4. Neither the name of the University nor the names of its contributors
     20  *    may be used to endorse or promote products derived from this software
     21  *    without specific prior written permission.
     22  *
     23  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     24  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     25  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     26  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     27  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     28  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     29  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     30  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     31  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     32  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     33  * SUCH DAMAGE.
     34  *
     35  *	@(#)specialreg.h	7.1 (Berkeley) 5/9/91
     36  */
     37 
     38 /*
     39  * Bits in 386 special registers:
     40  */
     41 #define	CR0_PE	0x00000001	/* Protected mode Enable */
     42 #define	CR0_MP	0x00000002	/* "Math" Present (NPX or NPX emulator) */
     43 #define	CR0_EM	0x00000004	/* EMulate non-NPX coproc. (trap ESC only) */
     44 #define	CR0_TS	0x00000008	/* Task Switched (if MP, trap ESC and WAIT) */
     45 #define	CR0_ET	0x00000010	/* Extension Type (387 (if set) vs 287) */
     46 #define	CR0_PG	0x80000000	/* PaGing enable */
     47 
     48 /*
     49  * Bits in 486 special registers:
     50  */
     51 #define CR0_NE	0x00000020	/* Numeric Error enable (EX16 vs IRQ13) */
     52 #define CR0_WP	0x00010000	/* Write Protect (honor PG_RW in all modes) */
     53 #define CR0_AM	0x00040000	/* Alignment Mask (set to enable AC flag) */
     54 #define	CR0_NW	0x20000000	/* Not Write-through */
     55 #define	CR0_CD	0x40000000	/* Cache Disable */
     56 
     57 /*
     58  * Cyrix 486 DLC special registers, accessable as IO ports.
     59  */
     60 #define CCR0	0xc0		/* configuration control register 0 */
     61 #define CCR0_NC0	0x01	/* first 64K of each 1M memory region is non-cacheable */
     62 #define CCR0_NC1	0x02	/* 640K-1M region is non-cacheable */
     63 #define CCR0_A20M	0x04	/* enables A20M# input pin */
     64 #define CCR0_KEN	0x08	/* enables KEN# input pin */
     65 #define CCR0_FLUSH	0x10	/* enables FLUSH# input pin */
     66 #define CCR0_BARB	0x20	/* flushes internal cache when entering hold state */
     67 #define CCR0_CO		0x40	/* cache org: 1=direct mapped, 0=2x set assoc */
     68 #define CCR0_SUSPEND	0x80	/* enables SUSP# and SUSPA# pins */
     69 
     70 #define CCR1	0xc1		/* configuration control register 1 */
     71 #define CCR1_RPL	0x01	/* enables RPLSET and RPLVAL# pins */
     72 /* the remaining 7 bits of this register are reserved */
     73 
     74 /*
     75  * bits in the pentiums %cr4 register:
     76  */
     77 
     78 #define CR4_VME	0x00000001	/* virtual 8086 mode extension enable */
     79 #define CR4_PVI 0x00000002	/* protected mode virtual interrupt enable */
     80 #define CR4_TSD 0x00000004	/* restrict RDTSC instruction to cpl 0 only */
     81 #define CR4_DE	0x00000008	/* debugging extension */
     82 #define CR4_PSE	0x00000010	/* large (4MB) page size enable */
     83 #define CR4_PAE 0x00000020	/* physical address extension enable */
     84 #define CR4_MCE	0x00000040	/* machine check enable */
     85 #define CR4_PGE	0x00000080	/* page global enable */
     86 #define CR4_PCE	0x00000100	/* enable RDPMC instruction for all cpls */
     87 
     88 /*
     89  * CPUID "features" bits:
     90  */
     91 
     92 #define CPUID_FPU	0x00000001	/* processor has an FPU? */
     93 #define CPUID_VME	0x00000002	/* has virtual mode (%cr4's VME/PVI) */
     94 #define CPUID_DE	0x00000004	/* has debugging extension */
     95 #define CPUID_PSE	0x00000008	/* has page 4MB page size extension */
     96 #define CPUID_TSC	0x00000010	/* has time stamp counter */
     97 #define CPUID_MSR	0x00000020	/* has mode specific registers */
     98 #define CPUID_PAE	0x00000040	/* has phys address extension */
     99 #define CPUID_MCE	0x00000080	/* has machine check exception */
    100 #define CPUID_CX8	0x00000100	/* has CMPXCHG8B instruction */
    101 #define CPUID_APIC	0x00000200	/* has enabled APIC */
    102 #define CPUID_B10	0x00000400	/* reserved, MTRR */
    103 #define CPUID_SEP	0x00000800	/* has SYSENTER/SYSEXIT extension */
    104 #define CPUID_MTRR	0x00001000	/* has memory type range register */
    105 #define CPUID_PGE	0x00002000	/* has page global extension */
    106 #define CPUID_MCA	0x00004000	/* has machine check architecture */
    107 #define CPUID_CMOV	0x00008000	/* has CMOVcc instruction */
    108 #define CPUID_FGPAT	0x00010000	/* Page Attribute Table */
    109 #define CPUID_PSE36	0x00020000	/* 36-bit PSE */
    110 #define CPUID_PN	0x00040000	/* processor serial number */
    111 #define CPUID_B19	0x00080000	/* reserved */
    112 #define CPUID_B20	0x00100000	/* reserved */
    113 #define CPUID_B21	0x00200000	/* reserved */
    114 #define CPUID_B22	0x00400000	/* reserved */
    115 #define CPUID_MMX	0x00800000	/* MMX supported */
    116 #define CPUID_FXSR	0x01000000	/* fast FP/MMX save/restore */
    117 #define CPUID_XMM	0x02000000	/* streaming SIMD extensions */
    118 /* bits 26->31 also reserved. */
    119 
    120 #define CPUID_FLAGS1	"\20\1FPU\2VME\3DE\4PSE\5TSC\6MSR\7PAE\10MCE\11CX8\12APIC\13B10\14SEP\15MTRR"
    121 #define CPUID_FLAGS2 "\20\16PGE\17MCA\20CMOV\21FGPAT\22PSE36\23PN\24B19\25B20\26B21\27B22\30MMX\31FXSR\32XMM\33B26\34B27\35B28\36B29\37B30\40B31"
    122 
    123 /*
    124  * Model-specific registers for the i386 family
    125  */
    126 #define MSR_P5_MC_ADDR		0x000	/* P5 only */
    127 #define MSR_P5_MC_TYPE		0x001	/* P5 only */
    128 #define MSR_TSC			0x010
    129 #define	MSR_CESR		0x011	/* P5 only (trap on P6) */
    130 #define	MSR_CTR0		0x012	/* P5 only (trap on P6) */
    131 #define	MSR_CTR1		0x013	/* P5 only (trap on P6) */
    132 #define MSR_APICBASE		0x01b
    133 #define MSR_EBL_CR_POWERON	0x02a
    134 #define	MSR_TEST_CTL		0x033
    135 #define MSR_BIOS_UPDT_TRIG	0x079
    136 #define	MSR_BBL_CR_D0		0x088	/* PII+ only */
    137 #define	MSR_BBL_CR_D1		0x089	/* PII+ only */
    138 #define	MSR_BBL_CR_D2		0x08a	/* PII+ only */
    139 #define MSR_BIOS_SIGN		0x08b
    140 #define MSR_PERFCTR0		0x0c1
    141 #define MSR_PERFCTR1		0x0c2
    142 #define MSR_MTRRcap		0x0fe
    143 #define	MSR_BBL_CR_ADDR		0x116	/* PII+ only */
    144 #define	MSR_BBL_CR_DECC		0x118	/* PII+ only */
    145 #define	MSR_BBL_CR_CTL		0x119	/* PII+ only */
    146 #define	MSR_BBL_CR_TRIG		0x11a	/* PII+ only */
    147 #define	MSR_BBL_CR_BUSY		0x11b	/* PII+ only */
    148 #define	MSR_BBL_CR_CTR3		0x11e	/* PII+ only */
    149 #define MSR_MCG_CAP		0x179
    150 #define MSR_MCG_STATUS		0x17a
    151 #define MSR_MCG_CTL		0x17b
    152 #define MSR_EVNTSEL0		0x186
    153 #define MSR_EVNTSEL1		0x187
    154 #define MSR_DEBUGCTLMSR		0x1d9
    155 #define MSR_LASTBRANCHFROMIP	0x1db
    156 #define MSR_LASTBRANCHTOIP	0x1dc
    157 #define MSR_LASTINTFROMIP	0x1dd
    158 #define MSR_LASTINTTOIP		0x1de
    159 #define MSR_ROB_CR_BKUPTMPDR6	0x1e0
    160 #define	MSR_MTRRphysBase0	0x200
    161 #define	MSR_MTRRphysMask0	0x201
    162 #define	MSR_MTRRphysBase1	0x202
    163 #define	MSR_MTRRphysMask1	0x203
    164 #define	MSR_MTRRphysBase2	0x204
    165 #define	MSR_MTRRphysMask2	0x205
    166 #define	MSR_MTRRphysBase3	0x206
    167 #define	MSR_MTRRphysMask3	0x207
    168 #define	MSR_MTRRphysBase4	0x208
    169 #define	MSR_MTRRphysMask4	0x209
    170 #define	MSR_MTRRphysBase5	0x20a
    171 #define	MSR_MTRRphysMask5	0x20b
    172 #define	MSR_MTRRphysBase6	0x20c
    173 #define	MSR_MTRRphysMask6	0x20d
    174 #define	MSR_MTRRphysBase7	0x20e
    175 #define	MSR_MTRRphysMask7	0x20f
    176 #define	MSR_MTRRfix64K_00000	0x250
    177 #define	MSR_MTRRfix16K_80000	0x258
    178 #define	MSR_MTRRfix16K_A0000	0x259
    179 #define	MSR_MTRRfix4K_C0000	0x268
    180 #define	MSR_MTRRfix4K_C8000	0x269
    181 #define	MSR_MTRRfix4K_D0000	0x26a
    182 #define	MSR_MTRRfix4K_D8000	0x26b
    183 #define	MSR_MTRRfix4K_E0000	0x26c
    184 #define	MSR_MTRRfix4K_E8000	0x26d
    185 #define	MSR_MTRRfix4K_F0000	0x26e
    186 #define	MSR_MTRRfix4K_F8000	0x26f
    187 #define MSR_MTRRdefType		0x2ff
    188 #define MSR_MC0_CTL		0x400
    189 #define MSR_MC0_STATUS		0x401
    190 #define MSR_MC0_ADDR		0x402
    191 #define MSR_MC0_MISC		0x403
    192 #define MSR_MC1_CTL		0x404
    193 #define MSR_MC1_STATUS		0x405
    194 #define MSR_MC1_ADDR		0x406
    195 #define MSR_MC1_MISC		0x407
    196 #define MSR_MC2_CTL		0x408
    197 #define MSR_MC2_STATUS		0x409
    198 #define MSR_MC2_ADDR		0x40a
    199 #define MSR_MC2_MISC		0x40b
    200 #define MSR_MC4_CTL		0x40c
    201 #define MSR_MC4_STATUS		0x40d
    202 #define MSR_MC4_ADDR		0x40e
    203 #define MSR_MC4_MISC		0x40f
    204 #define MSR_MC3_CTL		0x410
    205 #define MSR_MC3_STATUS		0x411
    206 #define MSR_MC3_ADDR		0x412
    207 #define MSR_MC3_MISC		0x413
    208 
    209 /*
    210  * Constants related to MTRRs
    211  */
    212 #define MTRR_N64K		8	/* numbers of fixed-size entries */
    213 #define MTRR_N16K		16
    214 #define MTRR_N4K		64
    215 
    216 /*
    217  * the following four 3-byte registers control the non-cacheable regions.
    218  * These registers must be written as three seperate bytes.
    219  *
    220  * NCRx+0: A31-A24 of starting address
    221  * NCRx+1: A23-A16 of starting address
    222  * NCRx+2: A15-A12 of starting address | NCR_SIZE_xx.
    223  *
    224  * The non-cacheable region's starting address must be aligned to the
    225  * size indicated by the NCR_SIZE_xx field.
    226  */
    227 #define NCR1	0xc4
    228 #define NCR2	0xc7
    229 #define NCR3	0xca
    230 #define NCR4	0xcd
    231 
    232 #define NCR_SIZE_0K	0
    233 #define NCR_SIZE_4K	1
    234 #define NCR_SIZE_8K	2
    235 #define NCR_SIZE_16K	3
    236 #define NCR_SIZE_32K	4
    237 #define NCR_SIZE_64K	5
    238 #define NCR_SIZE_128K	6
    239 #define NCR_SIZE_256K	7
    240 #define NCR_SIZE_512K	8
    241 #define NCR_SIZE_1M	9
    242 #define NCR_SIZE_2M	10
    243 #define NCR_SIZE_4M	11
    244 #define NCR_SIZE_8M	12
    245 #define NCR_SIZE_16M	13
    246 #define NCR_SIZE_32M	14
    247 #define NCR_SIZE_4G	15
    248 
    249 /*
    250  * Performance monitor events.
    251  *
    252  * Note that 586-class and 686-class CPUs have different performance
    253  * monitors available, and they are accessed differently:
    254  *
    255  *	686-class: `rdpmc' instruction
    256  *	586-class: `rdmsr' instruction, CESR MSR
    257  *
    258  * The descriptions of these events are too lenghy to include here.
    259  * See Appendix A of "Intel Architecture Software Developer's
    260  * Manual, Volume 3: System Programming" for more information.
    261  */
    262 
    263 /*
    264  * 686-class Event Selector MSR format.
    265  */
    266 
    267 #define	PMC6_EVTSEL_EVENT		0x000000ff
    268 #define	PMC6_EVTSEL_UNIT		0x0000ff00
    269 #define	PMC6_EVTSEL_UNIT_SHIFT		8
    270 #define	PMC6_EVTSEL_USR			(1 << 16)
    271 #define	PMC6_EVTSEL_OS			(1 << 17)
    272 #define	PMC6_EVTSEL_E			(1 << 18)
    273 #define	PMC6_EVTSEL_PC			(1 << 19)
    274 #define	PMC6_EVTSEL_INT			(1 << 20)
    275 #define	PMC6_EVTSEL_EN			(1 << 22)	/* PerfEvtSel0 only */
    276 #define	PMC6_EVTSEL_INV			(1 << 23)
    277 #define	PMC6_EVTSEL_COUNTER_MASK	0xff000000
    278 #define	PMC6_EVTSEL_COUNTER_MASK_SHIFT	24
    279 
    280 /* Data Cache Unit */
    281 #define	PMC6_DATA_MEM_REFS		0x43
    282 #define	PMC6_DCU_LINES_IN		0x45
    283 #define	PMC6_DCU_M_LINES_IN		0x46
    284 #define	PMC6_DCU_M_LINES_OUT		0x47
    285 #define	PMC6_DCU_MISS_OUTSTANDING	0x48
    286 
    287 /* Instruction Fetch Unit */
    288 #define	PMC6_IFU_IFETCH			0x80
    289 #define	PMC6_IFU_IFETCH_MISS		0x81
    290 #define	PMC6_ITLB_MISS			0x85
    291 #define	PMC6_IFU_MEM_STALL		0x86
    292 #define	PMC6_ILD_STALL			0x87
    293 
    294 /* L2 Cache */
    295 #define	PMC6_L2_IFETCH			0x28
    296 #define	PMC6_L2_LD			0x29
    297 #define	PMC6_L2_ST			0x2a
    298 #define	PMC6_L2_LINES_IN		0x24
    299 #define	PMC6_L2_LINES_OUT		0x26
    300 #define	PMC6_L2_M_LINES_INM		0x25
    301 #define	PMC6_L2_M_LINES_OUTM		0x27
    302 #define	PMC6_L2_RQSTS			0x2e
    303 #define	PMC6_L2_ADS			0x21
    304 #define	PMC6_L2_DBUS_BUSY		0x22
    305 #define	PMC6_L2_DBUS_BUSY_RD		0x23
    306 
    307 /* External Bus Logic */
    308 #define	PMC6_BUS_DRDY_CLOCKS		0x62
    309 #define	PMC6_BUS_LOCK_CLOCKS		0x63
    310 #define	PMC6_BUS_REQ_OUTSTANDING	0x60
    311 #define	PMC6_BUS_TRAN_BRD		0x65
    312 #define	PMC6_BUS_TRAN_RFO		0x66
    313 #define	PMC6_BUS_TRANS_WB		0x67
    314 #define	PMC6_BUS_TRAN_IFETCH		0x68
    315 #define	PMC6_BUS_TRAN_INVAL		0x69
    316 #define	PMC6_BUS_TRAN_PWR		0x6a
    317 #define	PMC6_BUS_TRANS_P		0x6b
    318 #define	PMC6_BUS_TRANS_IO		0x6c
    319 #define	PMC6_BUS_TRAN_DEF		0x6d
    320 #define	PMC6_BUS_TRAN_BURST		0x6e
    321 #define	PMC6_BUS_TRAN_ANY		0x70
    322 #define	PMC6_BUS_TRAN_MEM		0x6f
    323 #define	PMC6_BUS_DATA_RCV		0x64
    324 #define	PMC6_BUS_BNR_DRV		0x61
    325 #define	PMC6_BUS_HIT_DRV		0x7a
    326 #define	PMC6_BUS_HITM_DRDV		0x7b
    327 #define	PMC6_BUS_SNOOP_STALL		0x7e
    328 
    329 /* Floating Point Unit */
    330 #define	PMC6_FLOPS			0xc1
    331 #define	PMC6_FP_COMP_OPS_EXE		0x10
    332 #define	PMC6_FP_ASSIST			0x11
    333 #define	PMC6_MUL			0x12
    334 #define	PMC6_DIV			0x12
    335 #define	PMC6_CYCLES_DIV_BUSY		0x14
    336 
    337 /* Memory Ordering */
    338 #define	PMC6_LD_BLOCKS			0x03
    339 #define	PMC6_DB_DRAINS			0x04
    340 #define	PMC6_MISALIGN_MEM_REF		0x05
    341 #define	PMC6_EMON_KNI_PREF_DISPATCHED	0x07	/* P-III only */
    342 #define	PMC6_EMON_KNI_PREF_MISS		0x4b	/* P-III only */
    343 
    344 /* Instruction Decoding and Retirement */
    345 #define	PMC6_INST_RETIRED		0xc0
    346 #define	PMC6_UOPS_RETIRED		0xc2
    347 #define	PMC6_INST_DECODED		0xd0
    348 #define	PMC6_EMON_KNI_INST_RETIRED	0xd8
    349 #define	PMC6_EMON_KNI_COMP_INST_RET	0xd9
    350 
    351 /* Interrupts */
    352 #define	PMC6_HW_INT_RX			0xc8
    353 #define	PMC6_CYCLES_INT_MASKED		0xc6
    354 #define	PMC6_CYCLES_INT_PENDING_AND_MASKED 0xc7
    355 
    356 /* Branches */
    357 #define	PMC6_BR_INST_RETIRED		0xc4
    358 #define	PMC6_BR_MISS_PRED_RETIRED	0xc5
    359 #define	PMC6_BR_TAKEN_RETIRED		0xc9
    360 #define	PMC6_BR_MISS_PRED_TAKEN_RET	0xca
    361 #define	PMC6_BR_INST_DECODED		0xe0
    362 #define	PMC6_BTB_MISSES			0xe2
    363 #define	PMC6_BR_BOGUS			0xe4
    364 #define	PMC6_BACLEARS			0xe6
    365 
    366 /* Stalls */
    367 #define	PMC6_RESOURCE_STALLS		0xa2
    368 #define	PMC6_PARTIAL_RAT_STALLS		0xd2
    369 
    370 /* Segment Register Loads */
    371 #define	PMC6_SEGMENT_REG_LOADS		0x06
    372 
    373 /* Clocks */
    374 #define	PMC6_CPU_CLK_UNHALTED		0x79
    375 
    376 /* MMX Unit */
    377 #define	PMC6_MMX_INSTR_EXEC		0xb0	/* Celeron, P-II, P-IIX only */
    378 #define	PMC6_MMX_SAT_INSTR_EXEC		0xb1	/* P-II and P-III only */
    379 #define	PMC6_MMX_UOPS_EXEC		0xb2	/* P-II and P-III only */
    380 #define	PMC6_MMX_INSTR_TYPE_EXEC	0xb3	/* P-II and P-III only */
    381 #define	PMC6_FP_MMX_TRANS		0xcc	/* P-II and P-III only */
    382 #define	PMC6_MMX_ASSIST			0xcd	/* P-II and P-III only */
    383 #define	PMC6_MMX_INSTR_RET		0xc3	/* P-II only */
    384 
    385 /* Segment Register Renaming */
    386 #define	PMC6_SEG_RENAME_STALLS		0xd4	/* P-II and P-III only */
    387 #define	PMC6_SEG_REG_RENAMES		0xd5	/* P-II and P-III only */
    388 #define	PMC6_RET_SEG_RENAMES		0xd6	/* P-II and P-III only */
    389