amd756reg.h revision 1.1 1 1.1 uch /* $NetBSD: amd756reg.h,v 1.1 2001/04/19 17:32:40 uch Exp $ */
2 1.1 uch
3 1.1 uch /*-
4 1.1 uch * Copyright (c) 2001 The NetBSD Foundation, Inc.
5 1.1 uch * All rights reserved.
6 1.1 uch *
7 1.1 uch * Redistribution and use in source and binary forms, with or without
8 1.1 uch * modification, are permitted provided that the following conditions
9 1.1 uch * are met:
10 1.1 uch * 1. Redistributions of source code must retain the above copyright
11 1.1 uch * notice, this list of conditions and the following disclaimer.
12 1.1 uch * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 uch * notice, this list of conditions and the following disclaimer in the
14 1.1 uch * documentation and/or other materials provided with the distribution.
15 1.1 uch * 3. All advertising materials mentioning features or use of this software
16 1.1 uch * must display the following acknowledgement:
17 1.1 uch * This product includes software developed by the NetBSD
18 1.1 uch * Foundation, Inc. and its contributors.
19 1.1 uch * 4. Neither the name of The NetBSD Foundation nor the names of its
20 1.1 uch * contributors may be used to endorse or promote products derived
21 1.1 uch * from this software without specific prior written permission.
22 1.1 uch *
23 1.1 uch * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
24 1.1 uch * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
25 1.1 uch * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
26 1.1 uch * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
27 1.1 uch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
28 1.1 uch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
29 1.1 uch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
30 1.1 uch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
31 1.1 uch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
32 1.1 uch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
33 1.1 uch * POSSIBILITY OF SUCH DAMAGE.
34 1.1 uch */
35 1.1 uch
36 1.1 uch /*
37 1.1 uch * Register definitions for the AMD756 Peripheral Bus Controller.
38 1.1 uch */
39 1.1 uch
40 1.1 uch /*
41 1.1 uch * Edge Triggered Interrupt Select register. (0x54)
42 1.1 uch * bits 7-4: reserved
43 1.1 uch * bit 3: Edge Triggered Interrupt Select for PCI Interrupt D
44 1.1 uch * bit 2: Edge Triggered Interrupt Select for PCI Interrupt C
45 1.1 uch * bit 1: Edge Triggered Interrupt Select for PCI Interrupt B
46 1.1 uch * bit 0: Edge Triggered Interrupt Select for PCI Interrupt A
47 1.1 uch * 0 = active Low and level triggered
48 1.1 uch * 1 = active High and edge triggered
49 1.1 uch *
50 1.1 uch * PIRQ Select register. (0x56-57)
51 1.1 uch * bits 15-12: PIRQD# Select
52 1.1 uch * bits 11-8: PIRQD# Select
53 1.1 uch * bits 7-4: PIRQD# Select
54 1.1 uch * bits 3-0: PIRQD# Select
55 1.1 uch * 0000: Reserved 0100: IRQ4 1000: Reserved 1100: IRQ12
56 1.1 uch * 0001: IRQ1 0101: IRQ5 1001: IRQ9 1101: Reserved
57 1.1 uch * 0010: Reserved 0110: IRQ6 1010: IRQ10 1110: IRQ14
58 1.1 uch * 0011: IRQ3 0111: IRQ7 1011: IRQ11 1111: IRQ15
59 1.1 uch */
60 1.1 uch #define AMD756_CFG_PIR 0x54
61 1.1 uch
62 1.1 uch #define AMD756_GET_EDGESEL(ph) \
63 1.1 uch (pci_conf_read((ph)->ph_pc, (ph)->ph_tag, AMD756_CFG_PIR) \
64 1.1 uch & 0xff)
65 1.1 uch
66 1.1 uch #define AMD756_GET_PIIRQSEL(ph) \
67 1.1 uch (pci_conf_read((ph)->ph_pc, (ph)->ph_tag, AMD756_CFG_PIR) \
68 1.1 uch >> 16)
69 1.1 uch
70 1.1 uch #define AMD756_SET_EDGESEL(ph, n) \
71 1.1 uch pci_conf_write((ph)->ph_pc, (ph)->ph_tag, AMD756_CFG_PIR, \
72 1.1 uch (pci_conf_read((ph)->ph_pc, (ph)->ph_tag, AMD756_CFG_PIR) \
73 1.1 uch & 0xffff0000) | (n))
74 1.1 uch
75 1.1 uch #define AMD756_SET_PIIRQSEL(ph, n) \
76 1.1 uch pci_conf_write((ph)->ph_pc, (ph)->ph_tag, AMD756_CFG_PIR, \
77 1.1 uch (pci_conf_read((ph)->ph_pc, (ph)->ph_tag, AMD756_CFG_PIR) \
78 1.1 uch & 0x000000ff) | ((n) << 16))
79 1.1 uch
80 1.1 uch #define AMD756_PIRQ_MASK 0xdefa
81 1.1 uch #define AMD756_LEGAL_LINK(link) ((link) >= 0 && (link) <= 3)
82 1.1 uch #define AMD756_LEGAL_IRQ(irq) ((irq) >= 0 && (irq) <= 15 && \
83 1.1 uch ((1 << (irq)) & AMD756_PIRQ_MASK) != 0)
84