Home | History | Annotate | Line # | Download | only in pci
elan520.c revision 1.27
      1  1.27    dyoung /*	$NetBSD: elan520.c,v 1.27 2008/03/26 15:49:03 dyoung Exp $	*/
      2   1.1   thorpej 
      3   1.1   thorpej /*-
      4   1.1   thorpej  * Copyright (c) 2002 The NetBSD Foundation, Inc.
      5   1.1   thorpej  * All rights reserved.
      6   1.1   thorpej  *
      7   1.1   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1   thorpej  * by Jason R. Thorpe.
      9   1.1   thorpej  *
     10   1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     11   1.1   thorpej  * modification, are permitted provided that the following conditions
     12   1.1   thorpej  * are met:
     13   1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     14   1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     15   1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     17   1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     18   1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     19   1.1   thorpej  *    must display the following acknowledgement:
     20   1.1   thorpej  *	This product includes software developed by the NetBSD
     21   1.1   thorpej  *	Foundation, Inc. and its contributors.
     22   1.1   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23   1.1   thorpej  *    contributors may be used to endorse or promote products derived
     24   1.1   thorpej  *    from this software without specific prior written permission.
     25   1.1   thorpej  *
     26   1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27   1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28   1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29   1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30   1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31   1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32   1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33   1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34   1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35   1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36   1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     37   1.1   thorpej  */
     38   1.1   thorpej 
     39   1.1   thorpej /*
     40   1.1   thorpej  * Device driver for the AMD Elan SC520 System Controller.  This attaches
     41   1.1   thorpej  * where the "pchb" driver might normally attach, and provides support for
     42   1.1   thorpej  * extra features on the SC520, such as the watchdog timer and GPIO.
     43   1.1   thorpej  *
     44   1.1   thorpej  * Information about the GP bus echo bug work-around is from code posted
     45   1.1   thorpej  * to the "soekris-tech" mailing list by Jasper Wallace.
     46   1.1   thorpej  */
     47   1.1   thorpej 
     48   1.1   thorpej #include <sys/cdefs.h>
     49   1.1   thorpej 
     50  1.27    dyoung __KERNEL_RCSID(0, "$NetBSD: elan520.c,v 1.27 2008/03/26 15:49:03 dyoung Exp $");
     51   1.1   thorpej 
     52   1.1   thorpej #include <sys/param.h>
     53   1.1   thorpej #include <sys/systm.h>
     54  1.22    dyoung #include <sys/time.h>
     55   1.1   thorpej #include <sys/device.h>
     56  1.19    dyoung #include <sys/gpio.h>
     57  1.19    dyoung #include <sys/mutex.h>
     58   1.1   thorpej #include <sys/wdog.h>
     59   1.1   thorpej 
     60   1.5   thorpej #include <uvm/uvm_extern.h>
     61   1.5   thorpej 
     62   1.1   thorpej #include <machine/bus.h>
     63   1.1   thorpej 
     64   1.1   thorpej #include <dev/pci/pcivar.h>
     65   1.1   thorpej 
     66   1.1   thorpej #include <dev/pci/pcidevs.h>
     67   1.1   thorpej 
     68  1.10  drochner #include "gpio.h"
     69  1.10  drochner #if NGPIO > 0
     70   1.9       riz #include <dev/gpio/gpiovar.h>
     71  1.10  drochner #endif
     72   1.9       riz 
     73   1.1   thorpej #include <arch/i386/pci/elan520reg.h>
     74   1.1   thorpej 
     75   1.1   thorpej #include <dev/sysmon/sysmonvar.h>
     76   1.1   thorpej 
     77  1.22    dyoung #define	ELAN_IRQ	1
     78  1.23    dyoung #define	PG0_PROT_SIZE	PAGE_SIZE
     79  1.22    dyoung 
     80   1.1   thorpej struct elansc_softc {
     81   1.1   thorpej 	struct device sc_dev;
     82  1.22    dyoung 	device_t sc_par;
     83  1.22    dyoung 	device_t sc_pex;
     84  1.22    dyoung 
     85  1.22    dyoung 	pci_chipset_tag_t sc_pc;
     86  1.22    dyoung 	pcitag_t sc_tag;
     87   1.1   thorpej 	bus_space_tag_t sc_memt;
     88   1.1   thorpej 	bus_space_handle_t sc_memh;
     89   1.1   thorpej 	int sc_echobug;
     90   1.1   thorpej 
     91  1.19    dyoung 	kmutex_t sc_mtx;
     92  1.19    dyoung 
     93   1.1   thorpej 	struct sysmon_wdog sc_smw;
     94  1.22    dyoung 	void		*sc_eih;
     95  1.22    dyoung 	void		*sc_pih;
     96  1.22    dyoung 	void		*sc_sh;
     97  1.22    dyoung 	uint8_t		sc_mpicmode;
     98  1.22    dyoung 	uint8_t		sc_picicr;
     99  1.23    dyoung 	int		sc_pg0par;
    100  1.27    dyoung 	int		sc_textpar[3];
    101  1.11       riz #if NGPIO > 0
    102   1.9       riz 	/* GPIO interface */
    103   1.9       riz 	struct gpio_chipset_tag sc_gpio_gc;
    104   1.9       riz 	gpio_pin_t sc_gpio_pins[ELANSC_PIO_NPINS];
    105  1.11       riz #endif
    106   1.1   thorpej };
    107   1.1   thorpej 
    108  1.22    dyoung int elansc_wpvnmi = 1;
    109  1.22    dyoung int elansc_pcinmi = 1;
    110  1.23    dyoung int elansc_do_protect_pg0 = 1;
    111  1.22    dyoung 
    112  1.10  drochner #if NGPIO > 0
    113   1.9       riz static int	elansc_gpio_pin_read(void *, int);
    114   1.9       riz static void	elansc_gpio_pin_write(void *, int, int);
    115   1.9       riz static void	elansc_gpio_pin_ctl(void *, int, int);
    116  1.10  drochner #endif
    117   1.9       riz 
    118  1.22    dyoung static void elansc_print_par(device_t, int, uint32_t);
    119  1.22    dyoung static void elanpex_intr_establish(device_t, struct elansc_softc *);
    120  1.22    dyoung static void elanpar_intr_establish(device_t, struct elansc_softc *);
    121  1.22    dyoung static void elanpex_intr_disestablish(struct elansc_softc *);
    122  1.22    dyoung static void elanpar_intr_disestablish(struct elansc_softc *);
    123  1.26    dyoung static bool elanpar_shutdown(device_t, int);
    124  1.26    dyoung static bool elanpex_shutdown(device_t, int);
    125  1.22    dyoung 
    126  1.27    dyoung static void elansc_protect(struct elansc_softc *, int, paddr_t, uint32_t);
    127  1.27    dyoung 
    128   1.1   thorpej static void
    129  1.19    dyoung elansc_childdetached(device_t self, device_t child)
    130  1.19    dyoung {
    131  1.22    dyoung 	struct elansc_softc *sc = device_private(self);
    132  1.22    dyoung 
    133  1.22    dyoung 	if (child == sc->sc_par)
    134  1.22    dyoung 		sc->sc_par = NULL;
    135  1.22    dyoung 	if (child == sc->sc_pex)
    136  1.22    dyoung 		sc->sc_pex = NULL;
    137  1.22    dyoung 	/* elansc does not presently keep a pointer to
    138  1.22    dyoung 	 * the gpio, so there is nothing to do if it is detached.
    139  1.19    dyoung 	 */
    140  1.19    dyoung }
    141  1.19    dyoung 
    142  1.19    dyoung static void
    143   1.1   thorpej elansc_wdogctl_write(struct elansc_softc *sc, uint16_t val)
    144   1.1   thorpej {
    145   1.6  christos 	uint8_t echo_mode = 0; /* XXX: gcc */
    146   1.1   thorpej 
    147  1.19    dyoung 	KASSERT(mutex_owned(&sc->sc_mtx));
    148   1.1   thorpej 
    149   1.1   thorpej 	/* Switch off GP bus echo mode if we need to. */
    150   1.1   thorpej 	if (sc->sc_echobug) {
    151   1.1   thorpej 		echo_mode = bus_space_read_1(sc->sc_memt, sc->sc_memh,
    152   1.1   thorpej 		    MMCR_GPECHO);
    153   1.1   thorpej 		bus_space_write_1(sc->sc_memt, sc->sc_memh,
    154   1.1   thorpej 		    MMCR_GPECHO, echo_mode & ~GPECHO_GP_ECHO_ENB);
    155   1.1   thorpej 	}
    156   1.1   thorpej 
    157   1.1   thorpej 	/* Unlock the register. */
    158   1.1   thorpej 	bus_space_write_2(sc->sc_memt, sc->sc_memh, MMCR_WDTMRCTL,
    159   1.1   thorpej 	    WDTMRCTL_UNLOCK1);
    160   1.1   thorpej 	bus_space_write_2(sc->sc_memt, sc->sc_memh, MMCR_WDTMRCTL,
    161   1.1   thorpej 	    WDTMRCTL_UNLOCK2);
    162   1.1   thorpej 
    163   1.1   thorpej 	/* Write the value. */
    164   1.1   thorpej 	bus_space_write_2(sc->sc_memt, sc->sc_memh, MMCR_WDTMRCTL, val);
    165   1.1   thorpej 
    166   1.1   thorpej 	/* Switch GP bus echo mode back. */
    167   1.1   thorpej 	if (sc->sc_echobug)
    168   1.1   thorpej 		bus_space_write_1(sc->sc_memt, sc->sc_memh, MMCR_GPECHO,
    169   1.1   thorpej 		    echo_mode);
    170   1.1   thorpej }
    171   1.1   thorpej 
    172   1.1   thorpej static void
    173   1.1   thorpej elansc_wdogctl_reset(struct elansc_softc *sc)
    174   1.1   thorpej {
    175   1.7  christos 	uint8_t echo_mode = 0/* XXX: gcc */;
    176   1.1   thorpej 
    177  1.19    dyoung 	KASSERT(mutex_owned(&sc->sc_mtx));
    178   1.1   thorpej 
    179   1.1   thorpej 	/* Switch off GP bus echo mode if we need to. */
    180   1.1   thorpej 	if (sc->sc_echobug) {
    181   1.1   thorpej 		echo_mode = bus_space_read_1(sc->sc_memt, sc->sc_memh,
    182   1.1   thorpej 		    MMCR_GPECHO);
    183   1.1   thorpej 		bus_space_write_1(sc->sc_memt, sc->sc_memh,
    184   1.1   thorpej 		    MMCR_GPECHO, echo_mode & ~GPECHO_GP_ECHO_ENB);
    185   1.1   thorpej 	}
    186   1.1   thorpej 
    187   1.1   thorpej 	/* Reset the watchdog. */
    188   1.1   thorpej 	bus_space_write_2(sc->sc_memt, sc->sc_memh, MMCR_WDTMRCTL,
    189   1.1   thorpej 	    WDTMRCTL_RESET1);
    190   1.1   thorpej 	bus_space_write_2(sc->sc_memt, sc->sc_memh, MMCR_WDTMRCTL,
    191   1.1   thorpej 	    WDTMRCTL_RESET2);
    192   1.1   thorpej 
    193   1.1   thorpej 	/* Switch GP bus echo mode back. */
    194   1.1   thorpej 	if (sc->sc_echobug)
    195   1.1   thorpej 		bus_space_write_1(sc->sc_memt, sc->sc_memh, MMCR_GPECHO,
    196   1.1   thorpej 		    echo_mode);
    197   1.1   thorpej }
    198   1.1   thorpej 
    199   1.1   thorpej static const struct {
    200   1.1   thorpej 	int	period;		/* whole seconds */
    201   1.1   thorpej 	uint16_t exp;		/* exponent select */
    202   1.1   thorpej } elansc_wdog_periods[] = {
    203   1.1   thorpej 	{ 1,	WDTMRCTL_EXP_SEL25 },
    204   1.1   thorpej 	{ 2,	WDTMRCTL_EXP_SEL26 },
    205   1.1   thorpej 	{ 4,	WDTMRCTL_EXP_SEL27 },
    206   1.1   thorpej 	{ 8,	WDTMRCTL_EXP_SEL28 },
    207   1.1   thorpej 	{ 16,	WDTMRCTL_EXP_SEL29 },
    208   1.1   thorpej 	{ 32,	WDTMRCTL_EXP_SEL30 },
    209   1.1   thorpej 	{ 0,	0 },
    210   1.1   thorpej };
    211   1.1   thorpej 
    212   1.1   thorpej static int
    213  1.19    dyoung elansc_wdog_arm(struct elansc_softc *sc)
    214   1.1   thorpej {
    215  1.19    dyoung 	struct sysmon_wdog *smw = &sc->sc_smw;
    216   1.1   thorpej 	int i;
    217   1.7  christos 	uint16_t exp_sel = 0; /* XXX: gcc */
    218   1.1   thorpej 
    219  1.19    dyoung 	KASSERT(mutex_owned(&sc->sc_mtx));
    220  1.17    dyoung 
    221  1.19    dyoung 	if (smw->smw_period == WDOG_PERIOD_DEFAULT) {
    222  1.19    dyoung 		smw->smw_period = 32;
    223  1.19    dyoung 		exp_sel = WDTMRCTL_EXP_SEL30;
    224   1.1   thorpej 	} else {
    225  1.19    dyoung 		for (i = 0; elansc_wdog_periods[i].period != 0; i++) {
    226  1.19    dyoung 			if (elansc_wdog_periods[i].period ==
    227  1.19    dyoung 			    smw->smw_period) {
    228  1.19    dyoung 				exp_sel = elansc_wdog_periods[i].exp;
    229  1.19    dyoung 				break;
    230   1.1   thorpej 			}
    231   1.1   thorpej 		}
    232  1.19    dyoung 		if (elansc_wdog_periods[i].period == 0)
    233  1.19    dyoung 			return EINVAL;
    234   1.1   thorpej 	}
    235  1.19    dyoung 	elansc_wdogctl_write(sc, WDTMRCTL_ENB |
    236  1.19    dyoung 	    WDTMRCTL_WRST_ENB | exp_sel);
    237  1.19    dyoung 	elansc_wdogctl_reset(sc);
    238  1.19    dyoung 	return 0;
    239  1.19    dyoung }
    240  1.19    dyoung 
    241  1.19    dyoung static int
    242  1.19    dyoung elansc_wdog_setmode(struct sysmon_wdog *smw)
    243  1.19    dyoung {
    244  1.19    dyoung 	struct elansc_softc *sc = smw->smw_cookie;
    245  1.19    dyoung 	int rc = 0;
    246  1.19    dyoung 
    247  1.19    dyoung 	mutex_enter(&sc->sc_mtx);
    248  1.19    dyoung 
    249  1.19    dyoung 	if (!device_is_active(&sc->sc_dev))
    250  1.19    dyoung 		rc = EBUSY;
    251  1.19    dyoung 	else if ((smw->smw_mode & WDOG_MODE_MASK) == WDOG_MODE_DISARMED) {
    252  1.19    dyoung 		elansc_wdogctl_write(sc,
    253  1.19    dyoung 		    WDTMRCTL_WRST_ENB | WDTMRCTL_EXP_SEL30);
    254  1.19    dyoung 	} else
    255  1.19    dyoung 		rc = elansc_wdog_arm(sc);
    256  1.19    dyoung 
    257  1.19    dyoung 	mutex_exit(&sc->sc_mtx);
    258  1.19    dyoung 	return rc;
    259   1.1   thorpej }
    260   1.1   thorpej 
    261   1.1   thorpej static int
    262   1.1   thorpej elansc_wdog_tickle(struct sysmon_wdog *smw)
    263   1.1   thorpej {
    264   1.1   thorpej 	struct elansc_softc *sc = smw->smw_cookie;
    265   1.1   thorpej 
    266  1.19    dyoung 	mutex_enter(&sc->sc_mtx);
    267   1.1   thorpej 	elansc_wdogctl_reset(sc);
    268  1.19    dyoung 	mutex_exit(&sc->sc_mtx);
    269  1.19    dyoung 	return 0;
    270   1.1   thorpej }
    271   1.1   thorpej 
    272   1.1   thorpej static int
    273  1.21    dyoung elansc_match(device_t parent, struct cfdata *match, void *aux)
    274   1.1   thorpej {
    275   1.1   thorpej 	struct pci_attach_args *pa = aux;
    276   1.1   thorpej 
    277   1.1   thorpej 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_AMD &&
    278   1.1   thorpej 	    PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_AMD_SC520_SC)
    279   1.1   thorpej 		return (10);	/* beat pchb */
    280   1.1   thorpej 
    281   1.1   thorpej 	return (0);
    282   1.1   thorpej }
    283   1.1   thorpej 
    284   1.1   thorpej static const char *elansc_speeds[] = {
    285   1.1   thorpej 	"(reserved 00)",
    286   1.1   thorpej 	"100MHz",
    287   1.1   thorpej 	"133MHz",
    288   1.1   thorpej 	"(reserved 11)",
    289   1.1   thorpej };
    290   1.1   thorpej 
    291  1.22    dyoung static int
    292  1.22    dyoung elanpar_intr(void *arg)
    293  1.22    dyoung {
    294  1.22    dyoung 	struct elansc_softc *sc = arg;
    295  1.22    dyoung 	uint16_t wpvsta;
    296  1.22    dyoung 	unsigned win;
    297  1.22    dyoung 	uint32_t par;
    298  1.22    dyoung 	const char *wpvstr;
    299  1.22    dyoung 
    300  1.22    dyoung 	wpvsta = bus_space_read_2(sc->sc_memt, sc->sc_memh, MMCR_WPVSTA);
    301  1.22    dyoung 
    302  1.22    dyoung 	if ((wpvsta & MMCR_WPVSTA_WPV_STA) == 0)
    303  1.22    dyoung 		return 0;
    304  1.22    dyoung 
    305  1.22    dyoung 	win = __SHIFTOUT(wpvsta, MMCR_WPVSTA_WPV_WINDOW);
    306  1.22    dyoung 
    307  1.22    dyoung 	par = bus_space_read_4(sc->sc_memt, sc->sc_memh, MMCR_PAR(win));
    308  1.22    dyoung 
    309  1.22    dyoung 	bus_space_write_2(sc->sc_memt, sc->sc_memh, MMCR_WPVSTA,
    310  1.22    dyoung 	    MMCR_WPVSTA_WPV_STA);
    311  1.22    dyoung 
    312  1.22    dyoung 	switch (wpvsta & MMCR_WPVSTA_WPV_MSTR) {
    313  1.22    dyoung 	case MMCR_WPVSTA_WPV_MSTR_CPU:
    314  1.22    dyoung 		wpvstr = "cpu";
    315  1.22    dyoung 		break;
    316  1.22    dyoung 	case MMCR_WPVSTA_WPV_MSTR_PCI:
    317  1.22    dyoung 		wpvstr = "pci";
    318  1.22    dyoung 		break;
    319  1.22    dyoung 	case MMCR_WPVSTA_WPV_MSTR_GP:
    320  1.22    dyoung 		wpvstr = "gp";
    321  1.22    dyoung 		break;
    322  1.22    dyoung 	default:
    323  1.22    dyoung 		wpvstr = "unknown";
    324  1.22    dyoung 		break;
    325  1.22    dyoung 	}
    326  1.22    dyoung 	aprint_error_dev(sc->sc_par,
    327  1.22    dyoung 	    "%s violated write-protect window %u\n", wpvstr, win);
    328  1.22    dyoung 	elansc_print_par(sc->sc_par, win, par);
    329  1.22    dyoung 	return 0;
    330  1.22    dyoung }
    331  1.22    dyoung 
    332  1.22    dyoung static int
    333  1.22    dyoung elanpex_intr(void *arg)
    334  1.22    dyoung {
    335  1.22    dyoung 	static struct {
    336  1.22    dyoung 		const char *string;
    337  1.22    dyoung 		bool nonfatal;
    338  1.22    dyoung 	} cmd[16] = {
    339  1.22    dyoung 		  [0] =	{.string = "not latched"}
    340  1.22    dyoung 		, [1] =	{.string = "special cycle"}
    341  1.22    dyoung 		, [2] =	{.string = "i/o read"}
    342  1.22    dyoung 		, [3] =	{.string = "i/o write"}
    343  1.22    dyoung 		, [4] =	{.string = "4"}
    344  1.22    dyoung 		, [5] =	{.string = "5"}
    345  1.22    dyoung 		, [6] =	{.string = "memory rd"}
    346  1.22    dyoung 		, [7] =	{.string = "memory wr"}
    347  1.22    dyoung 		, [8] =	{.string = "8"}
    348  1.22    dyoung 		, [9] =	{.string = "9"}
    349  1.22    dyoung 		, [10] = {.string = "cfg rd", .nonfatal = true}
    350  1.22    dyoung 		, [11] = {.string = "cfg wr"}
    351  1.22    dyoung 		, [12] = {.string = "memory rd mul"}
    352  1.22    dyoung 		, [13] = {.string = "dual-address cycle"}
    353  1.22    dyoung 		, [14] = {.string = "memory rd line"}
    354  1.22    dyoung 		, [15] = {.string = "memory wr & inv"}
    355  1.22    dyoung 	};
    356  1.22    dyoung 
    357  1.22    dyoung 	static const struct {
    358  1.22    dyoung 		uint16_t bit;
    359  1.22    dyoung 		const char *msg;
    360  1.22    dyoung 	} mmsg[] = {
    361  1.22    dyoung 		  {MMCR_HBMSTIRQSTA_M_RTRTO_IRQ_STA, "retry timeout"}
    362  1.22    dyoung 		, {MMCR_HBMSTIRQSTA_M_TABRT_IRQ_STA, "target abort"}
    363  1.22    dyoung 		, {MMCR_HBMSTIRQSTA_M_MABRT_IRQ_STA, "abort"}
    364  1.22    dyoung 		, {MMCR_HBMSTIRQSTA_M_SERR_IRQ_STA, "system error"}
    365  1.22    dyoung 		, {MMCR_HBMSTIRQSTA_M_RPER_IRQ_STA, "received parity error"}
    366  1.22    dyoung 		, {MMCR_HBMSTIRQSTA_M_DPER_IRQ_STA, "detected parity error"}
    367  1.22    dyoung 	}, tmsg[] = {
    368  1.22    dyoung 		  {MMCR_HBTGTIRQSTA_T_DLYTO_IRQ_STA, "delayed txn timeout"}
    369  1.22    dyoung 		, {MMCR_HBTGTIRQSTA_T_APER_IRQ_STA, "address parity"}
    370  1.22    dyoung 		, {MMCR_HBTGTIRQSTA_T_DPER_IRQ_STA, "data parity"}
    371  1.22    dyoung 	};
    372  1.22    dyoung 	uint8_t pciarbsta;
    373  1.22    dyoung 	uint16_t mstcmd, mstirq, tgtid, tgtirq;
    374  1.22    dyoung 	uint32_t mstaddr;
    375  1.22    dyoung 	uint16_t mstack = 0, tgtack = 0;
    376  1.22    dyoung 	int fatal = 0, i, handled = 0;
    377  1.22    dyoung 	struct elansc_softc *sc = arg;
    378  1.22    dyoung 
    379  1.22    dyoung 	pciarbsta = bus_space_read_1(sc->sc_memt, sc->sc_memh, MMCR_PCIARBSTA);
    380  1.22    dyoung 	mstirq = bus_space_read_2(sc->sc_memt, sc->sc_memh, MMCR_HBMSTIRQSTA);
    381  1.22    dyoung 	mstaddr = bus_space_read_4(sc->sc_memt, sc->sc_memh, MMCR_MSTINTADD);
    382  1.22    dyoung 	tgtirq = bus_space_read_2(sc->sc_memt, sc->sc_memh, MMCR_HBTGTIRQSTA);
    383  1.22    dyoung 
    384  1.22    dyoung 	if ((pciarbsta & MMCR_PCIARBSTA_GNT_TO_STA) != 0) {
    385  1.22    dyoung 		aprint_error_dev(sc->sc_pex,
    386  1.22    dyoung 		    "grant time-out, GNT%" __PRIuBITS "# asserted\n",
    387  1.22    dyoung 		    __SHIFTOUT(pciarbsta, MMCR_PCIARBSTA_GNT_TO_ID));
    388  1.22    dyoung 		bus_space_write_1(sc->sc_memt, sc->sc_memh, MMCR_PCIARBSTA,
    389  1.22    dyoung 		    MMCR_PCIARBSTA_GNT_TO_STA);
    390  1.22    dyoung 		handled = true;
    391  1.22    dyoung 	}
    392  1.22    dyoung 
    393  1.22    dyoung 	mstcmd = __SHIFTOUT(mstirq, MMCR_HBMSTIRQSTA_M_CMD_IRQ_ID);
    394  1.22    dyoung 
    395  1.22    dyoung 	for (i = 0; i < __arraycount(mmsg); i++) {
    396  1.22    dyoung 		if ((mstirq & mmsg[i].bit) == 0)
    397  1.22    dyoung 			continue;
    398  1.22    dyoung 		aprint_error_dev(sc->sc_pex,
    399  1.22    dyoung 		    "%s %08" PRIx32 " master %s\n",
    400  1.22    dyoung 		    cmd[mstcmd].string, mstaddr, mmsg[i].msg);
    401  1.22    dyoung 
    402  1.22    dyoung 		mstack |= mmsg[i].bit;
    403  1.22    dyoung 		if (!cmd[mstcmd].nonfatal)
    404  1.22    dyoung 			fatal = true;
    405  1.22    dyoung 	}
    406  1.22    dyoung 
    407  1.22    dyoung 	tgtid = __SHIFTOUT(tgtirq, MMCR_HBTGTIRQSTA_T_IRQ_ID);
    408  1.22    dyoung 
    409  1.22    dyoung 	for (i = 0; i < __arraycount(tmsg); i++) {
    410  1.22    dyoung 		if ((tgtirq & tmsg[i].bit) == 0)
    411  1.22    dyoung 			continue;
    412  1.22    dyoung 		aprint_error_dev(sc->sc_pex, "%1x target %s\n", tgtid,
    413  1.22    dyoung 		    tmsg[i].msg);
    414  1.22    dyoung 		tgtack |= tmsg[i].bit;
    415  1.22    dyoung 	}
    416  1.22    dyoung 
    417  1.22    dyoung 	/* acknowledge interrupts */
    418  1.22    dyoung 	if (tgtack != 0) {
    419  1.22    dyoung 		handled = true;
    420  1.22    dyoung 		bus_space_write_2(sc->sc_memt, sc->sc_memh, MMCR_HBTGTIRQSTA,
    421  1.22    dyoung 		    tgtack);
    422  1.22    dyoung 	}
    423  1.22    dyoung 	if (mstack != 0) {
    424  1.22    dyoung 		handled = true;
    425  1.22    dyoung 		bus_space_write_2(sc->sc_memt, sc->sc_memh, MMCR_HBMSTIRQSTA,
    426  1.22    dyoung 		    mstack);
    427  1.22    dyoung 	}
    428  1.22    dyoung 	return fatal ? 0 : (handled ? 1 : 0);
    429  1.22    dyoung }
    430  1.22    dyoung 
    431  1.22    dyoung #define	elansc_print_1(__dev, __sc, __reg)				\
    432  1.22    dyoung do {									\
    433  1.22    dyoung 	aprint_debug_dev(__dev,						\
    434  1.22    dyoung 	    "%s: %s %02" PRIx8 "\n", __func__, #__reg,			\
    435  1.22    dyoung 	    bus_space_read_1((__sc)->sc_memt, (__sc)->sc_memh, __reg));	\
    436  1.22    dyoung } while (/*CONSTCOND*/0)
    437  1.22    dyoung 
    438  1.22    dyoung static void
    439  1.22    dyoung elansc_print_par(device_t dev, int i, uint32_t par)
    440  1.22    dyoung {
    441  1.22    dyoung 	uint32_t addr, sz, unit;
    442  1.22    dyoung 	const char *tgtstr;
    443  1.22    dyoung 
    444  1.22    dyoung 	switch (par & MMCR_PAR_TARGET) {
    445  1.22    dyoung 	default:
    446  1.22    dyoung 	case MMCR_PAR_TARGET_OFF:
    447  1.22    dyoung 		tgtstr = "off";
    448  1.22    dyoung 		break;
    449  1.22    dyoung 	case MMCR_PAR_TARGET_GPIO:
    450  1.22    dyoung 		tgtstr = "gpio";
    451  1.22    dyoung 		break;
    452  1.22    dyoung 	case MMCR_PAR_TARGET_GPMEM:
    453  1.22    dyoung 		tgtstr = "gpmem";
    454  1.22    dyoung 		break;
    455  1.22    dyoung 	case MMCR_PAR_TARGET_PCI:
    456  1.22    dyoung 		tgtstr = "pci";
    457  1.22    dyoung 		break;
    458  1.22    dyoung 	case MMCR_PAR_TARGET_BOOTCS:
    459  1.22    dyoung 		tgtstr = "bootcs";
    460  1.22    dyoung 		break;
    461  1.22    dyoung 	case MMCR_PAR_TARGET_ROMCS1:
    462  1.22    dyoung 		tgtstr = "romcs1";
    463  1.22    dyoung 		break;
    464  1.22    dyoung 	case MMCR_PAR_TARGET_ROMCS2:
    465  1.22    dyoung 		tgtstr = "romcs2";
    466  1.22    dyoung 		break;
    467  1.22    dyoung 	case MMCR_PAR_TARGET_SDRAM:
    468  1.22    dyoung 		tgtstr = "sdram";
    469  1.22    dyoung 		break;
    470  1.22    dyoung 	}
    471  1.22    dyoung 	if ((par & MMCR_PAR_TARGET) == MMCR_PAR_TARGET_GPIO) {
    472  1.22    dyoung 		unit = 1;
    473  1.22    dyoung 		sz = __SHIFTOUT(par, MMCR_PAR_IO_SZ);
    474  1.22    dyoung 		addr = __SHIFTOUT(par, MMCR_PAR_IO_ST_ADR);
    475  1.22    dyoung 	} else if ((par & MMCR_PAR_PG_SZ) != 0) {
    476  1.22    dyoung 		unit = 64 * 1024;
    477  1.22    dyoung 		sz = __SHIFTOUT(par, MMCR_PAR_64KB_SZ);
    478  1.22    dyoung 		addr = __SHIFTOUT(par, MMCR_PAR_64KB_ST_ADR);
    479  1.22    dyoung 	} else {
    480  1.22    dyoung 		unit = 4 * 1024;
    481  1.22    dyoung 		sz = __SHIFTOUT(par, MMCR_PAR_4KB_SZ);
    482  1.22    dyoung 		addr = __SHIFTOUT(par, MMCR_PAR_4KB_ST_ADR);
    483  1.22    dyoung 	}
    484  1.22    dyoung 
    485  1.22    dyoung 	aprint_debug_dev(dev,
    486  1.22    dyoung 	    "PAR[%d] %08" PRIx32 " tgt %s attr %1" __PRIxBITS
    487  1.22    dyoung 	    " start %08" PRIx32 " size %" PRIu32 "\n",
    488  1.22    dyoung 	    i, par, tgtstr, __SHIFTOUT(par, MMCR_PAR_ATTR),
    489  1.22    dyoung 	    addr * unit, (sz + 1) * unit);
    490  1.22    dyoung }
    491  1.22    dyoung 
    492  1.22    dyoung static void
    493  1.22    dyoung elansc_print_all_par(device_t dev,
    494  1.22    dyoung     bus_space_tag_t memt, bus_space_handle_t memh)
    495  1.22    dyoung {
    496  1.22    dyoung 	int i;
    497  1.22    dyoung 	uint32_t par;
    498  1.22    dyoung 
    499  1.22    dyoung 	for (i = 0; i < 16; i++) {
    500  1.22    dyoung 		par = bus_space_read_4(memt, memh, MMCR_PAR(i));
    501  1.22    dyoung 		elansc_print_par(dev, i, par);
    502  1.22    dyoung 	}
    503  1.22    dyoung }
    504  1.22    dyoung 
    505  1.22    dyoung static int
    506  1.22    dyoung elansc_alloc_par(bus_space_tag_t memt, bus_space_handle_t memh)
    507  1.22    dyoung {
    508  1.22    dyoung 	int i;
    509  1.22    dyoung 	uint32_t par;
    510  1.22    dyoung 
    511  1.22    dyoung 	for (i = 0; i < 16; i++) {
    512  1.22    dyoung 
    513  1.22    dyoung 		par = bus_space_read_4(memt, memh, MMCR_PAR(i));
    514  1.22    dyoung 
    515  1.22    dyoung 		if ((par & MMCR_PAR_TARGET) == MMCR_PAR_TARGET_OFF)
    516  1.22    dyoung 			break;
    517  1.22    dyoung 	}
    518  1.22    dyoung 	if (i == 16)
    519  1.22    dyoung 		return -1;
    520  1.22    dyoung 	return i;
    521  1.22    dyoung }
    522  1.22    dyoung 
    523  1.22    dyoung static void
    524  1.22    dyoung elansc_disable_par(bus_space_tag_t memt, bus_space_handle_t memh, int idx)
    525  1.22    dyoung {
    526  1.22    dyoung 	uint32_t par;
    527  1.22    dyoung 	par = bus_space_read_4(memt, memh, MMCR_PAR(idx));
    528  1.22    dyoung 	par &= ~MMCR_PAR_TARGET;
    529  1.22    dyoung 	par |= MMCR_PAR_TARGET_OFF;
    530  1.22    dyoung 	bus_space_write_4(memt, memh, MMCR_PAR(idx), par);
    531  1.22    dyoung }
    532  1.22    dyoung 
    533  1.27    dyoung struct pareg {
    534  1.27    dyoung 	paddr_t start;
    535  1.27    dyoung 	paddr_t end;
    536  1.27    dyoung };
    537  1.27    dyoung 
    538  1.22    dyoung static int
    539  1.27    dyoung region_paddr_to_par(struct pareg *region0, struct pareg *regions, uint32_t unit)
    540  1.27    dyoung {
    541  1.27    dyoung 	struct pareg *residue = regions;
    542  1.27    dyoung 	paddr_t start, end;
    543  1.27    dyoung 	paddr_t start0, end0;
    544  1.27    dyoung 
    545  1.27    dyoung 	start0 = region0->start;
    546  1.27    dyoung 	end0 = region0->end;
    547  1.27    dyoung 
    548  1.27    dyoung 	if (start0 % unit != 0)
    549  1.27    dyoung 		start = start0 + unit - start0 % unit;
    550  1.27    dyoung 	else
    551  1.27    dyoung 		start = start0;
    552  1.27    dyoung 
    553  1.27    dyoung 	end = end0 - end0 % unit;
    554  1.27    dyoung 
    555  1.27    dyoung 	if (start >= end)
    556  1.27    dyoung 		return 0;
    557  1.27    dyoung 
    558  1.27    dyoung 	residue->start = start;
    559  1.27    dyoung 	residue->end = end;
    560  1.27    dyoung 	residue++;
    561  1.27    dyoung 
    562  1.27    dyoung 	if (start0 < start) {
    563  1.27    dyoung 		residue->start = start0;
    564  1.27    dyoung 		residue->end = start;
    565  1.27    dyoung 		residue++;
    566  1.27    dyoung 	}
    567  1.27    dyoung 	if (end < end0) {
    568  1.27    dyoung 		residue->start = end;
    569  1.27    dyoung 		residue->end = end0;
    570  1.27    dyoung 		residue++;
    571  1.27    dyoung 	}
    572  1.27    dyoung 	return residue - regions;
    573  1.27    dyoung }
    574  1.27    dyoung 
    575  1.27    dyoung static void
    576  1.22    dyoung elansc_protect_text(device_t self, struct elansc_softc *sc)
    577  1.22    dyoung {
    578  1.27    dyoung 	int i, j, nregion, pidx, tidx = 0, xnregion;
    579  1.22    dyoung 	uint32_t par;
    580  1.22    dyoung 	uint32_t protsize, unprotsize;
    581  1.27    dyoung 	const uint32_t sfkb = 64 * 1024, fkb = 4 * 1024;
    582  1.22    dyoung 	paddr_t start_pa, end_pa;
    583  1.22    dyoung 	extern char kernel_text, etext;
    584  1.22    dyoung 	bus_space_tag_t memt;
    585  1.22    dyoung 	bus_space_handle_t memh;
    586  1.27    dyoung 	struct pareg region0, regions[3], xregions[3];
    587  1.27    dyoung 
    588  1.27    dyoung 	sc->sc_textpar[0] = sc->sc_textpar[1] = sc->sc_textpar[2] = -1;
    589  1.22    dyoung 
    590  1.22    dyoung 	memt = sc->sc_memt;
    591  1.22    dyoung 	memh = sc->sc_memh;
    592  1.22    dyoung 
    593  1.27    dyoung 	if (!pmap_extract(pmap_kernel(), (vaddr_t)&kernel_text,
    594  1.27    dyoung 	                  &region0.start) ||
    595  1.27    dyoung 	    !pmap_extract(pmap_kernel(), (vaddr_t)&etext,
    596  1.27    dyoung 	                  &region0.end))
    597  1.27    dyoung 		return;
    598  1.22    dyoung 
    599  1.27    dyoung 	if (&etext - &kernel_text != region0.end - region0.start) {
    600  1.22    dyoung 		aprint_error_dev(self, "kernel text may not be contiguous\n");
    601  1.27    dyoung 		return;
    602  1.22    dyoung 	}
    603  1.22    dyoung 
    604  1.27    dyoung 	if ((pidx = elansc_alloc_par(memt, memh)) == -1) {
    605  1.22    dyoung 		aprint_error_dev(self, "cannot allocate PAR\n");
    606  1.27    dyoung 		return;
    607  1.22    dyoung 	}
    608  1.22    dyoung 
    609  1.27    dyoung 	par = bus_space_read_4(memt, memh, MMCR_PAR(pidx));
    610  1.22    dyoung 
    611  1.22    dyoung 	aprint_debug_dev(self,
    612  1.22    dyoung 	    "protect kernel text at physical addresses %p - %p\n",
    613  1.27    dyoung 	    (void *)region0.start, (void *)region0.end);
    614  1.27    dyoung 
    615  1.27    dyoung 	nregion = region_paddr_to_par(&region0, regions, sfkb);
    616  1.27    dyoung 	if (nregion == 0) {
    617  1.27    dyoung 		aprint_error_dev(self, "kernel text is unprotected\n");
    618  1.27    dyoung 		return;
    619  1.27    dyoung 	}
    620  1.27    dyoung 
    621  1.27    dyoung 	unprotsize = 0;
    622  1.27    dyoung 	for (i = 1; i < nregion; i++)
    623  1.27    dyoung 		unprotsize += regions[i].end - regions[i].start;
    624  1.22    dyoung 
    625  1.27    dyoung 	start_pa = regions[0].start;
    626  1.27    dyoung 	end_pa = regions[0].end;
    627  1.22    dyoung 
    628  1.22    dyoung 	aprint_debug_dev(self,
    629  1.22    dyoung 	    "actually protect kernel text at physical addresses %p - %p\n",
    630  1.22    dyoung 	    (void *)start_pa, (void *)end_pa);
    631  1.22    dyoung 
    632  1.22    dyoung 	aprint_verbose_dev(self,
    633  1.22    dyoung 	    "%" PRIu32 " bytes of kernel text are unprotected\n", unprotsize);
    634  1.22    dyoung 
    635  1.22    dyoung 	protsize = end_pa - start_pa;
    636  1.22    dyoung 
    637  1.27    dyoung #if 0
    638  1.27    dyoung 	/* set PG_SZ, attribute, target, size, address. */
    639  1.22    dyoung 	par = MMCR_PAR_TARGET_SDRAM | MMCR_PAR_ATTR_NOWRITE | MMCR_PAR_PG_SZ;
    640  1.22    dyoung 	par |= __SHIFTIN(protsize / sfkb - 1, MMCR_PAR_64KB_SZ);
    641  1.22    dyoung 	par |= __SHIFTIN(start_pa / sfkb, MMCR_PAR_64KB_ST_ADR);
    642  1.27    dyoung 	bus_space_write_4(memt, memh, MMCR_PAR(pidx), par);
    643  1.27    dyoung #else
    644  1.27    dyoung 	elansc_protect(sc, pidx, start_pa, protsize);
    645  1.27    dyoung #endif
    646  1.27    dyoung 
    647  1.27    dyoung 	sc->sc_textpar[tidx++] = pidx;
    648  1.27    dyoung 
    649  1.27    dyoung 	unprotsize = 0;
    650  1.27    dyoung 	for (i = 1; i < nregion; i++) {
    651  1.27    dyoung 		xnregion = region_paddr_to_par(&regions[i], xregions, fkb);
    652  1.27    dyoung 		if (xnregion == 0) {
    653  1.27    dyoung 			aprint_verbose_dev(self, "skip region %p - %p\n",
    654  1.27    dyoung 			    (void *)regions[i].start, (void *)regions[i].end);
    655  1.27    dyoung 			continue;
    656  1.27    dyoung 		}
    657  1.27    dyoung 		if ((pidx = elansc_alloc_par(memt, memh)) == -1) {
    658  1.27    dyoung 			unprotsize += regions[i].end - regions[i].start;
    659  1.27    dyoung 			continue;
    660  1.27    dyoung 		}
    661  1.27    dyoung 		elansc_protect(sc, pidx, xregions[0].start,
    662  1.27    dyoung 		    xregions[0].end - xregions[0].start);
    663  1.27    dyoung 		sc->sc_textpar[tidx++] = pidx;
    664  1.27    dyoung 
    665  1.27    dyoung 		aprint_debug_dev(self,
    666  1.27    dyoung 		    "protect add'l kernel text at physical addresses %p - %p\n",
    667  1.27    dyoung 		    (void *)xregions[0].start, (void *)xregions[0].end);
    668  1.27    dyoung 
    669  1.27    dyoung 		for (j = 1; j < xnregion; j++)
    670  1.27    dyoung 			unprotsize += xregions[j].end - xregions[j].start;
    671  1.27    dyoung 	}
    672  1.27    dyoung 	aprint_verbose_dev(self,
    673  1.27    dyoung 	    "%" PRIu32 " bytes of kernel text still unprotected\n", unprotsize);
    674  1.27    dyoung 
    675  1.27    dyoung }
    676  1.27    dyoung 
    677  1.27    dyoung static void
    678  1.27    dyoung elansc_protect(struct elansc_softc *sc, int pidx, paddr_t addr, uint32_t sz)
    679  1.27    dyoung {
    680  1.27    dyoung 	const uint32_t sfkb = 64 * 1024, fkb = 4 * 1024;
    681  1.27    dyoung 	uint32_t addr_field, blksz, par, size_field;
    682  1.27    dyoung 
    683  1.27    dyoung 	/* set attribute, target. */
    684  1.27    dyoung 	par = MMCR_PAR_TARGET_SDRAM | MMCR_PAR_ATTR_NOWRITE;
    685  1.27    dyoung 
    686  1.27    dyoung 	KASSERT(addr % fkb == 0 && sz % fkb == 0);
    687  1.27    dyoung 
    688  1.27    dyoung 	if (addr % sfkb == 0 && sz % sfkb == 0) {
    689  1.27    dyoung 		par |= MMCR_PAR_PG_SZ;
    690  1.27    dyoung 
    691  1.27    dyoung 		size_field = MMCR_PAR_64KB_SZ;
    692  1.27    dyoung 		addr_field = MMCR_PAR_64KB_ST_ADR;
    693  1.27    dyoung 		blksz = 64 * 1024;
    694  1.27    dyoung 	} else {
    695  1.27    dyoung 		size_field = MMCR_PAR_4KB_SZ;
    696  1.27    dyoung 		addr_field = MMCR_PAR_4KB_ST_ADR;
    697  1.27    dyoung 		blksz = 4 * 1024;
    698  1.27    dyoung 	}
    699  1.27    dyoung 
    700  1.27    dyoung 	KASSERT(sz / blksz - 1 <= __SHIFTOUT_MASK(size_field));
    701  1.27    dyoung 	KASSERT(addr / blksz <= __SHIFTOUT_MASK(addr_field));
    702  1.27    dyoung 
    703  1.27    dyoung 	/* set size and address. */
    704  1.27    dyoung 	par |= __SHIFTIN(sz / blksz - 1, size_field);
    705  1.27    dyoung 	par |= __SHIFTIN(addr / blksz, addr_field);
    706  1.27    dyoung 
    707  1.27    dyoung 	bus_space_write_4(sc->sc_memt, sc->sc_memh, MMCR_PAR(pidx), par);
    708  1.22    dyoung }
    709  1.22    dyoung 
    710  1.22    dyoung static int
    711  1.23    dyoung elansc_protect_pg0(device_t self, struct elansc_softc *sc)
    712  1.22    dyoung {
    713  1.27    dyoung 	int pidx;
    714  1.23    dyoung 	const paddr_t pg0_paddr = 0;
    715  1.22    dyoung 	bus_space_tag_t memt;
    716  1.22    dyoung 	bus_space_handle_t memh;
    717  1.22    dyoung 
    718  1.22    dyoung 	memt = sc->sc_memt;
    719  1.22    dyoung 	memh = sc->sc_memh;
    720  1.22    dyoung 
    721  1.23    dyoung 	if (elansc_do_protect_pg0 == 0)
    722  1.22    dyoung 		return -1;
    723  1.22    dyoung 
    724  1.27    dyoung 	if ((pidx = elansc_alloc_par(memt, memh)) == -1)
    725  1.22    dyoung 		return -1;
    726  1.22    dyoung 
    727  1.23    dyoung 	aprint_debug_dev(self, "protect page 0\n");
    728  1.22    dyoung 
    729  1.27    dyoung #if 0
    730  1.27    dyoung 	/* set PG_SZ, attribute, target, size, address. */
    731  1.22    dyoung 	par = MMCR_PAR_TARGET_SDRAM | MMCR_PAR_ATTR_NOWRITE;
    732  1.23    dyoung 	par |= __SHIFTIN(PG0_PROT_SIZE / PAGE_SIZE - 1, MMCR_PAR_4KB_SZ);
    733  1.23    dyoung 	par |= __SHIFTIN(pg0_paddr / PAGE_SIZE, MMCR_PAR_4KB_ST_ADR);
    734  1.27    dyoung 	bus_space_write_4(memt, memh, MMCR_PAR(pidx), par);
    735  1.27    dyoung #else
    736  1.27    dyoung 	elansc_protect(sc, pidx, pg0_paddr, PG0_PROT_SIZE);
    737  1.27    dyoung #endif
    738  1.27    dyoung 	return pidx;
    739  1.22    dyoung }
    740  1.22    dyoung 
    741  1.22    dyoung static void
    742  1.22    dyoung elanpex_intr_ack(bus_space_tag_t memt, bus_space_handle_t memh)
    743  1.22    dyoung {
    744  1.22    dyoung 	bus_space_write_1(memt, memh, MMCR_PCIARBSTA,
    745  1.22    dyoung 	    MMCR_PCIARBSTA_GNT_TO_STA);
    746  1.22    dyoung 	bus_space_write_2(memt, memh, MMCR_HBTGTIRQSTA, MMCR_TGTIRQ_ACT);
    747  1.22    dyoung 	bus_space_write_2(memt, memh, MMCR_HBMSTIRQSTA, MMCR_MSTIRQ_ACT);
    748  1.22    dyoung }
    749  1.22    dyoung 
    750  1.17    dyoung static bool
    751  1.24    dyoung elansc_suspend(device_t dev PMF_FN_ARGS)
    752  1.17    dyoung {
    753  1.19    dyoung 	bool rc;
    754  1.17    dyoung 	struct elansc_softc *sc = device_private(dev);
    755  1.17    dyoung 
    756  1.19    dyoung 	mutex_enter(&sc->sc_mtx);
    757  1.19    dyoung 	rc = ((sc->sc_smw.smw_mode & WDOG_MODE_MASK) == WDOG_MODE_DISARMED);
    758  1.19    dyoung 	mutex_exit(&sc->sc_mtx);
    759  1.19    dyoung 	if (!rc)
    760  1.17    dyoung 		aprint_debug_dev(dev, "watchdog enabled, suspend forbidden");
    761  1.19    dyoung 	return rc;
    762  1.17    dyoung }
    763  1.17    dyoung 
    764  1.17    dyoung static bool
    765  1.24    dyoung elansc_resume(device_t dev PMF_FN_ARGS)
    766  1.17    dyoung {
    767  1.17    dyoung 	struct elansc_softc *sc = device_private(dev);
    768  1.17    dyoung 
    769  1.19    dyoung 	mutex_enter(&sc->sc_mtx);
    770  1.17    dyoung 	/* Set up the watchdog registers with some defaults. */
    771  1.17    dyoung 	elansc_wdogctl_write(sc, WDTMRCTL_WRST_ENB | WDTMRCTL_EXP_SEL30);
    772  1.17    dyoung 
    773  1.17    dyoung 	/* ...and clear it. */
    774  1.17    dyoung 	elansc_wdogctl_reset(sc);
    775  1.19    dyoung 	mutex_exit(&sc->sc_mtx);
    776  1.17    dyoung 
    777  1.17    dyoung 	return true;
    778  1.17    dyoung }
    779  1.17    dyoung 
    780  1.18    dyoung static int
    781  1.18    dyoung elansc_detach(device_t self, int flags)
    782  1.18    dyoung {
    783  1.19    dyoung 	int rc;
    784  1.18    dyoung 	struct elansc_softc *sc = device_private(self);
    785  1.18    dyoung 
    786  1.19    dyoung 	if ((rc = config_detach_children(self, flags)) != 0)
    787  1.19    dyoung 		return rc;
    788  1.19    dyoung 
    789  1.18    dyoung 	pmf_device_deregister(self);
    790  1.18    dyoung 
    791  1.19    dyoung 	if ((rc = sysmon_wdog_unregister(&sc->sc_smw)) != 0) {
    792  1.19    dyoung 		if (rc == ERESTART)
    793  1.19    dyoung 			rc = EINTR;
    794  1.19    dyoung 		return rc;
    795  1.19    dyoung 	}
    796  1.19    dyoung 
    797  1.19    dyoung 	mutex_enter(&sc->sc_mtx);
    798  1.18    dyoung 
    799  1.18    dyoung 	/* Set up the watchdog registers with some defaults. */
    800  1.18    dyoung 	elansc_wdogctl_write(sc, WDTMRCTL_WRST_ENB | WDTMRCTL_EXP_SEL30);
    801  1.18    dyoung 
    802  1.18    dyoung 	/* ...and clear it. */
    803  1.18    dyoung 	elansc_wdogctl_reset(sc);
    804  1.18    dyoung 
    805  1.18    dyoung 	bus_space_unmap(sc->sc_memt, sc->sc_memh, PAGE_SIZE);
    806  1.19    dyoung 
    807  1.19    dyoung 	mutex_exit(&sc->sc_mtx);
    808  1.19    dyoung 	mutex_destroy(&sc->sc_mtx);
    809  1.18    dyoung 	return 0;
    810  1.18    dyoung }
    811  1.18    dyoung 
    812  1.22    dyoung static void *
    813  1.22    dyoung elansc_intr_establish(device_t dev, int (*handler)(void *), void *arg)
    814  1.22    dyoung {
    815  1.22    dyoung 	struct pic *pic;
    816  1.22    dyoung 	void *ih;
    817  1.22    dyoung 
    818  1.22    dyoung 	if ((pic = intr_findpic(ELAN_IRQ)) == NULL) {
    819  1.22    dyoung 		aprint_error_dev(dev, "PIC for irq %d not found\n",
    820  1.22    dyoung 		    ELAN_IRQ);
    821  1.22    dyoung 		return NULL;
    822  1.22    dyoung 	} else if ((ih = intr_establish(ELAN_IRQ, pic, ELAN_IRQ,
    823  1.22    dyoung 	    IST_LEVEL, IPL_HIGH, handler, arg)) == NULL) {
    824  1.22    dyoung 		aprint_error_dev(dev,
    825  1.22    dyoung 		    "could not establish interrupt\n");
    826  1.22    dyoung 		return NULL;
    827  1.22    dyoung 	}
    828  1.22    dyoung 	aprint_verbose_dev(dev, "interrupting at irq %d\n", ELAN_IRQ);
    829  1.22    dyoung 	return ih;
    830  1.22    dyoung }
    831  1.22    dyoung 
    832  1.22    dyoung static bool
    833  1.24    dyoung elanpex_resume(device_t self PMF_FN_ARGS)
    834  1.22    dyoung {
    835  1.22    dyoung 	struct elansc_softc *sc = device_private(device_parent(self));
    836  1.22    dyoung 
    837  1.22    dyoung 	elanpex_intr_establish(self, sc);
    838  1.22    dyoung 	return sc->sc_eih != NULL;
    839  1.22    dyoung }
    840  1.22    dyoung 
    841  1.22    dyoung static bool
    842  1.24    dyoung elanpex_suspend(device_t self PMF_FN_ARGS)
    843  1.22    dyoung {
    844  1.22    dyoung 	struct elansc_softc *sc = device_private(device_parent(self));
    845  1.22    dyoung 
    846  1.22    dyoung 	elanpex_intr_disestablish(sc);
    847  1.22    dyoung 
    848  1.22    dyoung 	return true;
    849  1.22    dyoung }
    850  1.22    dyoung 
    851  1.22    dyoung static bool
    852  1.24    dyoung elanpar_resume(device_t self PMF_FN_ARGS)
    853  1.22    dyoung {
    854  1.22    dyoung 	struct elansc_softc *sc = device_private(device_parent(self));
    855  1.22    dyoung 
    856  1.22    dyoung 	elanpar_intr_establish(self, sc);
    857  1.22    dyoung 	return sc->sc_pih != NULL;
    858  1.22    dyoung }
    859  1.22    dyoung 
    860  1.22    dyoung static bool
    861  1.24    dyoung elanpar_suspend(device_t self PMF_FN_ARGS)
    862  1.22    dyoung {
    863  1.22    dyoung 	struct elansc_softc *sc = device_private(device_parent(self));
    864  1.22    dyoung 
    865  1.25    dyoung 	elanpar_intr_disestablish(sc);
    866  1.22    dyoung 
    867  1.22    dyoung 	return true;
    868  1.22    dyoung }
    869  1.22    dyoung 
    870  1.22    dyoung static void
    871  1.22    dyoung elanpex_intr_establish(device_t self, struct elansc_softc *sc)
    872  1.22    dyoung {
    873  1.22    dyoung 	uint8_t sysarbctl;
    874  1.22    dyoung 	uint16_t pcihostmap, mstirq, tgtirq;
    875  1.22    dyoung 
    876  1.22    dyoung 	pcihostmap = bus_space_read_2(sc->sc_memt, sc->sc_memh,
    877  1.22    dyoung 	    MMCR_PCIHOSTMAP);
    878  1.22    dyoung 	/* Priority P2 (Master PIC IR1) */
    879  1.22    dyoung 	pcihostmap &= ~MMCR_PCIHOSTMAP_PCI_IRQ_MAP;
    880  1.22    dyoung 	pcihostmap |= __SHIFTIN(__BIT(ELAN_IRQ), MMCR_PCIHOSTMAP_PCI_IRQ_MAP);
    881  1.22    dyoung 	if (elansc_pcinmi)
    882  1.22    dyoung 		pcihostmap |= MMCR_PCIHOSTMAP_PCI_NMI_ENB;
    883  1.22    dyoung 	bus_space_write_2(sc->sc_memt, sc->sc_memh, MMCR_PCIHOSTMAP,
    884  1.22    dyoung 	    pcihostmap);
    885  1.22    dyoung 
    886  1.22    dyoung 	elanpex_intr_ack(sc->sc_memt, sc->sc_memh);
    887  1.22    dyoung 
    888  1.22    dyoung 	sysarbctl = bus_space_read_1(sc->sc_memt, sc->sc_memh, MMCR_SYSARBCTL);
    889  1.22    dyoung 	mstirq = bus_space_read_2(sc->sc_memt, sc->sc_memh, MMCR_HBMSTIRQCTL);
    890  1.22    dyoung 	tgtirq = bus_space_read_2(sc->sc_memt, sc->sc_memh, MMCR_HBTGTIRQCTL);
    891  1.22    dyoung 
    892  1.22    dyoung 	sysarbctl |= MMCR_SYSARBCTL_GNT_TO_INT_ENB;
    893  1.22    dyoung 
    894  1.22    dyoung 	mstirq |= MMCR_HBMSTIRQCTL_M_RTRTO_IRQ_ENB;
    895  1.22    dyoung 	mstirq |= MMCR_HBMSTIRQCTL_M_TABRT_IRQ_ENB;
    896  1.22    dyoung 	mstirq |= MMCR_HBMSTIRQCTL_M_MABRT_IRQ_ENB;
    897  1.22    dyoung 	mstirq |= MMCR_HBMSTIRQCTL_M_SERR_IRQ_ENB;
    898  1.22    dyoung 	mstirq |= MMCR_HBMSTIRQCTL_M_RPER_IRQ_ENB;
    899  1.22    dyoung 	mstirq |= MMCR_HBMSTIRQCTL_M_DPER_IRQ_ENB;
    900  1.22    dyoung 
    901  1.22    dyoung 	tgtirq |= MMCR_HBTGTIRQCTL_T_DLYTO_IRQ_ENB;
    902  1.22    dyoung 	tgtirq |= MMCR_HBTGTIRQCTL_T_APER_IRQ_ENB;
    903  1.22    dyoung 	tgtirq |= MMCR_HBTGTIRQCTL_T_DPER_IRQ_ENB;
    904  1.22    dyoung 
    905  1.22    dyoung 	if (elansc_pcinmi) {
    906  1.22    dyoung 		sc->sc_eih = nmi_establish(elanpex_intr, sc);
    907  1.22    dyoung 
    908  1.22    dyoung 		mstirq |= MMCR_HBMSTIRQCTL_M_RTRTO_IRQ_SEL;
    909  1.22    dyoung 		mstirq |= MMCR_HBMSTIRQCTL_M_TABRT_IRQ_SEL;
    910  1.22    dyoung 		mstirq |= MMCR_HBMSTIRQCTL_M_MABRT_IRQ_SEL;
    911  1.22    dyoung 		mstirq |= MMCR_HBMSTIRQCTL_M_SERR_IRQ_SEL;
    912  1.22    dyoung 		mstirq |= MMCR_HBMSTIRQCTL_M_RPER_IRQ_SEL;
    913  1.22    dyoung 		mstirq |= MMCR_HBMSTIRQCTL_M_DPER_IRQ_SEL;
    914  1.22    dyoung 
    915  1.22    dyoung 		tgtirq |= MMCR_HBTGTIRQCTL_T_DLYTO_IRQ_SEL;
    916  1.22    dyoung 		tgtirq |= MMCR_HBTGTIRQCTL_T_APER_IRQ_SEL;
    917  1.22    dyoung 		tgtirq |= MMCR_HBTGTIRQCTL_T_DPER_IRQ_SEL;
    918  1.22    dyoung 	} else
    919  1.22    dyoung 		sc->sc_eih = elansc_intr_establish(self, elanpex_intr, sc);
    920  1.22    dyoung 
    921  1.22    dyoung 	bus_space_write_1(sc->sc_memt, sc->sc_memh, MMCR_SYSARBCTL, sysarbctl);
    922  1.22    dyoung 	bus_space_write_2(sc->sc_memt, sc->sc_memh, MMCR_HBMSTIRQCTL, mstirq);
    923  1.22    dyoung 	bus_space_write_2(sc->sc_memt, sc->sc_memh, MMCR_HBTGTIRQCTL, tgtirq);
    924  1.22    dyoung }
    925  1.22    dyoung 
    926  1.22    dyoung static void
    927  1.22    dyoung elanpex_attach(device_t parent, device_t self, void *aux)
    928  1.22    dyoung {
    929  1.22    dyoung 	struct elansc_softc *sc = device_private(parent);
    930  1.22    dyoung 
    931  1.22    dyoung 	aprint_naive(": PCI Exceptions\n");
    932  1.22    dyoung 	aprint_normal(": AMD Elan SC520 PCI Exceptions\n");
    933  1.22    dyoung 
    934  1.22    dyoung 	elanpex_intr_establish(self, sc);
    935  1.22    dyoung 
    936  1.22    dyoung 	aprint_debug_dev(self, "HBMSTIRQCTL %04x\n",
    937  1.22    dyoung 	    bus_space_read_2(sc->sc_memt, sc->sc_memh, MMCR_HBMSTIRQCTL));
    938  1.22    dyoung 
    939  1.22    dyoung 	aprint_debug_dev(self, "HBTGTIRQCTL %04x\n",
    940  1.22    dyoung 	    bus_space_read_2(sc->sc_memt, sc->sc_memh, MMCR_HBTGTIRQCTL));
    941  1.22    dyoung 
    942  1.22    dyoung 	aprint_debug_dev(self, "PCIHOSTMAP %04x\n",
    943  1.22    dyoung 	    bus_space_read_2(sc->sc_memt, sc->sc_memh, MMCR_PCIHOSTMAP));
    944  1.22    dyoung 
    945  1.22    dyoung 	pci_conf_write(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG,
    946  1.22    dyoung 	    pci_conf_read(sc->sc_pc, sc->sc_tag, PCI_COMMAND_STATUS_REG) |
    947  1.22    dyoung 	    PCI_COMMAND_PARITY_ENABLE|PCI_COMMAND_SERR_ENABLE);
    948  1.22    dyoung 
    949  1.26    dyoung 	if (!pmf_device_register1(self, elanpex_suspend, elanpex_resume,
    950  1.26    dyoung 	                          elanpex_shutdown))
    951  1.22    dyoung 		aprint_error_dev(self, "could not establish power hooks\n");
    952  1.22    dyoung }
    953  1.22    dyoung 
    954  1.26    dyoung static bool
    955  1.26    dyoung elanpex_shutdown(device_t self, int flags)
    956  1.22    dyoung {
    957  1.26    dyoung 	struct elansc_softc *sc = device_private(device_parent(self));
    958  1.22    dyoung 	uint8_t sysarbctl;
    959  1.22    dyoung 	uint16_t pcihostmap, mstirq, tgtirq;
    960  1.22    dyoung 
    961  1.22    dyoung 	sysarbctl = bus_space_read_1(sc->sc_memt, sc->sc_memh, MMCR_SYSARBCTL);
    962  1.22    dyoung 	sysarbctl &= ~MMCR_SYSARBCTL_GNT_TO_INT_ENB;
    963  1.22    dyoung 	bus_space_write_1(sc->sc_memt, sc->sc_memh, MMCR_SYSARBCTL, sysarbctl);
    964  1.22    dyoung 
    965  1.22    dyoung 	mstirq = bus_space_read_2(sc->sc_memt, sc->sc_memh, MMCR_HBMSTIRQCTL);
    966  1.22    dyoung 	mstirq &= ~MMCR_HBMSTIRQCTL_M_RTRTO_IRQ_ENB;
    967  1.22    dyoung 	mstirq &= ~MMCR_HBMSTIRQCTL_M_TABRT_IRQ_ENB;
    968  1.22    dyoung 	mstirq &= ~MMCR_HBMSTIRQCTL_M_MABRT_IRQ_ENB;
    969  1.22    dyoung 	mstirq &= ~MMCR_HBMSTIRQCTL_M_SERR_IRQ_ENB;
    970  1.22    dyoung 	mstirq &= ~MMCR_HBMSTIRQCTL_M_RPER_IRQ_ENB;
    971  1.22    dyoung 	mstirq &= ~MMCR_HBMSTIRQCTL_M_DPER_IRQ_ENB;
    972  1.22    dyoung 	bus_space_write_2(sc->sc_memt, sc->sc_memh, MMCR_HBMSTIRQCTL, mstirq);
    973  1.22    dyoung 
    974  1.22    dyoung 	tgtirq = bus_space_read_2(sc->sc_memt, sc->sc_memh, MMCR_HBTGTIRQCTL);
    975  1.22    dyoung 	tgtirq &= ~MMCR_HBTGTIRQCTL_T_DLYTO_IRQ_ENB;
    976  1.22    dyoung 	tgtirq &= ~MMCR_HBTGTIRQCTL_T_APER_IRQ_ENB;
    977  1.22    dyoung 	tgtirq &= ~MMCR_HBTGTIRQCTL_T_DPER_IRQ_ENB;
    978  1.22    dyoung 	bus_space_write_2(sc->sc_memt, sc->sc_memh, MMCR_HBTGTIRQCTL, tgtirq);
    979  1.22    dyoung 
    980  1.22    dyoung 	pcihostmap = bus_space_read_2(sc->sc_memt, sc->sc_memh,
    981  1.22    dyoung 	    MMCR_PCIHOSTMAP);
    982  1.22    dyoung 	/* Priority P2 (Master PIC IR1) */
    983  1.22    dyoung 	pcihostmap &= ~MMCR_PCIHOSTMAP_PCI_IRQ_MAP;
    984  1.22    dyoung 	bus_space_write_2(sc->sc_memt, sc->sc_memh, MMCR_PCIHOSTMAP,
    985  1.22    dyoung 	    pcihostmap);
    986  1.22    dyoung 
    987  1.26    dyoung 	return true;
    988  1.26    dyoung }
    989  1.26    dyoung 
    990  1.26    dyoung static void
    991  1.26    dyoung elanpex_intr_disestablish(struct elansc_softc *sc)
    992  1.26    dyoung {
    993  1.26    dyoung 	elanpex_shutdown(sc->sc_pex, 0);
    994  1.26    dyoung 
    995  1.22    dyoung 	if (elansc_pcinmi)
    996  1.22    dyoung 		nmi_disestablish(sc->sc_eih);
    997  1.22    dyoung 	else
    998  1.22    dyoung 		intr_disestablish(sc->sc_eih);
    999  1.22    dyoung 	sc->sc_eih = NULL;
   1000  1.22    dyoung 
   1001  1.22    dyoung }
   1002  1.22    dyoung 
   1003  1.22    dyoung static int
   1004  1.22    dyoung elanpex_detach(device_t self, int flags)
   1005  1.22    dyoung {
   1006  1.22    dyoung 	struct elansc_softc *sc = device_private(device_parent(self));
   1007  1.22    dyoung 
   1008  1.22    dyoung 	pmf_device_deregister(self);
   1009  1.22    dyoung 	elanpex_intr_disestablish(sc);
   1010  1.22    dyoung 
   1011  1.22    dyoung 	return 0;
   1012  1.22    dyoung }
   1013  1.22    dyoung 
   1014  1.22    dyoung static void
   1015  1.22    dyoung elanpar_intr_establish(device_t self, struct elansc_softc *sc)
   1016  1.22    dyoung {
   1017  1.22    dyoung 	uint8_t adddecctl, wpvmap;
   1018  1.22    dyoung 
   1019  1.22    dyoung 	wpvmap = bus_space_read_1(sc->sc_memt, sc->sc_memh, MMCR_WPVMAP);
   1020  1.22    dyoung 	wpvmap &= ~MMCR_WPVMAP_INT_MAP;
   1021  1.22    dyoung 	if (elansc_wpvnmi)
   1022  1.22    dyoung 		wpvmap |= MMCR_WPVMAP_INT_NMI;
   1023  1.22    dyoung 	else
   1024  1.22    dyoung 		wpvmap |= __SHIFTIN(__BIT(ELAN_IRQ), MMCR_WPVMAP_INT_MAP);
   1025  1.22    dyoung 	bus_space_write_1(sc->sc_memt, sc->sc_memh, MMCR_WPVMAP, wpvmap);
   1026  1.22    dyoung 
   1027  1.22    dyoung 	/* clear interrupt status */
   1028  1.22    dyoung 	bus_space_write_2(sc->sc_memt, sc->sc_memh, MMCR_WPVSTA,
   1029  1.22    dyoung 	    MMCR_WPVSTA_WPV_STA);
   1030  1.22    dyoung 
   1031  1.22    dyoung 	/* establish interrupt */
   1032  1.22    dyoung 	if (elansc_wpvnmi)
   1033  1.22    dyoung 		sc->sc_pih = nmi_establish(elanpar_intr, sc);
   1034  1.22    dyoung 	else
   1035  1.22    dyoung 		sc->sc_pih = elansc_intr_establish(self, elanpar_intr, sc);
   1036  1.22    dyoung 
   1037  1.22    dyoung 	adddecctl = bus_space_read_1(sc->sc_memt, sc->sc_memh, MMCR_ADDDECCTL);
   1038  1.22    dyoung 	adddecctl |= MMCR_ADDDECCTL_WPV_INT_ENB;
   1039  1.22    dyoung 	bus_space_write_1(sc->sc_memt, sc->sc_memh, MMCR_ADDDECCTL, adddecctl);
   1040  1.22    dyoung }
   1041  1.22    dyoung 
   1042  1.26    dyoung static bool
   1043  1.26    dyoung elanpar_shutdown(device_t self, int flags)
   1044  1.26    dyoung {
   1045  1.27    dyoung 	int i;
   1046  1.26    dyoung 	struct elansc_softc *sc = device_private(device_parent(self));
   1047  1.26    dyoung 
   1048  1.27    dyoung 	for (i = 0; i < __arraycount(sc->sc_textpar); i++) {
   1049  1.27    dyoung 		if (sc->sc_textpar[i] == -1)
   1050  1.27    dyoung 			continue;
   1051  1.27    dyoung 		elansc_disable_par(sc->sc_memt, sc->sc_memh, sc->sc_textpar[i]);
   1052  1.27    dyoung 		sc->sc_textpar[i] = -1;
   1053  1.26    dyoung 	}
   1054  1.26    dyoung 	if (sc->sc_pg0par != -1) {
   1055  1.26    dyoung 		elansc_disable_par(sc->sc_memt, sc->sc_memh, sc->sc_pg0par);
   1056  1.26    dyoung 		sc->sc_pg0par = -1;
   1057  1.26    dyoung 	}
   1058  1.26    dyoung 	return true;
   1059  1.26    dyoung }
   1060  1.26    dyoung 
   1061  1.22    dyoung static void
   1062  1.22    dyoung elanpar_attach(device_t parent, device_t self, void *aux)
   1063  1.22    dyoung {
   1064  1.22    dyoung 	struct elansc_softc *sc = device_private(parent);
   1065  1.22    dyoung 
   1066  1.22    dyoung 	aprint_naive(": Programmable Address Regions\n");
   1067  1.22    dyoung 	aprint_normal(": AMD Elan SC520 Programmable Address Regions\n");
   1068  1.22    dyoung 
   1069  1.22    dyoung 	elansc_print_1(self, sc, MMCR_WPVMAP);
   1070  1.22    dyoung 	elansc_print_all_par(self, sc->sc_memt, sc->sc_memh);
   1071  1.22    dyoung 
   1072  1.23    dyoung 	sc->sc_pg0par = elansc_protect_pg0(self, sc);
   1073  1.27    dyoung 	elansc_protect_text(self, sc);
   1074  1.27    dyoung 
   1075  1.27    dyoung 	elansc_print_all_par(self, sc->sc_memt, sc->sc_memh);
   1076  1.22    dyoung 
   1077  1.22    dyoung 	elanpar_intr_establish(self, sc);
   1078  1.22    dyoung 
   1079  1.22    dyoung 	elansc_print_1(self, sc, MMCR_ADDDECCTL);
   1080  1.22    dyoung 
   1081  1.26    dyoung 	if (!pmf_device_register1(self, elanpar_suspend, elanpar_resume,
   1082  1.26    dyoung 	                          elanpar_shutdown))
   1083  1.22    dyoung 		aprint_error_dev(self, "could not establish power hooks\n");
   1084  1.22    dyoung }
   1085  1.22    dyoung 
   1086  1.22    dyoung static void
   1087  1.22    dyoung elanpar_intr_disestablish(struct elansc_softc *sc)
   1088  1.22    dyoung {
   1089  1.22    dyoung 	uint8_t adddecctl, wpvmap;
   1090  1.22    dyoung 
   1091  1.22    dyoung 	/* disable interrupt, acknowledge it, disestablish our
   1092  1.22    dyoung 	 * handler, unmap it
   1093  1.22    dyoung 	 */
   1094  1.22    dyoung 	adddecctl = bus_space_read_1(sc->sc_memt, sc->sc_memh, MMCR_ADDDECCTL);
   1095  1.22    dyoung 	adddecctl &= ~MMCR_ADDDECCTL_WPV_INT_ENB;
   1096  1.22    dyoung 	bus_space_write_1(sc->sc_memt, sc->sc_memh, MMCR_ADDDECCTL, adddecctl);
   1097  1.22    dyoung 
   1098  1.22    dyoung 	bus_space_write_2(sc->sc_memt, sc->sc_memh, MMCR_WPVSTA,
   1099  1.22    dyoung 	    MMCR_WPVSTA_WPV_STA);
   1100  1.22    dyoung 
   1101  1.22    dyoung 	if (elansc_wpvnmi)
   1102  1.22    dyoung 		nmi_disestablish(sc->sc_pih);
   1103  1.22    dyoung 	else
   1104  1.22    dyoung 		intr_disestablish(sc->sc_pih);
   1105  1.22    dyoung 	sc->sc_pih = NULL;
   1106  1.22    dyoung 
   1107  1.22    dyoung 	wpvmap = bus_space_read_1(sc->sc_memt, sc->sc_memh, MMCR_WPVMAP);
   1108  1.22    dyoung 	wpvmap &= ~MMCR_WPVMAP_INT_MAP;
   1109  1.22    dyoung 	bus_space_write_1(sc->sc_memt, sc->sc_memh, MMCR_WPVMAP, wpvmap);
   1110  1.22    dyoung }
   1111  1.22    dyoung 
   1112  1.22    dyoung static int
   1113  1.22    dyoung elanpar_detach(device_t self, int flags)
   1114  1.22    dyoung {
   1115  1.22    dyoung 	struct elansc_softc *sc = device_private(device_parent(self));
   1116  1.22    dyoung 
   1117  1.22    dyoung 	pmf_device_deregister(self);
   1118  1.22    dyoung 
   1119  1.26    dyoung 	elanpar_shutdown(self, 0);
   1120  1.22    dyoung 
   1121  1.22    dyoung 	elanpar_intr_disestablish(sc);
   1122  1.22    dyoung 
   1123  1.22    dyoung 	return 0;
   1124  1.22    dyoung }
   1125  1.22    dyoung 
   1126   1.1   thorpej static void
   1127  1.21    dyoung elansc_attach(device_t parent, device_t self, void *aux)
   1128   1.1   thorpej {
   1129  1.17    dyoung 	struct elansc_softc *sc = device_private(self);
   1130   1.1   thorpej 	struct pci_attach_args *pa = aux;
   1131   1.1   thorpej 	uint16_t rev;
   1132  1.22    dyoung 	uint8_t cpuctl, picicr, ressta;
   1133  1.10  drochner #if NGPIO > 0
   1134  1.10  drochner 	struct gpiobus_attach_args gba;
   1135  1.22    dyoung 	int pin, reg, shift;
   1136   1.9       riz 	uint16_t data;
   1137  1.10  drochner #endif
   1138  1.22    dyoung 	sc->sc_pc = pa->pa_pc;
   1139  1.22    dyoung 	sc->sc_tag = pa->pa_tag;
   1140   1.1   thorpej 
   1141  1.14   thorpej 	aprint_naive(": System Controller\n");
   1142  1.14   thorpej 	aprint_normal(": AMD Elan SC520 System Controller\n");
   1143   1.1   thorpej 
   1144   1.1   thorpej 	sc->sc_memt = pa->pa_memt;
   1145   1.5   thorpej 	if (bus_space_map(sc->sc_memt, MMCR_BASE_ADDR, PAGE_SIZE, 0,
   1146   1.1   thorpej 	    &sc->sc_memh) != 0) {
   1147  1.21    dyoung 		aprint_error_dev(&sc->sc_dev, "unable to map registers\n");
   1148   1.1   thorpej 		return;
   1149   1.1   thorpej 	}
   1150   1.1   thorpej 
   1151  1.19    dyoung 	mutex_init(&sc->sc_mtx, MUTEX_DEFAULT, IPL_HIGH);
   1152  1.19    dyoung 
   1153   1.1   thorpej 	rev = bus_space_read_2(sc->sc_memt, sc->sc_memh, MMCR_REVID);
   1154   1.1   thorpej 	cpuctl = bus_space_read_1(sc->sc_memt, sc->sc_memh, MMCR_CPUCTL);
   1155   1.1   thorpej 
   1156  1.21    dyoung 	aprint_normal_dev(&sc->sc_dev,
   1157  1.21    dyoung 	    "product %d stepping %d.%d, CPU clock %s\n",
   1158   1.1   thorpej 	    (rev & REVID_PRODID) >> REVID_PRODID_SHIFT,
   1159   1.1   thorpej 	    (rev & REVID_MAJSTEP) >> REVID_MAJSTEP_SHIFT,
   1160   1.1   thorpej 	    (rev & REVID_MINSTEP),
   1161   1.1   thorpej 	    elansc_speeds[cpuctl & CPUCTL_CPU_CLK_SPD_MASK]);
   1162   1.1   thorpej 
   1163   1.1   thorpej 	/*
   1164   1.1   thorpej 	 * SC520 rev A1 has a bug that affects the watchdog timer.  If
   1165   1.1   thorpej 	 * the GP bus echo mode is enabled, writing to the watchdog control
   1166   1.1   thorpej 	 * register is blocked.
   1167   1.1   thorpej 	 *
   1168   1.1   thorpej 	 * The BIOS in some systems (e.g. the Soekris net4501) enables
   1169   1.1   thorpej 	 * GP bus echo for various reasons, so we need to switch it off
   1170   1.1   thorpej 	 * when we talk to the watchdog timer.
   1171   1.1   thorpej 	 *
   1172   1.1   thorpej 	 * XXX The step 1.1 (B1?) in my Soekris net4501 also has this
   1173   1.1   thorpej 	 * XXX problem, so we'll just enable it for all Elan SC520s
   1174   1.8    keihan 	 * XXX for now.  --thorpej (at) NetBSD.org
   1175   1.1   thorpej 	 */
   1176   1.1   thorpej 	if (1 || rev == ((PRODID_ELAN_SC520 << REVID_PRODID_SHIFT) |
   1177   1.1   thorpej 		    (0 << REVID_MAJSTEP_SHIFT) | (1)))
   1178   1.1   thorpej 		sc->sc_echobug = 1;
   1179   1.1   thorpej 
   1180   1.1   thorpej 	/*
   1181   1.1   thorpej 	 * Determine cause of the last reset, and issue a warning if it
   1182   1.1   thorpej 	 * was due to watchdog expiry.
   1183   1.1   thorpej 	 */
   1184   1.1   thorpej 	ressta = bus_space_read_1(sc->sc_memt, sc->sc_memh, MMCR_RESSTA);
   1185   1.1   thorpej 	if (ressta & RESSTA_WDT_RST_DET)
   1186  1.21    dyoung 		aprint_error_dev(&sc->sc_dev,
   1187  1.21    dyoung 		    "WARNING: LAST RESET DUE TO WATCHDOG EXPIRATION!\n");
   1188   1.1   thorpej 	bus_space_write_1(sc->sc_memt, sc->sc_memh, MMCR_RESSTA, ressta);
   1189   1.1   thorpej 
   1190  1.22    dyoung 	elansc_print_1(self, sc, MMCR_MPICMODE);
   1191  1.22    dyoung 	elansc_print_1(self, sc, MMCR_SL1PICMODE);
   1192  1.22    dyoung 	elansc_print_1(self, sc, MMCR_SL2PICMODE);
   1193  1.22    dyoung 	elansc_print_1(self, sc, MMCR_PICICR);
   1194  1.22    dyoung 
   1195  1.22    dyoung 	sc->sc_mpicmode = bus_space_read_1(sc->sc_memt, sc->sc_memh,
   1196  1.22    dyoung 	    MMCR_MPICMODE);
   1197  1.22    dyoung 	bus_space_write_1(sc->sc_memt, sc->sc_memh, MMCR_MPICMODE,
   1198  1.22    dyoung 	    sc->sc_mpicmode | __BIT(ELAN_IRQ));
   1199  1.22    dyoung 
   1200  1.22    dyoung 	sc->sc_picicr = bus_space_read_1(sc->sc_memt, sc->sc_memh, MMCR_PICICR);
   1201  1.22    dyoung 	picicr = sc->sc_picicr;
   1202  1.22    dyoung 	if (elansc_pcinmi || elansc_wpvnmi)
   1203  1.22    dyoung 		picicr |= MMCR_PICICR_NMI_ENB;
   1204  1.22    dyoung #if 0
   1205  1.22    dyoung 	/* PC/AT compatibility */
   1206  1.22    dyoung 	picicr |= MMCR_PICICR_S1_GINT_MODE|MMCR_PICICR_M_GINT_MODE;
   1207  1.22    dyoung #endif
   1208  1.22    dyoung 	bus_space_write_1(sc->sc_memt, sc->sc_memh, MMCR_PICICR, picicr);
   1209  1.22    dyoung 
   1210  1.22    dyoung 	elansc_print_1(self, sc, MMCR_PICICR);
   1211  1.22    dyoung 	elansc_print_1(self, sc, MMCR_MPICMODE);
   1212  1.22    dyoung 
   1213  1.22    dyoung 	mutex_enter(&sc->sc_mtx);
   1214   1.1   thorpej 	/* Set up the watchdog registers with some defaults. */
   1215   1.1   thorpej 	elansc_wdogctl_write(sc, WDTMRCTL_WRST_ENB | WDTMRCTL_EXP_SEL30);
   1216   1.1   thorpej 
   1217   1.1   thorpej 	/* ...and clear it. */
   1218   1.1   thorpej 	elansc_wdogctl_reset(sc);
   1219  1.22    dyoung 	mutex_exit(&sc->sc_mtx);
   1220   1.9       riz 
   1221  1.22    dyoung 	if (!pmf_device_register(self, elansc_suspend, elansc_resume))
   1222  1.22    dyoung 		aprint_error_dev(self, "could not establish power hooks\n");
   1223  1.17    dyoung 
   1224  1.10  drochner #if NGPIO > 0
   1225   1.9       riz 	/* Initialize GPIO pins array */
   1226   1.9       riz 	for (pin = 0; pin < ELANSC_PIO_NPINS; pin++) {
   1227   1.9       riz 		sc->sc_gpio_pins[pin].pin_num = pin;
   1228   1.9       riz 		sc->sc_gpio_pins[pin].pin_caps = GPIO_PIN_INPUT |
   1229   1.9       riz 		    GPIO_PIN_OUTPUT;
   1230   1.9       riz 
   1231   1.9       riz 		/* Read initial state */
   1232   1.9       riz 		reg = (pin < 16 ? MMCR_PIODIR15_0 : MMCR_PIODIR31_16);
   1233   1.9       riz 		shift = pin % 16;
   1234   1.9       riz 		data = bus_space_read_2(sc->sc_memt, sc->sc_memh, reg);
   1235   1.9       riz 		if ((data & (1 << shift)) == 0)
   1236   1.9       riz 			sc->sc_gpio_pins[pin].pin_flags = GPIO_PIN_INPUT;
   1237   1.9       riz 		else
   1238   1.9       riz 			sc->sc_gpio_pins[pin].pin_flags = GPIO_PIN_OUTPUT;
   1239   1.9       riz 		if (elansc_gpio_pin_read(sc, pin) == 0)
   1240   1.9       riz 			sc->sc_gpio_pins[pin].pin_state = GPIO_PIN_LOW;
   1241   1.9       riz 		else
   1242   1.9       riz 			sc->sc_gpio_pins[pin].pin_state = GPIO_PIN_HIGH;
   1243   1.9       riz 	}
   1244   1.9       riz 
   1245   1.9       riz 	/* Create controller tag */
   1246   1.9       riz 	sc->sc_gpio_gc.gp_cookie = sc;
   1247   1.9       riz 	sc->sc_gpio_gc.gp_pin_read = elansc_gpio_pin_read;
   1248   1.9       riz 	sc->sc_gpio_gc.gp_pin_write = elansc_gpio_pin_write;
   1249   1.9       riz 	sc->sc_gpio_gc.gp_pin_ctl = elansc_gpio_pin_ctl;
   1250   1.9       riz 
   1251   1.9       riz 	gba.gba_gc = &sc->sc_gpio_gc;
   1252   1.9       riz 	gba.gba_pins = sc->sc_gpio_pins;
   1253   1.9       riz 	gba.gba_npins = ELANSC_PIO_NPINS;
   1254   1.9       riz 
   1255  1.22    dyoung 	sc->sc_par = config_found_ia(&sc->sc_dev, "elanparbus", NULL, NULL);
   1256  1.22    dyoung 	sc->sc_pex = config_found_ia(&sc->sc_dev, "elanpexbus", NULL, NULL);
   1257   1.9       riz 	/* Attach GPIO framework */
   1258  1.10  drochner 	config_found_ia(&sc->sc_dev, "gpiobus", &gba, gpiobus_print);
   1259  1.10  drochner #endif /* NGPIO */
   1260  1.19    dyoung 
   1261  1.19    dyoung 	/*
   1262  1.19    dyoung 	 * Hook up the watchdog timer.
   1263  1.19    dyoung 	 */
   1264  1.21    dyoung 	sc->sc_smw.smw_name = device_xname(&sc->sc_dev);
   1265  1.19    dyoung 	sc->sc_smw.smw_cookie = sc;
   1266  1.19    dyoung 	sc->sc_smw.smw_setmode = elansc_wdog_setmode;
   1267  1.19    dyoung 	sc->sc_smw.smw_tickle = elansc_wdog_tickle;
   1268  1.19    dyoung 	sc->sc_smw.smw_period = 32;	/* actually 32.54 */
   1269  1.21    dyoung 	if (sysmon_wdog_register(&sc->sc_smw) != 0) {
   1270  1.21    dyoung 		aprint_error_dev(&sc->sc_dev,
   1271  1.21    dyoung 		    "unable to register watchdog with sysmon\n");
   1272  1.21    dyoung 	}
   1273   1.1   thorpej }
   1274   1.1   thorpej 
   1275  1.22    dyoung static int
   1276  1.22    dyoung elanpex_match(device_t parent, struct cfdata *match, void *aux)
   1277  1.22    dyoung {
   1278  1.22    dyoung 	struct elansc_softc *sc = device_private(parent);
   1279  1.22    dyoung 
   1280  1.22    dyoung 	return sc->sc_pex == NULL;
   1281  1.22    dyoung }
   1282  1.22    dyoung 
   1283  1.22    dyoung static int
   1284  1.22    dyoung elanpar_match(device_t parent, struct cfdata *match, void *aux)
   1285  1.22    dyoung {
   1286  1.22    dyoung 	struct elansc_softc *sc = device_private(parent);
   1287  1.22    dyoung 
   1288  1.22    dyoung 	return sc->sc_par == NULL;
   1289  1.22    dyoung }
   1290  1.22    dyoung 
   1291  1.22    dyoung CFATTACH_DECL_NEW(elanpar, sizeof(struct device),
   1292  1.22    dyoung     elanpar_match, elanpar_attach, elanpar_detach, NULL);
   1293  1.22    dyoung 
   1294  1.22    dyoung CFATTACH_DECL_NEW(elanpex, sizeof(struct device),
   1295  1.22    dyoung     elanpex_match, elanpex_attach, elanpex_detach, NULL);
   1296  1.22    dyoung 
   1297  1.19    dyoung CFATTACH_DECL2(elansc, sizeof(struct elansc_softc),
   1298  1.19    dyoung     elansc_match, elansc_attach, elansc_detach, NULL, NULL,
   1299  1.19    dyoung     elansc_childdetached);
   1300   1.9       riz 
   1301  1.10  drochner #if NGPIO > 0
   1302   1.9       riz static int
   1303   1.9       riz elansc_gpio_pin_read(void *arg, int pin)
   1304   1.9       riz {
   1305   1.9       riz 	struct elansc_softc *sc = arg;
   1306   1.9       riz 	int reg, shift;
   1307  1.13     perry 	uint16_t data;
   1308   1.9       riz 
   1309   1.9       riz 	reg = (pin < 16 ? MMCR_PIODATA15_0 : MMCR_PIODATA31_16);
   1310   1.9       riz 	shift = pin % 16;
   1311  1.19    dyoung 
   1312  1.19    dyoung 	mutex_enter(&sc->sc_mtx);
   1313   1.9       riz 	data = bus_space_read_2(sc->sc_memt, sc->sc_memh, reg);
   1314  1.19    dyoung 	mutex_exit(&sc->sc_mtx);
   1315   1.9       riz 
   1316   1.9       riz 	return ((data >> shift) & 0x1);
   1317   1.9       riz }
   1318   1.9       riz 
   1319   1.9       riz static void
   1320   1.9       riz elansc_gpio_pin_write(void *arg, int pin, int value)
   1321   1.9       riz {
   1322   1.9       riz 	struct elansc_softc *sc = arg;
   1323   1.9       riz 	int reg, shift;
   1324  1.13     perry 	uint16_t data;
   1325   1.9       riz 
   1326   1.9       riz 	reg = (pin < 16 ? MMCR_PIODATA15_0 : MMCR_PIODATA31_16);
   1327   1.9       riz 	shift = pin % 16;
   1328  1.19    dyoung 
   1329  1.19    dyoung 	mutex_enter(&sc->sc_mtx);
   1330   1.9       riz 	data = bus_space_read_2(sc->sc_memt, sc->sc_memh, reg);
   1331   1.9       riz 	if (value == 0)
   1332   1.9       riz 		data &= ~(1 << shift);
   1333   1.9       riz 	else if (value == 1)
   1334   1.9       riz 		data |= (1 << shift);
   1335   1.9       riz 
   1336   1.9       riz 	bus_space_write_2(sc->sc_memt, sc->sc_memh, reg, data);
   1337  1.19    dyoung 	mutex_exit(&sc->sc_mtx);
   1338   1.9       riz }
   1339   1.9       riz 
   1340   1.9       riz static void
   1341   1.9       riz elansc_gpio_pin_ctl(void *arg, int pin, int flags)
   1342   1.9       riz {
   1343   1.9       riz 	struct elansc_softc *sc = arg;
   1344   1.9       riz 	int reg, shift;
   1345  1.13     perry 	uint16_t data;
   1346   1.9       riz 
   1347   1.9       riz 	reg = (pin < 16 ? MMCR_PIODIR15_0 : MMCR_PIODIR31_16);
   1348   1.9       riz 	shift = pin % 16;
   1349  1.19    dyoung 	mutex_enter(&sc->sc_mtx);
   1350   1.9       riz 	data = bus_space_read_2(sc->sc_memt, sc->sc_memh, reg);
   1351   1.9       riz 	if (flags & GPIO_PIN_INPUT)
   1352   1.9       riz 		data &= ~(1 << shift);
   1353   1.9       riz 	if (flags & GPIO_PIN_OUTPUT)
   1354   1.9       riz 		data |= (1 << shift);
   1355   1.9       riz 
   1356   1.9       riz 	bus_space_write_2(sc->sc_memt, sc->sc_memh, reg, data);
   1357  1.19    dyoung 	mutex_exit(&sc->sc_mtx);
   1358   1.9       riz }
   1359  1.10  drochner #endif /* NGPIO */
   1360