1 1.10 martin /* $NetBSD: elan520reg.h,v 1.10 2008/04/28 20:23:24 martin Exp $ */ 2 1.1 thorpej 3 1.1 thorpej /*- 4 1.1 thorpej * Copyright (c) 2002 The NetBSD Foundation, Inc. 5 1.1 thorpej * All rights reserved. 6 1.1 thorpej * 7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation 8 1.1 thorpej * by Jason R. Thorpe. 9 1.1 thorpej * 10 1.1 thorpej * Redistribution and use in source and binary forms, with or without 11 1.1 thorpej * modification, are permitted provided that the following conditions 12 1.1 thorpej * are met: 13 1.1 thorpej * 1. Redistributions of source code must retain the above copyright 14 1.1 thorpej * notice, this list of conditions and the following disclaimer. 15 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright 16 1.1 thorpej * notice, this list of conditions and the following disclaimer in the 17 1.1 thorpej * documentation and/or other materials provided with the distribution. 18 1.1 thorpej * 19 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 20 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 21 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 22 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 23 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 24 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 25 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 26 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 27 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 28 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE. 30 1.1 thorpej */ 31 1.1 thorpej 32 1.1 thorpej /* 33 1.1 thorpej * Register definitions for the AMD Elan SC520 System Controller. 34 1.1 thorpej */ 35 1.1 thorpej 36 1.1 thorpej #ifndef _I386_PCI_ELAN520REG_H_ 37 1.1 thorpej #define _I386_PCI_ELAN520REG_H_ 38 1.1 thorpej 39 1.8 dyoung #include <sys/cdefs.h> 40 1.8 dyoung 41 1.1 thorpej #define MMCR_BASE_ADDR 0xfffef000 42 1.1 thorpej 43 1.1 thorpej /* 44 1.1 thorpej * Am5x86 CPU Registers. 45 1.1 thorpej */ 46 1.1 thorpej #define MMCR_REVID 0x0000 47 1.1 thorpej #define MMCR_CPUCTL 0x0002 48 1.1 thorpej 49 1.1 thorpej #define REVID_PRODID 0xff00 /* product ID */ 50 1.1 thorpej #define REVID_PRODID_SHIFT 8 51 1.1 thorpej #define REVID_MAJSTEP 0x00f0 /* stepping major */ 52 1.1 thorpej #define REVID_MAJSTEP_SHIFT 4 53 1.1 thorpej #define REVID_MINSTEP 0x000f /* stepping minor */ 54 1.1 thorpej 55 1.1 thorpej #define PRODID_ELAN_SC520 0x00 /* Elan SC520 */ 56 1.1 thorpej 57 1.1 thorpej #define CPUCTL_CPU_CLK_SPD_MASK 0x03 /* CPU clock speed */ 58 1.1 thorpej #define CPUCTL_CACHE_WR_MODE 0x10 /* cache mode (0 = wb, 1 = wt) */ 59 1.1 thorpej 60 1.1 thorpej /* 61 1.4 dyoung * Performance Registers 62 1.4 dyoung */ 63 1.4 dyoung #define MMCR_DBCTL 0x0040 /* SDRAM Buffer Control */ 64 1.4 dyoung 65 1.4 dyoung #define MMCR_DBCTL_RAB_ENB __BIT(4) /* enable read-ahead */ 66 1.4 dyoung #define MMCR_DBCTL_WB_WM_MASK __BITS(3,2) /* write buffer watermark */ 67 1.4 dyoung #define MMCR_DBCTL_WB_WM_28DW __SHIFTIN(0, MMCR_DBCTL_WB_WM_MASK) 68 1.4 dyoung #define MMCR_DBCTL_WB_WM_24DW __SHIFTIN(1, MMCR_DBCTL_WB_WM_MASK) 69 1.4 dyoung #define MMCR_DBCTL_WB_WM_16DW __SHIFTIN(2, MMCR_DBCTL_WB_WM_MASK) 70 1.4 dyoung #define MMCR_DBCTL_WB_WM_8DW __SHIFTIN(3, MMCR_DBCTL_WB_WM_MASK) 71 1.4 dyoung #define MMCR_DBCTL_WB_FLUSH __BIT(1) /* write 1 to flush wr buf */ 72 1.4 dyoung #define MMCR_DBCTL_WB_ENB __BIT(0) /* enable write buffer */ 73 1.4 dyoung #define MMCR_HBCTL 0x0060 /* Host Bridge Control */ 74 1.4 dyoung #define MMCR_HBCTL_PCI_RST __BIT(15) 75 1.4 dyoung #define MMCR_HBCTL_T_PURGE_RD_ENB __BIT(10) 76 1.4 dyoung #define MMCR_HBCTL_T_DLYTR_ENB_MASK __BITS(9,8) 77 1.4 dyoung #define MMCR_HBCTL_T_DLYTR_ENB_WAIT \ 78 1.4 dyoung __SHIFTIN(0, MMCR_HBCTL_T_DLYTR_ENB_MASK) 79 1.4 dyoung #define MMCR_HBCTL_T_DLYTR_ENB_AUTORETRY\ 80 1.4 dyoung __SHIFTIN(1, MMCR_HBCTL_T_DLYTR_ENB_MASK) 81 1.4 dyoung #define MMCR_HBCTL_T_DLYTR_ENB_RSVD0 \ 82 1.4 dyoung __SHIFTIN(2, MMCR_HBCTL_T_DLYTR_ENB_MASK) 83 1.4 dyoung #define MMCR_HBCTL_T_DLYTR_ENB_RSVD1 \ 84 1.4 dyoung __SHIFTIN(3, MMCR_HBCTL_T_DLYTR_ENB_MASK) 85 1.4 dyoung #define MMCR_HBCTL_M_WPOST_ENB __BIT(3) 86 1.4 dyoung #define MMCR_SYSARBCTL 0x0070 /* System Arbiter Control */ 87 1.4 dyoung #define MMCR_SYSARBCTL_CNCR_MODE_ENB __BIT(1) 88 1.8 dyoung #define MMCR_SYSARBCTL_GNT_TO_INT_ENB __BIT(0) /* 1: interrupt when the 89 1.8 dyoung * PCI bus arbiter 90 1.8 dyoung * detects a time-out 91 1.8 dyoung */ 92 1.8 dyoung 93 1.8 dyoung #define MMCR_PCIARBSTA 0x71 /* PCI Bus Arbiter Status */ 94 1.8 dyoung #define MMCR_PCIARBSTA_GNT_TO_STA __BIT(7) 95 1.8 dyoung #define MMCR_PCIARBSTA_GNT_TO_ID __BITS(3, 0) 96 1.4 dyoung 97 1.4 dyoung /* 98 1.4 dyoung * PCI Host Bridge Registers 99 1.4 dyoung */ 100 1.5 dyoung #define MMCR_HBMSTIRQCTL 0x66 /* Host Bridge Master Interrupt Ctrl */ 101 1.5 dyoung 102 1.8 dyoung #define MMCR_HBMSTIRQCTL_RSVD0 __BITS(15, 14) 103 1.8 dyoung 104 1.8 dyoung /* Interrupt Selects 105 1.8 dyoung * 106 1.8 dyoung * 0: generate maskable interrupt (see MMCR_PCIHOSTMAP) 107 1.8 dyoung * 1: generate NMI 108 1.8 dyoung */ 109 1.8 dyoung /* Master Retry Time-Out */ 110 1.8 dyoung #define MMCR_HBMSTIRQCTL_M_RTRTO_IRQ_SEL __BIT(13) 111 1.8 dyoung /* Master Target Abort */ 112 1.8 dyoung #define MMCR_HBMSTIRQCTL_M_TABRT_IRQ_SEL __BIT(12) 113 1.8 dyoung /* Master Abort */ 114 1.8 dyoung #define MMCR_HBMSTIRQCTL_M_MABRT_IRQ_SEL __BIT(11) 115 1.8 dyoung /* Master System Error */ 116 1.8 dyoung #define MMCR_HBMSTIRQCTL_M_SERR_IRQ_SEL __BIT(10) 117 1.8 dyoung /* Master Received PERR */ 118 1.8 dyoung #define MMCR_HBMSTIRQCTL_M_RPER_IRQ_SEL __BIT(9) 119 1.8 dyoung /* Master Detected PERR */ 120 1.8 dyoung #define MMCR_HBMSTIRQCTL_M_DPER_IRQ_SEL __BIT(8) 121 1.8 dyoung #define MMCR_HBMSTIRQCTL_RSVD1 __BITS(7, 6) 122 1.8 dyoung 123 1.8 dyoung /* Interrupt Enables */ 124 1.8 dyoung /* Master Retry Time-Out */ 125 1.8 dyoung #define MMCR_HBMSTIRQCTL_M_RTRTO_IRQ_ENB __BIT(5) 126 1.8 dyoung /* Master Target Abort */ 127 1.8 dyoung #define MMCR_HBMSTIRQCTL_M_TABRT_IRQ_ENB __BIT(4) 128 1.8 dyoung /* Master Abort */ 129 1.8 dyoung #define MMCR_HBMSTIRQCTL_M_MABRT_IRQ_ENB __BIT(3) 130 1.8 dyoung /* Master System Error */ 131 1.8 dyoung #define MMCR_HBMSTIRQCTL_M_SERR_IRQ_ENB __BIT(2) 132 1.8 dyoung /* Master Received PERR */ 133 1.8 dyoung #define MMCR_HBMSTIRQCTL_M_RPER_IRQ_ENB __BIT(1) 134 1.8 dyoung /* Master Detected PERR */ 135 1.8 dyoung #define MMCR_HBMSTIRQCTL_M_DPER_IRQ_ENB __BIT(0) 136 1.8 dyoung 137 1.8 dyoung /* Host Bridge Target Interrupt Ctrl. 16 bits. */ 138 1.8 dyoung #define MMCR_HBTGTIRQCTL 0x62 139 1.8 dyoung 140 1.8 dyoung #define MMCR_HBTGTIRQCTL_RSVD0 __BITS(15, 11) 141 1.8 dyoung 142 1.8 dyoung /* Interrupt Selects 143 1.8 dyoung * 144 1.8 dyoung * 0: generate maskable interrupt (see MMCR_PCIHOSTMAP) 145 1.8 dyoung * 1: generate NMI 146 1.8 dyoung */ 147 1.8 dyoung #define MMCR_HBTGTIRQCTL_T_DLYTO_IRQ_SEL __BIT(10) 148 1.8 dyoung #define MMCR_HBTGTIRQCTL_T_APER_IRQ_SEL __BIT(9) 149 1.8 dyoung #define MMCR_HBTGTIRQCTL_T_DPER_IRQ_SEL __BIT(8) 150 1.8 dyoung #define MMCR_HBTGTIRQCTL_RSVD1 __BITS(7, 3) 151 1.8 dyoung 152 1.8 dyoung /* Interrupt Enables */ 153 1.8 dyoung /* Target Delayed Transaction Time-out */ 154 1.8 dyoung #define MMCR_HBTGTIRQCTL_T_DLYTO_IRQ_ENB __BIT(2) 155 1.8 dyoung /* Target Address Parity */ 156 1.8 dyoung #define MMCR_HBTGTIRQCTL_T_APER_IRQ_ENB __BIT(1) 157 1.8 dyoung /* Target Data Parity */ 158 1.8 dyoung #define MMCR_HBTGTIRQCTL_T_DPER_IRQ_ENB __BIT(0) 159 1.8 dyoung 160 1.8 dyoung /* Host Bridge Master Interrupt Status. 16 bits. */ 161 1.8 dyoung #define MMCR_HBMSTIRQSTA 0x68 162 1.8 dyoung 163 1.8 dyoung /* Host Bridge Master Interrupt Address */ 164 1.8 dyoung #define MMCR_MSTINTADD 0x6c 165 1.8 dyoung 166 1.8 dyoung #define MMCR_HBMSTIRQSTA_RSVD0 __BITS(15, 12) 167 1.8 dyoung #define MMCR_HBMSTIRQSTA_M_CMD_IRQ_ID __BITS(11, 8) 168 1.8 dyoung #define MMCR_HBMSTIRQSTA_RSVD1 __BITS(7, 6) 169 1.8 dyoung #define MMCR_HBMSTIRQSTA_M_RTRTO_IRQ_STA __BIT(5) 170 1.8 dyoung #define MMCR_HBMSTIRQSTA_M_TABRT_IRQ_STA __BIT(4) 171 1.8 dyoung #define MMCR_HBMSTIRQSTA_M_MABRT_IRQ_STA __BIT(3) 172 1.8 dyoung #define MMCR_HBMSTIRQSTA_M_SERR_IRQ_STA __BIT(2) 173 1.8 dyoung #define MMCR_HBMSTIRQSTA_M_RPER_IRQ_STA __BIT(1) 174 1.8 dyoung #define MMCR_HBMSTIRQSTA_M_DPER_IRQ_STA __BIT(0) 175 1.8 dyoung 176 1.8 dyoung /* The PCI master interrupts that NetBSD is interested in. */ 177 1.8 dyoung #define MMCR_MSTIRQ_ACT (MMCR_HBMSTIRQCTL_M_RTRTO_IRQ_ENB |\ 178 1.8 dyoung MMCR_HBMSTIRQCTL_M_TABRT_IRQ_ENB |\ 179 1.8 dyoung MMCR_HBMSTIRQCTL_M_MABRT_IRQ_ENB |\ 180 1.8 dyoung MMCR_HBMSTIRQCTL_M_SERR_IRQ_ENB |\ 181 1.8 dyoung MMCR_HBMSTIRQCTL_M_RPER_IRQ_ENB |\ 182 1.8 dyoung MMCR_HBMSTIRQCTL_M_DPER_IRQ_ENB) 183 1.8 dyoung 184 1.8 dyoung /* Host Bridge Target Interrupt Status. 16 bits. */ 185 1.8 dyoung #define MMCR_HBTGTIRQSTA 0x64 186 1.8 dyoung 187 1.8 dyoung #define MMCR_HBTGTIRQSTA_RSVD0 __BITS(15, 12) 188 1.8 dyoung /* Target Interrupt Identification */ 189 1.8 dyoung #define MMCR_HBTGTIRQSTA_T_IRQ_ID __BITS(11, 8) 190 1.8 dyoung #define MMCR_HBTGTIRQSTA_RSVD1 __BITS(7, 3) 191 1.8 dyoung /* Status bits. Write 1 to clear. */ 192 1.8 dyoung #define MMCR_HBTGTIRQSTA_T_DLYTO_IRQ_STA __BIT(2) 193 1.8 dyoung #define MMCR_HBTGTIRQSTA_T_APER_IRQ_STA __BIT(1) 194 1.8 dyoung #define MMCR_HBTGTIRQSTA_T_DPER_IRQ_STA __BIT(0) 195 1.8 dyoung 196 1.8 dyoung /* The PCI target interrupts that NetBSD is interested in. */ 197 1.8 dyoung #define MMCR_TGTIRQ_ACT (MMCR_HBTGTIRQSTA_T_DLYTO_IRQ_STA |\ 198 1.8 dyoung MMCR_HBTGTIRQSTA_T_APER_IRQ_STA |\ 199 1.8 dyoung MMCR_HBTGTIRQSTA_T_DPER_IRQ_STA) 200 1.6 dyoung 201 1.4 dyoung #define MMCR_PCIHOSTMAP 0x0d14 /* PCI Host Bridge Interrupt Mapping */ 202 1.4 dyoung 203 1.4 dyoung #define MMCR_PCIHOSTMAP_PCI_NMI_ENB __BIT(8) 204 1.4 dyoung #define MMCR_PCIHOSTMAP_PCI_IRQ_MAP __BITS(4, 0) 205 1.4 dyoung 206 1.8 dyoung /* Programmable Interrupt Controller. 8 bits. */ 207 1.8 dyoung #define MMCR_PICICR 0xd00 208 1.8 dyoung #define MMCR_PICICR_NMI_DONE __BIT(7) 209 1.8 dyoung #define MMCR_PICICR_NMI_ENB __BIT(6) 210 1.8 dyoung #define MMCR_PICICR_RSVD0 __BITS(5, 3) 211 1.8 dyoung #define MMCR_PICICR_S2_GINT_MODE __BIT(2) 212 1.8 dyoung #define MMCR_PICICR_S1_GINT_MODE __BIT(1) 213 1.8 dyoung #define MMCR_PICICR_M_GINT_MODE __BIT(0) 214 1.8 dyoung 215 1.8 dyoung #define MMCR_MPICMODE 0xd02 216 1.8 dyoung #define MMCR_SL1PICMODE 0xd03 217 1.8 dyoung #define MMCR_SL2PICMODE 0xd04 218 1.8 dyoung 219 1.8 dyoung #define MMCR_WPVMAP 0xd44 220 1.8 dyoung #define MMCR_WPVMAP_RSVD0 __BITS(7, 5) 221 1.9 dyoung /* map write-protection violations to an Elan SC520 interrupt priority, 222 1.9 dyoung * 1 through 22 223 1.9 dyoung */ 224 1.8 dyoung #define MMCR_WPVMAP_INT_MAP __BITS(4, 0) 225 1.9 dyoung /* no bits set -> disable */ 226 1.9 dyoung #define MMCR_WPVMAP_INT_OFF 0 227 1.9 dyoung /* all bits set -> NMI */ 228 1.9 dyoung #define MMCR_WPVMAP_INT_NMI MMCR_WPVMAP_INT_MAP 229 1.8 dyoung 230 1.8 dyoung #define MMCR_ADDDECCTL 0x80 231 1.8 dyoung #define MMCR_ADDDECCTL_WPV_INT_ENB __BIT(7) 232 1.8 dyoung 233 1.8 dyoung #define MMCR_WPVSTA 0x82 234 1.8 dyoung #define MMCR_WPVSTA_WPV_STA __BIT(15) 235 1.8 dyoung #define MMCR_WPVSTA_WPV_RSVD0 __BITS(14, 10) 236 1.8 dyoung #define MMCR_WPVSTA_WPV_MSTR __BITS(9, 8) 237 1.8 dyoung #define MMCR_WPVSTA_WPV_MSTR_CPU __SHIFTIN(0, MMCR_WPVSTA_WPV_MSTR) 238 1.8 dyoung #define MMCR_WPVSTA_WPV_MSTR_PCI __SHIFTIN(1, MMCR_WPVSTA_WPV_MSTR) 239 1.8 dyoung #define MMCR_WPVSTA_WPV_MSTR_GP __SHIFTIN(2, MMCR_WPVSTA_WPV_MSTR) 240 1.8 dyoung #define MMCR_WPVSTA_WPV_MSTR_RSVD __SHIFTIN(3, MMCR_WPVSTA_WPV_MSTR) 241 1.8 dyoung #define MMCR_WPVSTA_WPV_RSVD1 __BITS(7, 4) 242 1.8 dyoung #define MMCR_WPVSTA_WPV_WINDOW __BITS(3, 0) 243 1.8 dyoung 244 1.8 dyoung #define MMCR_PAR(__i) (0x88 + 4 * (__i)) 245 1.8 dyoung #define MMCR_PAR_TARGET __BITS(31, 29) 246 1.8 dyoung #define MMCR_PAR_TARGET_OFF __SHIFTIN(0, MMCR_PAR_TARGET) 247 1.8 dyoung #define MMCR_PAR_TARGET_GPIO __SHIFTIN(1, MMCR_PAR_TARGET) 248 1.8 dyoung #define MMCR_PAR_TARGET_GPMEM __SHIFTIN(2, MMCR_PAR_TARGET) 249 1.8 dyoung #define MMCR_PAR_TARGET_PCI __SHIFTIN(3, MMCR_PAR_TARGET) 250 1.8 dyoung #define MMCR_PAR_TARGET_BOOTCS __SHIFTIN(4, MMCR_PAR_TARGET) 251 1.8 dyoung #define MMCR_PAR_TARGET_ROMCS1 __SHIFTIN(5, MMCR_PAR_TARGET) 252 1.8 dyoung #define MMCR_PAR_TARGET_ROMCS2 __SHIFTIN(6, MMCR_PAR_TARGET) 253 1.8 dyoung #define MMCR_PAR_TARGET_SDRAM __SHIFTIN(7, MMCR_PAR_TARGET) 254 1.8 dyoung #define MMCR_PAR_ATTR __BITS(28, 26) 255 1.8 dyoung #define MMCR_PAR_ATTR_NOEXEC __SHIFTIN(__BIT(2), MMCR_PAR_ATTR) 256 1.8 dyoung #define MMCR_PAR_ATTR_NOCACHE __SHIFTIN(__BIT(1), MMCR_PAR_ATTR) 257 1.8 dyoung #define MMCR_PAR_ATTR_NOWRITE __SHIFTIN(__BIT(0), MMCR_PAR_ATTR) 258 1.8 dyoung #define MMCR_PAR_PG_SZ __BIT(25) 259 1.8 dyoung #define MMCR_PAR_SZ_ST_ADR __BITS(24, 0) 260 1.8 dyoung #define MMCR_PAR_4KB_SZ __BITS(24, 18) 261 1.8 dyoung #define MMCR_PAR_4KB_ST_ADR __BITS(17, 0) 262 1.8 dyoung #define MMCR_PAR_64KB_SZ __BITS(24, 14) 263 1.8 dyoung #define MMCR_PAR_64KB_ST_ADR __BITS(13, 0) 264 1.8 dyoung #define MMCR_PAR_IO_SZ __BITS(24, 16) 265 1.8 dyoung #define MMCR_PAR_IO_ST_ADR __BITS(15, 0) 266 1.8 dyoung 267 1.4 dyoung /* 268 1.1 thorpej * General Purpose Bus Registers 269 1.1 thorpej */ 270 1.1 thorpej #define MMCR_GPECHO 0x0c00 /* GP echo mode */ 271 1.1 thorpej #define MMCR_GPCSDW 0x0c01 /* GP chip sel data width */ 272 1.1 thorpej #define MMCR_CPCSQUAL 0x0c02 /* GP chip sel qualification */ 273 1.1 thorpej #define MMCR_GPCSRT 0x0c08 /* GP chip sel recovery time */ 274 1.1 thorpej #define MMCR_GPCSPW 0x0c09 /* GP chip sel pulse width */ 275 1.1 thorpej #define MMCR_GPCSOFF 0x0c0a /* GP chip sel offset */ 276 1.1 thorpej #define MMCR_GPRDW 0x0c0b /* GP read pulse width */ 277 1.1 thorpej #define MMCR_GPRDOFF 0x0c0c /* GP read offset */ 278 1.1 thorpej #define MMCR_GPWRW 0x0c0d /* GP write pulse width */ 279 1.1 thorpej #define MMCR_GPWROFF 0x0c0e /* GP write offset */ 280 1.1 thorpej #define MMCR_GPALEW 0x0c0f /* GPALE pulse width */ 281 1.1 thorpej #define MMCR_GPALEOFF 0x0c10 /* GPALE offset */ 282 1.1 thorpej 283 1.1 thorpej #define GPECHO_GP_ECHO_ENB 0x01 /* GP bus echo mode enable */ 284 1.1 thorpej 285 1.1 thorpej /* 286 1.1 thorpej * Programmable Input/Output Registers 287 1.1 thorpej */ 288 1.1 thorpej #define MMCR_PIOPFS15_0 0x0c20 /* PIO15-PIO0 pin func sel */ 289 1.1 thorpej #define MMCR_PIOPFS31_16 0x0c22 /* PIO31-PIO16 pin func sel */ 290 1.1 thorpej #define MMCR_CSPFS 0x0c24 /* chip sel pin func sel */ 291 1.1 thorpej #define MMCR_CLKSEL 0x0c26 /* clock select */ 292 1.1 thorpej #define MMCR_DSCTL 0x0c28 /* drive strength control */ 293 1.1 thorpej #define MMCR_PIODIR15_0 0x0c2a /* PIO15-PIO0 direction */ 294 1.1 thorpej #define MMCR_PIODIR31_16 0x0c2c /* PIO31-PIO16 direction */ 295 1.1 thorpej #define MMCR_PIODATA15_0 0x0c30 /* PIO15-PIO0 data */ 296 1.1 thorpej #define MMCR_PIODATA31_16 0x0c32 /* PIO31-PIO16 data */ 297 1.1 thorpej #define MMCR_PIOSET15_0 0x0c34 /* PIO15-PIO0 set */ 298 1.1 thorpej #define MMCR_PIOSET31_16 0x0c36 /* PIO31-PIO16 set */ 299 1.1 thorpej #define MMCR_PIOCLR15_0 0x0c38 /* PIO15-PIO0 clear */ 300 1.1 thorpej #define MMCR_PIOCLR31_16 0x0c3a /* PIO31-PIO16 clear */ 301 1.1 thorpej 302 1.2 riz #define ELANSC_PIO_NPINS 32 /* total number of PIO pins */ 303 1.2 riz 304 1.1 thorpej /* 305 1.1 thorpej * Watchdog Timer Registers. 306 1.1 thorpej */ 307 1.1 thorpej #define MMCR_WDTMRCTL 0x0cb0 /* watchdog timer control */ 308 1.1 thorpej #define MMCR_WDTMRCNTL 0x0cb2 /* watchdog timer count low */ 309 1.1 thorpej #define MMCR_WDTMRCNTH 0x0cb4 /* watchdog timer count high */ 310 1.1 thorpej 311 1.1 thorpej #define WDTMRCTL_EXP_SEL_MASK 0x00ff /* exponent select */ 312 1.1 thorpej #define WDTMRCTL_EXP_SEL14 0x0001 /* 496us/492us */ 313 1.1 thorpej #define WDTMRCTL_EXP_SEL24 0x0002 /* 508ms/503ms */ 314 1.1 thorpej #define WDTMRCTL_EXP_SEL25 0x0004 /* 1.02s/1.01s */ 315 1.1 thorpej #define WDTMRCTL_EXP_SEL26 0x0008 /* 2.03s/2.01s */ 316 1.1 thorpej #define WDTMRCTL_EXP_SEL27 0x0010 /* 4.07s/4.03s */ 317 1.1 thorpej #define WDTMRCTL_EXP_SEL28 0x0020 /* 8.13s/8.05s */ 318 1.1 thorpej #define WDTMRCTL_EXP_SEL29 0x0040 /* 16.27s/16.11s */ 319 1.1 thorpej #define WDTMRCTL_EXP_SEL30 0x0080 /* 32.54s/32.21s */ 320 1.1 thorpej #define WDTMRCTL_IRQ_FLG 0x1000 /* interrupt request */ 321 1.1 thorpej #define WDTMRCTL_WRST_ENB 0x4000 /* watchdog timer reset enable */ 322 1.1 thorpej #define WDTMRCTL_ENB 0x8000 /* watchdog timer enable */ 323 1.1 thorpej 324 1.1 thorpej #define WDTMRCTL_UNLOCK1 0x3333 325 1.1 thorpej #define WDTMRCTL_UNLOCK2 0xcccc 326 1.1 thorpej 327 1.1 thorpej #define WDTMRCTL_RESET1 0xaaaa 328 1.1 thorpej #define WDTMRCTL_RESET2 0x5555 329 1.1 thorpej 330 1.1 thorpej /* 331 1.1 thorpej * Reset Generation Registers. 332 1.1 thorpej */ 333 1.1 thorpej #define MMCR_SYSINFO 0x0d70 /* system board information */ 334 1.1 thorpej #define MMCR_RESCFG 0x0d72 /* reset configuration */ 335 1.1 thorpej #define MMCR_RESSTA 0x0d74 /* reset status */ 336 1.1 thorpej 337 1.1 thorpej #define RESCFG_SYS_RST 0x01 /* software system reset */ 338 1.1 thorpej #define RESCFG_GP_RST 0x02 /* assert GP bus reset */ 339 1.1 thorpej #define RESCFG_PRG_RST_ENB 0x04 /* programmable reset enable */ 340 1.1 thorpej #define RESCFG_ICE_ON_RST 0x08 /* enter AMDebug(tm) on reset */ 341 1.1 thorpej 342 1.1 thorpej #define RESSTA_PWRGOOD_DET 0x01 /* POWERGOOD reset detect */ 343 1.1 thorpej #define RESSTA_PRGRST_DET 0x02 /* programmable reset detect */ 344 1.1 thorpej #define RESSTA_SD_RST_DET 0x04 /* CPU shutdown reset detect */ 345 1.1 thorpej #define RESSTA_WDT_RST_DET 0x08 /* watchdog timer reset detect */ 346 1.1 thorpej #define RESSTA_ICE_SRST_DET 0x10 /* AMDebug(tm) soft reset detect */ 347 1.1 thorpej #define RESSTA_ICE_HRST_DET 0x20 /* AMDebug(tm) soft reset detect */ 348 1.1 thorpej #define RESSTA_SCP_RST 0x40 /* SCP reset detect */ 349 1.1 thorpej 350 1.1 thorpej #endif /* _I386_PCI_ELAN520REG_H_ */ 351