Home | History | Annotate | Line # | Download | only in pci
elan520reg.h revision 1.2
      1  1.2      riz /*	$NetBSD: elan520reg.h,v 1.2 2005/10/07 15:59:50 riz Exp $	*/
      2  1.1  thorpej 
      3  1.1  thorpej /*-
      4  1.1  thorpej  * Copyright (c) 2002 The NetBSD Foundation, Inc.
      5  1.1  thorpej  * All rights reserved.
      6  1.1  thorpej  *
      7  1.1  thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8  1.1  thorpej  * by Jason R. Thorpe.
      9  1.1  thorpej  *
     10  1.1  thorpej  * Redistribution and use in source and binary forms, with or without
     11  1.1  thorpej  * modification, are permitted provided that the following conditions
     12  1.1  thorpej  * are met:
     13  1.1  thorpej  * 1. Redistributions of source code must retain the above copyright
     14  1.1  thorpej  *    notice, this list of conditions and the following disclaimer.
     15  1.1  thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1  thorpej  *    notice, this list of conditions and the following disclaimer in the
     17  1.1  thorpej  *    documentation and/or other materials provided with the distribution.
     18  1.1  thorpej  * 3. All advertising materials mentioning features or use of this software
     19  1.1  thorpej  *    must display the following acknowledgement:
     20  1.1  thorpej  *	This product includes software developed by the NetBSD
     21  1.1  thorpej  *	Foundation, Inc. and its contributors.
     22  1.1  thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23  1.1  thorpej  *    contributors may be used to endorse or promote products derived
     24  1.1  thorpej  *    from this software without specific prior written permission.
     25  1.1  thorpej  *
     26  1.1  thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27  1.1  thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28  1.1  thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29  1.1  thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30  1.1  thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31  1.1  thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32  1.1  thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33  1.1  thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34  1.1  thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35  1.1  thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36  1.1  thorpej  * POSSIBILITY OF SUCH DAMAGE.
     37  1.1  thorpej  */
     38  1.1  thorpej 
     39  1.1  thorpej /*
     40  1.1  thorpej  * Register definitions for the AMD Elan SC520 System Controller.
     41  1.1  thorpej  */
     42  1.1  thorpej 
     43  1.1  thorpej #ifndef _I386_PCI_ELAN520REG_H_
     44  1.1  thorpej #define	_I386_PCI_ELAN520REG_H_
     45  1.1  thorpej 
     46  1.1  thorpej #define	MMCR_BASE_ADDR		0xfffef000
     47  1.1  thorpej 
     48  1.1  thorpej /*
     49  1.1  thorpej  * Am5x86 CPU Registers.
     50  1.1  thorpej  */
     51  1.1  thorpej #define	MMCR_REVID		0x0000
     52  1.1  thorpej #define	MMCR_CPUCTL		0x0002
     53  1.1  thorpej 
     54  1.1  thorpej #define	REVID_PRODID		0xff00	/* product ID */
     55  1.1  thorpej #define	REVID_PRODID_SHIFT	8
     56  1.1  thorpej #define	REVID_MAJSTEP		0x00f0	/* stepping major */
     57  1.1  thorpej #define	REVID_MAJSTEP_SHIFT	4
     58  1.1  thorpej #define	REVID_MINSTEP		0x000f	/* stepping minor */
     59  1.1  thorpej 
     60  1.1  thorpej #define	PRODID_ELAN_SC520	0x00	/* Elan SC520 */
     61  1.1  thorpej 
     62  1.1  thorpej #define	CPUCTL_CPU_CLK_SPD_MASK	0x03	/* CPU clock speed */
     63  1.1  thorpej #define	CPUCTL_CACHE_WR_MODE	0x10	/* cache mode (0 = wb, 1 = wt) */
     64  1.1  thorpej 
     65  1.1  thorpej /*
     66  1.1  thorpej  * General Purpose Bus Registers
     67  1.1  thorpej  */
     68  1.1  thorpej #define	MMCR_GPECHO		0x0c00	/* GP echo mode */
     69  1.1  thorpej #define	MMCR_GPCSDW		0x0c01	/* GP chip sel data width */
     70  1.1  thorpej #define	MMCR_CPCSQUAL		0x0c02	/* GP chip sel qualification */
     71  1.1  thorpej #define	MMCR_GPCSRT		0x0c08	/* GP chip sel recovery time */
     72  1.1  thorpej #define	MMCR_GPCSPW		0x0c09	/* GP chip sel pulse width */
     73  1.1  thorpej #define	MMCR_GPCSOFF		0x0c0a	/* GP chip sel offset */
     74  1.1  thorpej #define	MMCR_GPRDW		0x0c0b	/* GP read pulse width */
     75  1.1  thorpej #define	MMCR_GPRDOFF		0x0c0c	/* GP read offset */
     76  1.1  thorpej #define	MMCR_GPWRW		0x0c0d	/* GP write pulse width */
     77  1.1  thorpej #define	MMCR_GPWROFF		0x0c0e	/* GP write offset */
     78  1.1  thorpej #define	MMCR_GPALEW		0x0c0f	/* GPALE pulse width */
     79  1.1  thorpej #define	MMCR_GPALEOFF		0x0c10	/* GPALE offset */
     80  1.1  thorpej 
     81  1.1  thorpej #define	GPECHO_GP_ECHO_ENB	0x01	/* GP bus echo mode enable */
     82  1.1  thorpej 
     83  1.1  thorpej /*
     84  1.1  thorpej  * Programmable Input/Output Registers
     85  1.1  thorpej  */
     86  1.1  thorpej #define	MMCR_PIOPFS15_0		0x0c20	/* PIO15-PIO0 pin func sel */
     87  1.1  thorpej #define	MMCR_PIOPFS31_16	0x0c22	/* PIO31-PIO16 pin func sel */
     88  1.1  thorpej #define	MMCR_CSPFS		0x0c24	/* chip sel pin func sel */
     89  1.1  thorpej #define	MMCR_CLKSEL		0x0c26	/* clock select */
     90  1.1  thorpej #define	MMCR_DSCTL		0x0c28	/* drive strength control */
     91  1.1  thorpej #define	MMCR_PIODIR15_0		0x0c2a	/* PIO15-PIO0 direction */
     92  1.1  thorpej #define	MMCR_PIODIR31_16	0x0c2c	/* PIO31-PIO16 direction */
     93  1.1  thorpej #define	MMCR_PIODATA15_0	0x0c30	/* PIO15-PIO0 data */
     94  1.1  thorpej #define	MMCR_PIODATA31_16	0x0c32	/* PIO31-PIO16 data */
     95  1.1  thorpej #define	MMCR_PIOSET15_0		0x0c34	/* PIO15-PIO0 set */
     96  1.1  thorpej #define	MMCR_PIOSET31_16	0x0c36	/* PIO31-PIO16 set */
     97  1.1  thorpej #define	MMCR_PIOCLR15_0		0x0c38	/* PIO15-PIO0 clear */
     98  1.1  thorpej #define	MMCR_PIOCLR31_16	0x0c3a	/* PIO31-PIO16 clear */
     99  1.1  thorpej 
    100  1.2      riz #define	ELANSC_PIO_NPINS	32	/* total number of PIO pins */
    101  1.2      riz 
    102  1.1  thorpej /*
    103  1.1  thorpej  * Watchdog Timer Registers.
    104  1.1  thorpej  */
    105  1.1  thorpej #define	MMCR_WDTMRCTL		0x0cb0	/* watchdog timer control */
    106  1.1  thorpej #define	MMCR_WDTMRCNTL		0x0cb2	/* watchdog timer count low */
    107  1.1  thorpej #define	MMCR_WDTMRCNTH		0x0cb4	/* watchdog timer count high */
    108  1.1  thorpej 
    109  1.1  thorpej #define	WDTMRCTL_EXP_SEL_MASK	0x00ff	/* exponent select */
    110  1.1  thorpej #define	WDTMRCTL_EXP_SEL14	0x0001	/*	496us/492us */
    111  1.1  thorpej #define	WDTMRCTL_EXP_SEL24	0x0002	/*	508ms/503ms */
    112  1.1  thorpej #define	WDTMRCTL_EXP_SEL25	0x0004	/*	1.02s/1.01s */
    113  1.1  thorpej #define	WDTMRCTL_EXP_SEL26	0x0008	/*	2.03s/2.01s */
    114  1.1  thorpej #define	WDTMRCTL_EXP_SEL27	0x0010	/*	4.07s/4.03s */
    115  1.1  thorpej #define	WDTMRCTL_EXP_SEL28	0x0020	/*	8.13s/8.05s */
    116  1.1  thorpej #define	WDTMRCTL_EXP_SEL29	0x0040	/*	16.27s/16.11s */
    117  1.1  thorpej #define	WDTMRCTL_EXP_SEL30	0x0080	/*	32.54s/32.21s */
    118  1.1  thorpej #define	WDTMRCTL_IRQ_FLG	0x1000	/* interrupt request */
    119  1.1  thorpej #define	WDTMRCTL_WRST_ENB	0x4000	/* watchdog timer reset enable */
    120  1.1  thorpej #define	WDTMRCTL_ENB		0x8000	/* watchdog timer enable */
    121  1.1  thorpej 
    122  1.1  thorpej #define	WDTMRCTL_UNLOCK1	0x3333
    123  1.1  thorpej #define	WDTMRCTL_UNLOCK2	0xcccc
    124  1.1  thorpej 
    125  1.1  thorpej #define	WDTMRCTL_RESET1		0xaaaa
    126  1.1  thorpej #define	WDTMRCTL_RESET2		0x5555
    127  1.1  thorpej 
    128  1.1  thorpej /*
    129  1.1  thorpej  * Reset Generation Registers.
    130  1.1  thorpej  */
    131  1.1  thorpej #define	MMCR_SYSINFO		0x0d70	/* system board information */
    132  1.1  thorpej #define	MMCR_RESCFG		0x0d72	/* reset configuration */
    133  1.1  thorpej #define	MMCR_RESSTA		0x0d74	/* reset status */
    134  1.1  thorpej 
    135  1.1  thorpej #define	RESCFG_SYS_RST		0x01	/* software system reset */
    136  1.1  thorpej #define	RESCFG_GP_RST		0x02	/* assert GP bus reset */
    137  1.1  thorpej #define	RESCFG_PRG_RST_ENB	0x04	/* programmable reset enable */
    138  1.1  thorpej #define	RESCFG_ICE_ON_RST	0x08	/* enter AMDebug(tm) on reset */
    139  1.1  thorpej 
    140  1.1  thorpej #define	RESSTA_PWRGOOD_DET	0x01	/* POWERGOOD reset detect */
    141  1.1  thorpej #define	RESSTA_PRGRST_DET	0x02	/* programmable reset detect */
    142  1.1  thorpej #define	RESSTA_SD_RST_DET	0x04	/* CPU shutdown reset detect */
    143  1.1  thorpej #define	RESSTA_WDT_RST_DET	0x08	/* watchdog timer reset detect */
    144  1.1  thorpej #define	RESSTA_ICE_SRST_DET	0x10	/* AMDebug(tm) soft reset detect */
    145  1.1  thorpej #define	RESSTA_ICE_HRST_DET	0x20	/* AMDebug(tm) soft reset detect */
    146  1.1  thorpej #define	RESSTA_SCP_RST		0x40	/* SCP reset detect */
    147  1.1  thorpej 
    148  1.1  thorpej #endif /* _I386_PCI_ELAN520REG_H_ */
    149