Home | History | Annotate | Line # | Download | only in pci
elan520reg.h revision 1.9
      1  1.9   dyoung /*	$NetBSD: elan520reg.h,v 1.9 2008/01/07 08:01:45 dyoung Exp $	*/
      2  1.1  thorpej 
      3  1.1  thorpej /*-
      4  1.1  thorpej  * Copyright (c) 2002 The NetBSD Foundation, Inc.
      5  1.1  thorpej  * All rights reserved.
      6  1.1  thorpej  *
      7  1.1  thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8  1.1  thorpej  * by Jason R. Thorpe.
      9  1.1  thorpej  *
     10  1.1  thorpej  * Redistribution and use in source and binary forms, with or without
     11  1.1  thorpej  * modification, are permitted provided that the following conditions
     12  1.1  thorpej  * are met:
     13  1.1  thorpej  * 1. Redistributions of source code must retain the above copyright
     14  1.1  thorpej  *    notice, this list of conditions and the following disclaimer.
     15  1.1  thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.1  thorpej  *    notice, this list of conditions and the following disclaimer in the
     17  1.1  thorpej  *    documentation and/or other materials provided with the distribution.
     18  1.1  thorpej  * 3. All advertising materials mentioning features or use of this software
     19  1.1  thorpej  *    must display the following acknowledgement:
     20  1.1  thorpej  *	This product includes software developed by the NetBSD
     21  1.1  thorpej  *	Foundation, Inc. and its contributors.
     22  1.1  thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23  1.1  thorpej  *    contributors may be used to endorse or promote products derived
     24  1.1  thorpej  *    from this software without specific prior written permission.
     25  1.1  thorpej  *
     26  1.1  thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27  1.1  thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28  1.1  thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29  1.1  thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30  1.1  thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31  1.1  thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32  1.1  thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33  1.1  thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34  1.1  thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35  1.1  thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36  1.1  thorpej  * POSSIBILITY OF SUCH DAMAGE.
     37  1.1  thorpej  */
     38  1.1  thorpej 
     39  1.1  thorpej /*
     40  1.1  thorpej  * Register definitions for the AMD Elan SC520 System Controller.
     41  1.1  thorpej  */
     42  1.1  thorpej 
     43  1.1  thorpej #ifndef _I386_PCI_ELAN520REG_H_
     44  1.1  thorpej #define	_I386_PCI_ELAN520REG_H_
     45  1.1  thorpej 
     46  1.8   dyoung #include <sys/cdefs.h>
     47  1.8   dyoung 
     48  1.1  thorpej #define	MMCR_BASE_ADDR		0xfffef000
     49  1.1  thorpej 
     50  1.1  thorpej /*
     51  1.1  thorpej  * Am5x86 CPU Registers.
     52  1.1  thorpej  */
     53  1.1  thorpej #define	MMCR_REVID		0x0000
     54  1.1  thorpej #define	MMCR_CPUCTL		0x0002
     55  1.1  thorpej 
     56  1.1  thorpej #define	REVID_PRODID		0xff00	/* product ID */
     57  1.1  thorpej #define	REVID_PRODID_SHIFT	8
     58  1.1  thorpej #define	REVID_MAJSTEP		0x00f0	/* stepping major */
     59  1.1  thorpej #define	REVID_MAJSTEP_SHIFT	4
     60  1.1  thorpej #define	REVID_MINSTEP		0x000f	/* stepping minor */
     61  1.1  thorpej 
     62  1.1  thorpej #define	PRODID_ELAN_SC520	0x00	/* Elan SC520 */
     63  1.1  thorpej 
     64  1.1  thorpej #define	CPUCTL_CPU_CLK_SPD_MASK	0x03	/* CPU clock speed */
     65  1.1  thorpej #define	CPUCTL_CACHE_WR_MODE	0x10	/* cache mode (0 = wb, 1 = wt) */
     66  1.1  thorpej 
     67  1.1  thorpej /*
     68  1.4   dyoung  * Performance Registers
     69  1.4   dyoung  */
     70  1.4   dyoung #define MMCR_DBCTL      0x0040  /* SDRAM Buffer Control */
     71  1.4   dyoung 
     72  1.4   dyoung #define	MMCR_DBCTL_RAB_ENB	__BIT(4)	/* enable read-ahead */
     73  1.4   dyoung #define	MMCR_DBCTL_WB_WM_MASK	__BITS(3,2)	/* write buffer watermark */
     74  1.4   dyoung #define	MMCR_DBCTL_WB_WM_28DW	__SHIFTIN(0, MMCR_DBCTL_WB_WM_MASK)
     75  1.4   dyoung #define	MMCR_DBCTL_WB_WM_24DW	__SHIFTIN(1, MMCR_DBCTL_WB_WM_MASK)
     76  1.4   dyoung #define	MMCR_DBCTL_WB_WM_16DW	__SHIFTIN(2, MMCR_DBCTL_WB_WM_MASK)
     77  1.4   dyoung #define	MMCR_DBCTL_WB_WM_8DW	__SHIFTIN(3, MMCR_DBCTL_WB_WM_MASK)
     78  1.4   dyoung #define	MMCR_DBCTL_WB_FLUSH	__BIT(1)	/* write 1 to flush wr buf */
     79  1.4   dyoung #define	MMCR_DBCTL_WB_ENB	__BIT(0)	/* enable write buffer */
     80  1.4   dyoung #define MMCR_HBCTL      0x0060  /* Host Bridge Control */
     81  1.4   dyoung #define	MMCR_HBCTL_PCI_RST		__BIT(15)
     82  1.4   dyoung #define	MMCR_HBCTL_T_PURGE_RD_ENB	__BIT(10)
     83  1.4   dyoung #define	MMCR_HBCTL_T_DLYTR_ENB_MASK	__BITS(9,8)
     84  1.4   dyoung #define	MMCR_HBCTL_T_DLYTR_ENB_WAIT	\
     85  1.4   dyoung     __SHIFTIN(0, MMCR_HBCTL_T_DLYTR_ENB_MASK)
     86  1.4   dyoung #define	MMCR_HBCTL_T_DLYTR_ENB_AUTORETRY\
     87  1.4   dyoung     __SHIFTIN(1, MMCR_HBCTL_T_DLYTR_ENB_MASK)
     88  1.4   dyoung #define	MMCR_HBCTL_T_DLYTR_ENB_RSVD0	\
     89  1.4   dyoung     __SHIFTIN(2, MMCR_HBCTL_T_DLYTR_ENB_MASK)
     90  1.4   dyoung #define	MMCR_HBCTL_T_DLYTR_ENB_RSVD1	\
     91  1.4   dyoung     __SHIFTIN(3, MMCR_HBCTL_T_DLYTR_ENB_MASK)
     92  1.4   dyoung #define	MMCR_HBCTL_M_WPOST_ENB		__BIT(3)
     93  1.4   dyoung #define MMCR_SYSARBCTL  0x0070  /* System Arbiter Control */
     94  1.4   dyoung #define MMCR_SYSARBCTL_CNCR_MODE_ENB	__BIT(1)
     95  1.8   dyoung #define MMCR_SYSARBCTL_GNT_TO_INT_ENB	__BIT(0)	/* 1: interrupt when the
     96  1.8   dyoung     							 * PCI bus arbiter
     97  1.8   dyoung 							 * detects a time-out
     98  1.8   dyoung 							 */
     99  1.8   dyoung 
    100  1.8   dyoung #define	MMCR_PCIARBSTA	0x71	/* PCI Bus Arbiter Status */
    101  1.8   dyoung #define	MMCR_PCIARBSTA_GNT_TO_STA	__BIT(7)
    102  1.8   dyoung #define	MMCR_PCIARBSTA_GNT_TO_ID	__BITS(3, 0)
    103  1.4   dyoung 
    104  1.4   dyoung /*
    105  1.4   dyoung  * PCI Host Bridge Registers
    106  1.4   dyoung  */
    107  1.5   dyoung #define	MMCR_HBMSTIRQCTL	0x66	/* Host Bridge Master Interrupt Ctrl */
    108  1.5   dyoung 
    109  1.8   dyoung #define	MMCR_HBMSTIRQCTL_RSVD0			__BITS(15, 14)
    110  1.8   dyoung 
    111  1.8   dyoung /* Interrupt Selects
    112  1.8   dyoung  *
    113  1.8   dyoung  * 0: generate maskable interrupt (see MMCR_PCIHOSTMAP)
    114  1.8   dyoung  * 1: generate NMI
    115  1.8   dyoung  */
    116  1.8   dyoung /* Master Retry Time-Out */
    117  1.8   dyoung #define	MMCR_HBMSTIRQCTL_M_RTRTO_IRQ_SEL	__BIT(13)
    118  1.8   dyoung /* Master Target Abort */
    119  1.8   dyoung #define	MMCR_HBMSTIRQCTL_M_TABRT_IRQ_SEL	__BIT(12)
    120  1.8   dyoung /* Master Abort */
    121  1.8   dyoung #define	MMCR_HBMSTIRQCTL_M_MABRT_IRQ_SEL	__BIT(11)
    122  1.8   dyoung /* Master System Error */
    123  1.8   dyoung #define	MMCR_HBMSTIRQCTL_M_SERR_IRQ_SEL		__BIT(10)
    124  1.8   dyoung /* Master Received PERR */
    125  1.8   dyoung #define	MMCR_HBMSTIRQCTL_M_RPER_IRQ_SEL		__BIT(9)
    126  1.8   dyoung /* Master Detected PERR */
    127  1.8   dyoung #define	MMCR_HBMSTIRQCTL_M_DPER_IRQ_SEL		__BIT(8)
    128  1.8   dyoung #define	MMCR_HBMSTIRQCTL_RSVD1			__BITS(7, 6)
    129  1.8   dyoung 
    130  1.8   dyoung /* Interrupt Enables */
    131  1.8   dyoung /* Master Retry Time-Out */
    132  1.8   dyoung #define	MMCR_HBMSTIRQCTL_M_RTRTO_IRQ_ENB	__BIT(5)
    133  1.8   dyoung /* Master Target Abort */
    134  1.8   dyoung #define	MMCR_HBMSTIRQCTL_M_TABRT_IRQ_ENB	__BIT(4)
    135  1.8   dyoung /* Master Abort */
    136  1.8   dyoung #define	MMCR_HBMSTIRQCTL_M_MABRT_IRQ_ENB	__BIT(3)
    137  1.8   dyoung /* Master System Error */
    138  1.8   dyoung #define	MMCR_HBMSTIRQCTL_M_SERR_IRQ_ENB		__BIT(2)
    139  1.8   dyoung /* Master Received PERR */
    140  1.8   dyoung #define	MMCR_HBMSTIRQCTL_M_RPER_IRQ_ENB		__BIT(1)
    141  1.8   dyoung /* Master Detected PERR */
    142  1.8   dyoung #define	MMCR_HBMSTIRQCTL_M_DPER_IRQ_ENB		__BIT(0)
    143  1.8   dyoung 
    144  1.8   dyoung /* Host Bridge Target Interrupt Ctrl.  16 bits. */
    145  1.8   dyoung #define	MMCR_HBTGTIRQCTL	0x62
    146  1.8   dyoung 
    147  1.8   dyoung #define	MMCR_HBTGTIRQCTL_RSVD0			__BITS(15, 11)
    148  1.8   dyoung 
    149  1.8   dyoung /* Interrupt Selects
    150  1.8   dyoung  *
    151  1.8   dyoung  * 0: generate maskable interrupt (see MMCR_PCIHOSTMAP)
    152  1.8   dyoung  * 1: generate NMI
    153  1.8   dyoung  */
    154  1.8   dyoung #define	MMCR_HBTGTIRQCTL_T_DLYTO_IRQ_SEL	__BIT(10)
    155  1.8   dyoung #define	MMCR_HBTGTIRQCTL_T_APER_IRQ_SEL		__BIT(9)
    156  1.8   dyoung #define	MMCR_HBTGTIRQCTL_T_DPER_IRQ_SEL		__BIT(8)
    157  1.8   dyoung #define	MMCR_HBTGTIRQCTL_RSVD1			__BITS(7, 3)
    158  1.8   dyoung 
    159  1.8   dyoung /* Interrupt Enables */
    160  1.8   dyoung /* Target Delayed Transaction Time-out */
    161  1.8   dyoung #define	MMCR_HBTGTIRQCTL_T_DLYTO_IRQ_ENB	__BIT(2)
    162  1.8   dyoung /* Target Address Parity */
    163  1.8   dyoung #define	MMCR_HBTGTIRQCTL_T_APER_IRQ_ENB		__BIT(1)
    164  1.8   dyoung /* Target Data Parity */
    165  1.8   dyoung #define	MMCR_HBTGTIRQCTL_T_DPER_IRQ_ENB		__BIT(0)
    166  1.8   dyoung 
    167  1.8   dyoung /* Host Bridge Master Interrupt Status.  16 bits. */
    168  1.8   dyoung #define	MMCR_HBMSTIRQSTA	0x68
    169  1.8   dyoung 
    170  1.8   dyoung /* Host Bridge Master Interrupt Address */
    171  1.8   dyoung #define	MMCR_MSTINTADD		0x6c
    172  1.8   dyoung 
    173  1.8   dyoung #define	MMCR_HBMSTIRQSTA_RSVD0			__BITS(15, 12)
    174  1.8   dyoung #define	MMCR_HBMSTIRQSTA_M_CMD_IRQ_ID		__BITS(11, 8)
    175  1.8   dyoung #define	MMCR_HBMSTIRQSTA_RSVD1			__BITS(7, 6)
    176  1.8   dyoung #define	MMCR_HBMSTIRQSTA_M_RTRTO_IRQ_STA	__BIT(5)
    177  1.8   dyoung #define	MMCR_HBMSTIRQSTA_M_TABRT_IRQ_STA	__BIT(4)
    178  1.8   dyoung #define	MMCR_HBMSTIRQSTA_M_MABRT_IRQ_STA	__BIT(3)
    179  1.8   dyoung #define	MMCR_HBMSTIRQSTA_M_SERR_IRQ_STA		__BIT(2)
    180  1.8   dyoung #define	MMCR_HBMSTIRQSTA_M_RPER_IRQ_STA		__BIT(1)
    181  1.8   dyoung #define	MMCR_HBMSTIRQSTA_M_DPER_IRQ_STA		__BIT(0)
    182  1.8   dyoung 
    183  1.8   dyoung /* The PCI master interrupts that NetBSD is interested in. */
    184  1.8   dyoung #define	MMCR_MSTIRQ_ACT	(MMCR_HBMSTIRQCTL_M_RTRTO_IRQ_ENB |\
    185  1.8   dyoung 			 MMCR_HBMSTIRQCTL_M_TABRT_IRQ_ENB |\
    186  1.8   dyoung 			 MMCR_HBMSTIRQCTL_M_MABRT_IRQ_ENB |\
    187  1.8   dyoung 			 MMCR_HBMSTIRQCTL_M_SERR_IRQ_ENB |\
    188  1.8   dyoung 			 MMCR_HBMSTIRQCTL_M_RPER_IRQ_ENB |\
    189  1.8   dyoung 			 MMCR_HBMSTIRQCTL_M_DPER_IRQ_ENB)
    190  1.8   dyoung 
    191  1.8   dyoung /* Host Bridge Target Interrupt Status.  16 bits. */
    192  1.8   dyoung #define	MMCR_HBTGTIRQSTA	0x64
    193  1.8   dyoung 
    194  1.8   dyoung #define	MMCR_HBTGTIRQSTA_RSVD0			__BITS(15, 12)
    195  1.8   dyoung /* Target Interrupt Identification */
    196  1.8   dyoung #define	MMCR_HBTGTIRQSTA_T_IRQ_ID		__BITS(11, 8)
    197  1.8   dyoung #define	MMCR_HBTGTIRQSTA_RSVD1			__BITS(7, 3)
    198  1.8   dyoung /* Status bits.  Write 1 to clear. */
    199  1.8   dyoung #define	MMCR_HBTGTIRQSTA_T_DLYTO_IRQ_STA	__BIT(2)
    200  1.8   dyoung #define	MMCR_HBTGTIRQSTA_T_APER_IRQ_STA		__BIT(1)
    201  1.8   dyoung #define	MMCR_HBTGTIRQSTA_T_DPER_IRQ_STA		__BIT(0)
    202  1.8   dyoung 
    203  1.8   dyoung /* The PCI target interrupts that NetBSD is interested in. */
    204  1.8   dyoung #define	MMCR_TGTIRQ_ACT	(MMCR_HBTGTIRQSTA_T_DLYTO_IRQ_STA |\
    205  1.8   dyoung 			 MMCR_HBTGTIRQSTA_T_APER_IRQ_STA |\
    206  1.8   dyoung 			 MMCR_HBTGTIRQSTA_T_DPER_IRQ_STA)
    207  1.6   dyoung 
    208  1.4   dyoung #define	MMCR_PCIHOSTMAP	0x0d14	/* PCI Host Bridge Interrupt Mapping */
    209  1.4   dyoung 
    210  1.4   dyoung #define	MMCR_PCIHOSTMAP_PCI_NMI_ENB	__BIT(8)
    211  1.4   dyoung #define	MMCR_PCIHOSTMAP_PCI_IRQ_MAP	__BITS(4, 0)
    212  1.4   dyoung 
    213  1.8   dyoung /* Programmable Interrupt Controller.  8 bits. */
    214  1.8   dyoung #define	MMCR_PICICR			0xd00
    215  1.8   dyoung #define	MMCR_PICICR_NMI_DONE		__BIT(7)
    216  1.8   dyoung #define	MMCR_PICICR_NMI_ENB		__BIT(6)
    217  1.8   dyoung #define	MMCR_PICICR_RSVD0		__BITS(5, 3)
    218  1.8   dyoung #define	MMCR_PICICR_S2_GINT_MODE	__BIT(2)
    219  1.8   dyoung #define	MMCR_PICICR_S1_GINT_MODE	__BIT(1)
    220  1.8   dyoung #define	MMCR_PICICR_M_GINT_MODE		__BIT(0)
    221  1.8   dyoung 
    222  1.8   dyoung #define	MMCR_MPICMODE		0xd02
    223  1.8   dyoung #define	MMCR_SL1PICMODE		0xd03
    224  1.8   dyoung #define	MMCR_SL2PICMODE		0xd04
    225  1.8   dyoung 
    226  1.8   dyoung #define	MMCR_WPVMAP		0xd44
    227  1.8   dyoung #define	MMCR_WPVMAP_RSVD0	__BITS(7, 5)
    228  1.9   dyoung /* map write-protection violations to an Elan SC520 interrupt priority,
    229  1.9   dyoung  * 1 through 22
    230  1.9   dyoung  */
    231  1.8   dyoung #define	MMCR_WPVMAP_INT_MAP	__BITS(4, 0)
    232  1.9   dyoung /* no bits set -> disable */
    233  1.9   dyoung #define	MMCR_WPVMAP_INT_OFF	0
    234  1.9   dyoung /* all bits set -> NMI */
    235  1.9   dyoung #define	MMCR_WPVMAP_INT_NMI	MMCR_WPVMAP_INT_MAP
    236  1.8   dyoung 
    237  1.8   dyoung #define	MMCR_ADDDECCTL		0x80
    238  1.8   dyoung #define	MMCR_ADDDECCTL_WPV_INT_ENB	__BIT(7)
    239  1.8   dyoung 
    240  1.8   dyoung #define	MMCR_WPVSTA		0x82
    241  1.8   dyoung #define	MMCR_WPVSTA_WPV_STA		__BIT(15)
    242  1.8   dyoung #define	MMCR_WPVSTA_WPV_RSVD0		__BITS(14, 10)
    243  1.8   dyoung #define	MMCR_WPVSTA_WPV_MSTR		__BITS(9, 8)
    244  1.8   dyoung #define	MMCR_WPVSTA_WPV_MSTR_CPU	__SHIFTIN(0, MMCR_WPVSTA_WPV_MSTR)
    245  1.8   dyoung #define	MMCR_WPVSTA_WPV_MSTR_PCI	__SHIFTIN(1, MMCR_WPVSTA_WPV_MSTR)
    246  1.8   dyoung #define	MMCR_WPVSTA_WPV_MSTR_GP		__SHIFTIN(2, MMCR_WPVSTA_WPV_MSTR)
    247  1.8   dyoung #define	MMCR_WPVSTA_WPV_MSTR_RSVD	__SHIFTIN(3, MMCR_WPVSTA_WPV_MSTR)
    248  1.8   dyoung #define	MMCR_WPVSTA_WPV_RSVD1		__BITS(7, 4)
    249  1.8   dyoung #define	MMCR_WPVSTA_WPV_WINDOW		__BITS(3, 0)
    250  1.8   dyoung 
    251  1.8   dyoung #define	MMCR_PAR(__i)		(0x88 + 4 * (__i))
    252  1.8   dyoung #define	MMCR_PAR_TARGET		__BITS(31, 29)
    253  1.8   dyoung #define	MMCR_PAR_TARGET_OFF	__SHIFTIN(0, MMCR_PAR_TARGET)
    254  1.8   dyoung #define	MMCR_PAR_TARGET_GPIO	__SHIFTIN(1, MMCR_PAR_TARGET)
    255  1.8   dyoung #define	MMCR_PAR_TARGET_GPMEM	__SHIFTIN(2, MMCR_PAR_TARGET)
    256  1.8   dyoung #define	MMCR_PAR_TARGET_PCI	__SHIFTIN(3, MMCR_PAR_TARGET)
    257  1.8   dyoung #define	MMCR_PAR_TARGET_BOOTCS	__SHIFTIN(4, MMCR_PAR_TARGET)
    258  1.8   dyoung #define	MMCR_PAR_TARGET_ROMCS1	__SHIFTIN(5, MMCR_PAR_TARGET)
    259  1.8   dyoung #define	MMCR_PAR_TARGET_ROMCS2	__SHIFTIN(6, MMCR_PAR_TARGET)
    260  1.8   dyoung #define	MMCR_PAR_TARGET_SDRAM	__SHIFTIN(7, MMCR_PAR_TARGET)
    261  1.8   dyoung #define	MMCR_PAR_ATTR		__BITS(28, 26)
    262  1.8   dyoung #define	MMCR_PAR_ATTR_NOEXEC	__SHIFTIN(__BIT(2), MMCR_PAR_ATTR)
    263  1.8   dyoung #define	MMCR_PAR_ATTR_NOCACHE	__SHIFTIN(__BIT(1), MMCR_PAR_ATTR)
    264  1.8   dyoung #define	MMCR_PAR_ATTR_NOWRITE	__SHIFTIN(__BIT(0), MMCR_PAR_ATTR)
    265  1.8   dyoung #define	MMCR_PAR_PG_SZ		__BIT(25)
    266  1.8   dyoung #define	MMCR_PAR_SZ_ST_ADR	__BITS(24, 0)
    267  1.8   dyoung #define	MMCR_PAR_4KB_SZ		__BITS(24, 18)
    268  1.8   dyoung #define	MMCR_PAR_4KB_ST_ADR	__BITS(17, 0)
    269  1.8   dyoung #define	MMCR_PAR_64KB_SZ	__BITS(24, 14)
    270  1.8   dyoung #define	MMCR_PAR_64KB_ST_ADR	__BITS(13, 0)
    271  1.8   dyoung #define	MMCR_PAR_IO_SZ		__BITS(24, 16)
    272  1.8   dyoung #define	MMCR_PAR_IO_ST_ADR	__BITS(15, 0)
    273  1.8   dyoung 
    274  1.4   dyoung /*
    275  1.1  thorpej  * General Purpose Bus Registers
    276  1.1  thorpej  */
    277  1.1  thorpej #define	MMCR_GPECHO		0x0c00	/* GP echo mode */
    278  1.1  thorpej #define	MMCR_GPCSDW		0x0c01	/* GP chip sel data width */
    279  1.1  thorpej #define	MMCR_CPCSQUAL		0x0c02	/* GP chip sel qualification */
    280  1.1  thorpej #define	MMCR_GPCSRT		0x0c08	/* GP chip sel recovery time */
    281  1.1  thorpej #define	MMCR_GPCSPW		0x0c09	/* GP chip sel pulse width */
    282  1.1  thorpej #define	MMCR_GPCSOFF		0x0c0a	/* GP chip sel offset */
    283  1.1  thorpej #define	MMCR_GPRDW		0x0c0b	/* GP read pulse width */
    284  1.1  thorpej #define	MMCR_GPRDOFF		0x0c0c	/* GP read offset */
    285  1.1  thorpej #define	MMCR_GPWRW		0x0c0d	/* GP write pulse width */
    286  1.1  thorpej #define	MMCR_GPWROFF		0x0c0e	/* GP write offset */
    287  1.1  thorpej #define	MMCR_GPALEW		0x0c0f	/* GPALE pulse width */
    288  1.1  thorpej #define	MMCR_GPALEOFF		0x0c10	/* GPALE offset */
    289  1.1  thorpej 
    290  1.1  thorpej #define	GPECHO_GP_ECHO_ENB	0x01	/* GP bus echo mode enable */
    291  1.1  thorpej 
    292  1.1  thorpej /*
    293  1.1  thorpej  * Programmable Input/Output Registers
    294  1.1  thorpej  */
    295  1.1  thorpej #define	MMCR_PIOPFS15_0		0x0c20	/* PIO15-PIO0 pin func sel */
    296  1.1  thorpej #define	MMCR_PIOPFS31_16	0x0c22	/* PIO31-PIO16 pin func sel */
    297  1.1  thorpej #define	MMCR_CSPFS		0x0c24	/* chip sel pin func sel */
    298  1.1  thorpej #define	MMCR_CLKSEL		0x0c26	/* clock select */
    299  1.1  thorpej #define	MMCR_DSCTL		0x0c28	/* drive strength control */
    300  1.1  thorpej #define	MMCR_PIODIR15_0		0x0c2a	/* PIO15-PIO0 direction */
    301  1.1  thorpej #define	MMCR_PIODIR31_16	0x0c2c	/* PIO31-PIO16 direction */
    302  1.1  thorpej #define	MMCR_PIODATA15_0	0x0c30	/* PIO15-PIO0 data */
    303  1.1  thorpej #define	MMCR_PIODATA31_16	0x0c32	/* PIO31-PIO16 data */
    304  1.1  thorpej #define	MMCR_PIOSET15_0		0x0c34	/* PIO15-PIO0 set */
    305  1.1  thorpej #define	MMCR_PIOSET31_16	0x0c36	/* PIO31-PIO16 set */
    306  1.1  thorpej #define	MMCR_PIOCLR15_0		0x0c38	/* PIO15-PIO0 clear */
    307  1.1  thorpej #define	MMCR_PIOCLR31_16	0x0c3a	/* PIO31-PIO16 clear */
    308  1.1  thorpej 
    309  1.2      riz #define	ELANSC_PIO_NPINS	32	/* total number of PIO pins */
    310  1.2      riz 
    311  1.1  thorpej /*
    312  1.1  thorpej  * Watchdog Timer Registers.
    313  1.1  thorpej  */
    314  1.1  thorpej #define	MMCR_WDTMRCTL		0x0cb0	/* watchdog timer control */
    315  1.1  thorpej #define	MMCR_WDTMRCNTL		0x0cb2	/* watchdog timer count low */
    316  1.1  thorpej #define	MMCR_WDTMRCNTH		0x0cb4	/* watchdog timer count high */
    317  1.1  thorpej 
    318  1.1  thorpej #define	WDTMRCTL_EXP_SEL_MASK	0x00ff	/* exponent select */
    319  1.1  thorpej #define	WDTMRCTL_EXP_SEL14	0x0001	/*	496us/492us */
    320  1.1  thorpej #define	WDTMRCTL_EXP_SEL24	0x0002	/*	508ms/503ms */
    321  1.1  thorpej #define	WDTMRCTL_EXP_SEL25	0x0004	/*	1.02s/1.01s */
    322  1.1  thorpej #define	WDTMRCTL_EXP_SEL26	0x0008	/*	2.03s/2.01s */
    323  1.1  thorpej #define	WDTMRCTL_EXP_SEL27	0x0010	/*	4.07s/4.03s */
    324  1.1  thorpej #define	WDTMRCTL_EXP_SEL28	0x0020	/*	8.13s/8.05s */
    325  1.1  thorpej #define	WDTMRCTL_EXP_SEL29	0x0040	/*	16.27s/16.11s */
    326  1.1  thorpej #define	WDTMRCTL_EXP_SEL30	0x0080	/*	32.54s/32.21s */
    327  1.1  thorpej #define	WDTMRCTL_IRQ_FLG	0x1000	/* interrupt request */
    328  1.1  thorpej #define	WDTMRCTL_WRST_ENB	0x4000	/* watchdog timer reset enable */
    329  1.1  thorpej #define	WDTMRCTL_ENB		0x8000	/* watchdog timer enable */
    330  1.1  thorpej 
    331  1.1  thorpej #define	WDTMRCTL_UNLOCK1	0x3333
    332  1.1  thorpej #define	WDTMRCTL_UNLOCK2	0xcccc
    333  1.1  thorpej 
    334  1.1  thorpej #define	WDTMRCTL_RESET1		0xaaaa
    335  1.1  thorpej #define	WDTMRCTL_RESET2		0x5555
    336  1.1  thorpej 
    337  1.1  thorpej /*
    338  1.1  thorpej  * Reset Generation Registers.
    339  1.1  thorpej  */
    340  1.1  thorpej #define	MMCR_SYSINFO		0x0d70	/* system board information */
    341  1.1  thorpej #define	MMCR_RESCFG		0x0d72	/* reset configuration */
    342  1.1  thorpej #define	MMCR_RESSTA		0x0d74	/* reset status */
    343  1.1  thorpej 
    344  1.1  thorpej #define	RESCFG_SYS_RST		0x01	/* software system reset */
    345  1.1  thorpej #define	RESCFG_GP_RST		0x02	/* assert GP bus reset */
    346  1.1  thorpej #define	RESCFG_PRG_RST_ENB	0x04	/* programmable reset enable */
    347  1.1  thorpej #define	RESCFG_ICE_ON_RST	0x08	/* enter AMDebug(tm) on reset */
    348  1.1  thorpej 
    349  1.1  thorpej #define	RESSTA_PWRGOOD_DET	0x01	/* POWERGOOD reset detect */
    350  1.1  thorpej #define	RESSTA_PRGRST_DET	0x02	/* programmable reset detect */
    351  1.1  thorpej #define	RESSTA_SD_RST_DET	0x04	/* CPU shutdown reset detect */
    352  1.1  thorpej #define	RESSTA_WDT_RST_DET	0x08	/* watchdog timer reset detect */
    353  1.1  thorpej #define	RESSTA_ICE_SRST_DET	0x10	/* AMDebug(tm) soft reset detect */
    354  1.1  thorpej #define	RESSTA_ICE_HRST_DET	0x20	/* AMDebug(tm) soft reset detect */
    355  1.1  thorpej #define	RESSTA_SCP_RST		0x40	/* SCP reset detect */
    356  1.1  thorpej 
    357  1.1  thorpej #endif /* _I386_PCI_ELAN520REG_H_ */
    358